# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **1.8V Low-Power Open-Drain Output Comparator**

#### Features:

- Propagation Delay at 1.8 V<sub>DD</sub>: 56 ns (typical) High-to-Low
- Low Quiescent Current: 100 μA (typical)
- Input Offset Voltage: ±3 mV (typical)
- Rail-to-Rail Input: V<sub>SS</sub> 0.3V to V<sub>DD</sub> + 0.3V
- Open-Drain Output
- Wide Supply Voltage Range: 1.8V to 5.5V
- Available in Single, Dual and Quad
- Packages: SC70, SOT-23-5, SOIC, MSOP, TSSOP

#### **Typical Applications:**

- Laptop Computers
- Mobile Phones
- Hand-held Electronics
- RC Timers
- Alarm and Monitoring Circuits
- Window Comparators
- Multivibrators

#### **Design Aids:**

- Microchip Advanced Part Selector (MAPS)
- Analog Demonstration and Evaluation Boards
- Application Notes
- SPICE Macro Model

#### **Related Device:**

Push-Pull Output: MCP6561/1R/1U/2/4

#### **Typical Application**



#### **Description:**

The Microchip MCP6566/6R/6U/7/9 family of opendrain output comparators are offered in single, dual and quad configurations.

These comparators are optimized for low-power 1.8V, single-supply applications with greater than rail-to-rail input operation. The internal input hysteresis eliminates output switching due to internal input noise voltage, reducing current draw.

The open-drain output of the MCP6566/6R/6U/7/9 family requires a pull-up resistor. It supports pull-up voltages that are above and below  $V_{DD}$ , which can be used to level shift. The output toggle frequency can reach a typical of 4 MHz (typical) while limiting supply current surges and dynamic power consumption during switching.

This family operates with single supply voltage of 1.8V to 5.5V while drawing less than 100  $\mu$ A/comparator of quiescent current (typical).



#### Package Types

NOTES:

### 1.0 ELECTRICAL CHARACTERISTICS

#### 1.1 Maximum Ratings †

| V <sub>DD</sub> - V <sub>SS</sub>              | 6.5V                              |
|------------------------------------------------|-----------------------------------|
| Open-Drain Output                              | V <sub>SS</sub> + 10.5V           |
| All other inputs and outputsV_{SS}             | – 0.3V to V <sub>DD</sub> + 0.3V  |
| Analog Input (V_{IN}) $\dagger \dagger$ V_{SS} | – 1.0V to V <sub>DD</sub> + 1.0V  |
| Difference Input voltage                       | V <sub>DD</sub> - V <sub>SS</sub> |
| Output Short Circuit Current                   | ±25 mA                            |
| Current at Input Pins                          | ±2 mA                             |
| Current at Output and Supply Pins              | ±50 mA                            |
| Storage temperature                            | 65°C to +150°C                    |
| Ambient temp. with power applied               | 40°C to +125°C                    |
| Junction temp                                  | +150°C                            |
| ESD protection on all pins (HBM/MM)            | ≥ 4kV/300V                        |

**†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**††** See Section 4.1.2 "Input Voltage and Current Limits"

### DC CHARACTERISTICS

| Electrical Characteristics: Unless otherwise indicated: $V_{DD}$ = +1.8V to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{IN}$ = $V_{DD}/2$ , $V_{IN}$ = $V_{SS}$ , and $R_{D}$ = $V_{D}$ = 20 kO to $V_{DV}$ = $V_{DD}$ (see Figure 1-1) |                            |                      |                      |                       |        |                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|----------------------|-----------------------|--------|--------------------------------------------------------|
| Parameters                                                                                                                                                                                                                            | Symbol                     | Min.                 | Тур.                 | Max.                  | Units  | Conditions                                             |
| Power Supply                                                                                                                                                                                                                          |                            |                      |                      |                       |        |                                                        |
| Supply Voltage                                                                                                                                                                                                                        | V <sub>DD</sub>            | 1.8                  | _                    | 5.5                   | V      |                                                        |
| Quiescent Current per comparator                                                                                                                                                                                                      | Ι <sub>Q</sub>             | 60                   | 100                  | 130                   | μA     | I <sub>OUT</sub> = 0                                   |
| Power Supply Rejection Ratio                                                                                                                                                                                                          | PSRR                       | 63                   | 70                   | _                     | dB     | $V_{CM} = V_{SS}$                                      |
| Input                                                                                                                                                                                                                                 |                            |                      |                      |                       |        |                                                        |
| Input Offset Voltage                                                                                                                                                                                                                  | V <sub>OS</sub>            | -10                  | ±3                   | +10                   | mV     | V <sub>CM</sub> = V <sub>SS</sub> (Note 1)             |
| Input Offset Drift                                                                                                                                                                                                                    | $\Delta V_{OS} / \Delta T$ | —                    | ±2                   | _                     | µV/°C  | $V_{CM} = V_{SS}$                                      |
| Input Offset Current                                                                                                                                                                                                                  | I <sub>OS</sub>            | —                    | ±1                   | _                     | pА     | $V_{CM} = V_{SS}$                                      |
| Input Bias Current                                                                                                                                                                                                                    | Ι <sub>Β</sub>             | —                    | 1                    | _                     | pА     | $T_{A} = +25^{\circ}C, V_{IN} = V_{DD}/2$              |
|                                                                                                                                                                                                                                       |                            | —                    | 60                   | _                     | pА     | $T_{A} = +85^{\circ}C, V_{IN} = V_{DD}/2$              |
|                                                                                                                                                                                                                                       |                            | —                    | 1500                 | 5000                  | pА     | $T_A = +125^{\circ}C, V_{IN^-} = V_{DD}/2$             |
| Input Hysteresis Voltage                                                                                                                                                                                                              | V <sub>HYST</sub>          | 1.0                  | _                    | 5.0                   | mV     | V <sub>CM</sub> = V <sub>SS</sub> (Notes 1, 2)         |
| Input Hysteresis Linear Temp. Co.                                                                                                                                                                                                     | TC <sub>1</sub>            | —                    | 10                   | _                     | µV/°C  |                                                        |
| Input Hysteresis Quadratic Temp. Co.                                                                                                                                                                                                  | TC <sub>2</sub>            | —                    | 0.3                  | _                     | µV/°C² |                                                        |
| Common-Mode Input Voltage Range                                                                                                                                                                                                       | V <sub>CMR</sub>           | V <sub>SS</sub> -0.2 | _                    | V <sub>DD</sub> + 0.2 | V      | V <sub>DD</sub> = 1.8V                                 |
|                                                                                                                                                                                                                                       |                            | V <sub>SS</sub> -0.3 | _                    | V <sub>DD</sub> + 0.3 | V      | V <sub>DD</sub> = 5.5V                                 |
| Common-Mode Rejection Ratio                                                                                                                                                                                                           | CMRR                       | 54                   | 66                   | _                     | dB     | $V_{CM}$ = -0.3V to $V_{DD}$ +0.3V, $V_{DD}$ = 5.5V    |
|                                                                                                                                                                                                                                       |                            | 50                   | 63                   | _                     | dB     | $V_{CM} = V_{DD}/2$ to $V_{DD}$ +0.3V, $V_{DD}$ = 5.5V |
|                                                                                                                                                                                                                                       |                            | 54                   | 65                   | _                     | dB     | $V_{CM}$ = -0.3V to $V_{DD}/2$ , $V_{DD}$ = 5.5V       |
| Common Mode Input Impedance                                                                                                                                                                                                           | Z <sub>CM</sub>            | —                    | 10 <sup>13</sup>   4 | _                     | Ω  pF  |                                                        |
| Differential Input Impedance                                                                                                                                                                                                          | Z <sub>DIFF</sub>          | —                    | 10 <sup>13</sup>   2 | _                     | Ω  pF  |                                                        |

**Note 1:** The input offset voltage is the center of the input-referred trip points. The input hysteresis is the difference between the input-referred trip points.

2:  $V_{HYST}$  at different temperatures is estimated using  $V_{HYST}$  (T<sub>A</sub>) =  $V_{HYST} \otimes _{+25^{\circ}C} + (T_{A} - 25^{\circ}C) TC_{1} + (T_{A} - 25^{\circ}C)^{2} TC_{2}$ .

3: Limit the output current to Absolute Maximum Rating of 50 mA.

4: The pull-up voltage for the open drain output  $V_{PULL}_{UP}$  can be as high as the absolute maximum rating of 10.5V. In this case,  $I_{OH}_{leak}$  can be higher than 1  $\mu$ A (see Figure 2-30).

### **DC CHARACTERISTICS (CONTINUED)**

| <b>Electrical Characteristics:</b> Unless otherwise indicated: $V_{DD}$ = +1.8V to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{IN}$ + = $V_{DD}/2$ , $V_{IN}$ - = $V_{SS}$ , and $R_{Pull-Up}$ = 20 k $\Omega$ to $V_{PU}$ = $V_{DD}$ (see Figure 1-1). |                      |      |      |                      |       |                                                            |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|------|----------------------|-------|------------------------------------------------------------|--|
| Parameters                                                                                                                                                                                                                                            | Symbol               | Min. | Тур. | Max.                 | Units | Conditions                                                 |  |
| Push-Pull Output                                                                                                                                                                                                                                      |                      |      |      |                      |       |                                                            |  |
| Pull-up Voltage                                                                                                                                                                                                                                       | V <sub>PULL_UP</sub> | 1.6  | _    | 5.5                  | V     |                                                            |  |
| High-Level Output Voltage                                                                                                                                                                                                                             | V <sub>OH</sub>      | —    | —    | V <sub>PULL_UP</sub> | V     | (see Figure 1-1) (Notes 3, 4)                              |  |
| High-Level Output Current Leakage                                                                                                                                                                                                                     | I <sub>OH_leak</sub> | —    | —    | 1                    | μA    | Note 4                                                     |  |
| Low-Level Output Voltage                                                                                                                                                                                                                              | V <sub>OL</sub>      | —    | —    | 0.6                  | V     | I <sub>OUT</sub> = 3 mA/8 mA @ V <sub>DD</sub> = 1.8V/5.5V |  |
| Short Circuit Current (Notes 3)                                                                                                                                                                                                                       | I <sub>SC</sub>      | —    | ±30  | —                    | mA    | Not to exceed Absolute Max. Rating                         |  |
| Output Pin Capacitance                                                                                                                                                                                                                                | C <sub>OUT</sub>     | _    | 8    | —                    | pF    |                                                            |  |

**Note 1:** The input offset voltage is the center of the input-referred trip points. The input hysteresis is the difference between the input-referred trip points.

2:  $V_{HYST}$  at different temperatures is estimated using  $V_{HYST}$  (T<sub>A</sub>) =  $V_{HYST} \otimes _{+25^{\circ}C} + (T_{A} - 25^{\circ}C) TC_{1} + (T_{A} - 25^{\circ}C)^{2} TC_{2}$ .

3: Limit the output current to Absolute Maximum Rating of 50 mA.

4: The pull-up voltage for the open drain output  $V_{PULL UP}$  can be as high as the absolute maximum rating of 10.5V. In this case,  $I_{OH leak}$  can be higher than 1  $\mu$ A (see Figure 2-30).

### AC CHARACTERISTICS

| Electrical Characteristics: Unless otherwise indicated,: Unless otherwise indicated,: V <sub>DD</sub> = +1.8V to +5.5V, V <sub>SS</sub> = GND,                           |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $T_A = +25^{\circ}C$ , $V_{IN+} = V_{DD}/2$ , $V_{IN-} = V_{SS}$ , $R_{Pull-Up} = 20 \text{ k}\Omega$ to $V_{PU} = V_{DD}$ , and $C_L = 25 \text{ pf}$ (see Figure 1-1). |  |

| Parameters                   | Symbol           | Min. | Тур. | Max. | Units             | Conditions                         |
|------------------------------|------------------|------|------|------|-------------------|------------------------------------|
| Propagation Delay            |                  |      |      |      |                   |                                    |
| High-to-Low,100 mV Overdrive | t <sub>PHL</sub> | _    | 56   | 80   | ns                | $V_{CM} = V_{DD}/2, V_{DD} = 1.8V$ |
|                              |                  | _    | 34   | 80   | ns                | $V_{CM} = V_{DD}/2, V_{DD} = 5.5V$ |
| Output                       |                  |      |      |      |                   |                                    |
| Fall Time                    | t <sub>F</sub>   | _    | 20   | —    | ns                |                                    |
| Maximum Toggle Frequency     | f <sub>TG</sub>  | _    | 4    | —    | MHz               | V <sub>DD</sub> = 5.5V             |
|                              |                  | _    | 2    | _    | MHz               | V <sub>DD</sub> = 1.8V             |
| Input Voltage Noise          | E <sub>NI</sub>  | _    | 350  | _    | μV <sub>P-P</sub> | 10 Hz to 10 MHz (Note 1)           |

**Note 1:** ENI is based on SPICE simulation.

2: Rise time t<sub>R</sub> and t<sub>PLH</sub> depend on the load (R<sub>L</sub> and C<sub>L</sub>). These specification are valid for the specified load only.

### **TEMPERATURE SPECIFICATIONS**

| Electrical Characteristics: Unless otherwise indicated: $V_{DD}$ = +1.8v to +5.5v and $V_{SS}$ = GND. |                |     |     |      |      |  |  |  |
|-------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|------|--|--|--|
| Parameters Symbol Min. Typ. Max. Units Co                                                             |                |     |     |      |      |  |  |  |
| Temperature Ranges                                                                                    |                |     |     |      |      |  |  |  |
| Specified Temperature Range                                                                           | T <sub>A</sub> | -40 | —   | +125 | °C   |  |  |  |
| Operating Temperature Range                                                                           | T <sub>A</sub> | -40 | —   | +125 | °C   |  |  |  |
| Storage Temperature Range                                                                             | T <sub>A</sub> | -65 | —   | +150 | °C   |  |  |  |
| Thermal Package Resistances                                                                           |                |     |     |      |      |  |  |  |
| Thermal Resistance, SC70-5                                                                            | $\theta_{JA}$  | —   | 331 | —    | °C/W |  |  |  |
| Thermal Resistance, SOT-23-5                                                                          | $\theta_{JA}$  | —   | 201 | —    | °C/W |  |  |  |
| Thermal Resistance, 8L-MSOP                                                                           | $\theta_{JA}$  | _   | 211 | —    | °C/W |  |  |  |
| Thermal Resistance, 8L-SOIC                                                                           | $\theta_{JA}$  | _   | 149 | —    | °C/W |  |  |  |
| Thermal Resistance, 14L-SOIC                                                                          | $\theta_{JA}$  | _   | 91  | —    | °C/W |  |  |  |
| Thermal Resistance, 14L-TSSOP                                                                         | $\theta_{JA}$  | _   | 100 | —    | °C/W |  |  |  |

### 1.2 Test Circuit Configuration

This test circuit configuration is used to determine the AC and DC specifications.



**FIGURE 1-1:** AC and DC Test Circuit for the Open-Drain Output Comparators.

NOTES:

### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (i.e., outside specified power supply range) and therefore outside the warranted range.









Phase Reversal.



FIGURE 2-4:

Input Hysteresis Voltage.



**FIGURE 2-5:** Input Hysteresis Voltage Drift – Linear Temp. Co. (TC1).



**FIGURE 2-6:** Input Hysteresis Voltage Drift – Quadratic Temp. Co. (TC2).



FIGURE 2-7: Temperature.



FIGURE 2-8: Input Offset Voltage vs. Common-mode Input Voltage.



FIGURE 2-9: Input Offset Voltage vs. Common-mode Input Voltage.



**FIGURE 2-10:** Input Hysteresis Voltage vs. Temperature.



**FIGURE 2-11:** Input Hysteresis Voltage vs. Common-mode Input Voltage.



**FIGURE 2-12:** Input Hysteresis Voltage vs. Common-mode Input Voltage.









FIGURE 2-15: Quiescent Current vs. Common-mode Input Voltage.



**FIGURE 2-16:** Input Hysteresis Voltage vs. Supply Voltage vs. Temperature.



**FIGURE 2-17:** Quiescent Current vs. Supply Voltage vs. Temperature.



FIGURE 2-18: Quiescent Current vs. Common-mode Input Voltage.



FIGURE 2-19: Pull-up Voltage.



**FIGURE 2-20:** Quiescent Current vs. Toggle Frequency.



FIGURE 2-21: Output Headroom vs. Output Current.



FIGURE 2-22:Quiescent Current vs.Pull-up to Supply Voltage Difference.



*FIGURE 2-23:* Output Leakage Current vs. Pull-up Voltage.



*FIGURE 2-24:* Output Headroom vs. Output Current.

**Note:** Unless otherwise indicated,  $V_{DD}$  = +1.8V to +5.5V,  $V_{SS}$  = GND,  $T_A$  = +25°C,  $V_{IN}$ + =  $V_{DD}/2$ ,  $V_{IN^-}$  = GND,  $R_L$  = 20 k $\Omega$  to  $V_{PU}$  =  $V_{DD}$ , and  $C_L$  = 25 pF.



FIGURE 2-25: High-to-Low Propagation Delays.



Over-Drive.

Propagation Delay vs. Input



FIGURE 2-27: Propagation Delay vs. Supply Voltage.



Delays.

High-to-Low Propagation



**FIGURE 2-29:** Propagation Delay vs. Temperature.



**FIGURE 2-30:** Short Circuit Current vs. Supply Voltage vs. Temperature.



**FIGURE 2-31:** Propagation Delay vs. Common-mode Input Voltage.



FIGURE 2-32: Propagation Delay vs. Capacitive Load.



FIGURE 2-33: Input Bias Current vs. Input Voltage vs. Temperature.



**FIGURE 2-34:** Propagation Delay vs. Common-mode Input Voltage.



*FIGURE 2-35:* Propagation Delay vs. Pull-up Resistor.



FIGURE 2-36:Propagation Delay vs.Pull-up Voltage.



**FIGURE 2-37:** Common-mode Rejection Ratio and Power Supply Rejection Ratio vs. Temperature.



**FIGURE 2-38:** Power Supply Rejection Ratio (PSRR).



**FIGURE 2-39:** Input Offset Current and Input Bias Current vs. Temperature.



Ratio (CMRR).

Common-mode Rejection



FIGURE 2-41: Common-mode Rejection Ratio (CMRR).



**FIGURE 2-42:** Input Offset Current and Input Bias Current vs. Common-mode Input Voltage vs. Temperature.



FIGURE 2-43: Frequency.

### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

| MCP6566             | MCP6566R | MCP6566U | MCP6567       | MCP6569        |                                       |                                    |
|---------------------|----------|----------|---------------|----------------|---------------------------------------|------------------------------------|
| SC70-5,<br>SOT-23-5 | SOT-23-5 | SOT-23-5 | MSOP,<br>SOIC | SOIC,<br>TSSOP | Symbol                                | Description                        |
| 1                   | 1        | 4        | 1             | 1              | OUT, OUTA                             | Digital Output (comparator A)      |
| 4                   | 4        | 3        | 2             | 2              | V <sub>IN</sub> —, V <sub>INA</sub> — | Inverting Input (comparator A)     |
| 3                   | 3        | 1        | 3             | 3              | V <sub>IN</sub> +, V <sub>INA</sub> + | Non-inverting Input (comparator A) |
| 5                   | 2        | 5        | 8             | 4              | V <sub>DD</sub>                       | Positive Power Supply              |
| _                   | —        | -        | 5             | 5              | V <sub>INB</sub> +                    | Non-inverting Input (comparator B) |
| _                   | —        | -        | 6             | 6              | V <sub>INB</sub> –                    | Inverting Input (comparator B)     |
| _                   | —        | _        | 7             | 7              | OUTB                                  | Digital Output (comparator B)      |
| _                   | _        | _        | _             | 8              | OUTC                                  | Digital Output (comparator C)      |
| _                   | —        | -        | —             | 9              | V <sub>INC</sub> –                    | Inverting Input (comparator C)     |
| _                   | —        | _        | _             | 10             | V <sub>INC</sub> +                    | Non-inverting Input (comparator C) |
| 2                   | 5        | 2        | 4             | 11             | V <sub>SS</sub>                       | Negative Power Supply              |
| _                   | _        | _        | _             | 12             | V <sub>IND</sub> +                    | Non-inverting Input (comparator D) |
| _                   | —        | —        | _             | 13             | V <sub>IND</sub> -                    | Inverting Input (comparator D)     |
| _                   | _        | _        | _             | 14             | OUTD                                  | Digital Output (comparator D)      |

TABLE 3-1:PIN FUNCTION TABLE

#### 3.1 Analog Inputs

The comparator non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents.

#### 3.2 Digital Outputs

The comparator outputs are CMOS, open-drain digital outputs. They are designed to make level shifting and wired-OR easy to implement.

### 3.3 Power Supply (V<sub>SS</sub> and V<sub>DD</sub>)

The positive power supply pin (V<sub>DD</sub>) is 1.8V to 5.5V higher than the negative power supply pin (V<sub>SS</sub>). For normal operation, the other pins are at voltages between V<sub>SS</sub> and V<sub>DD</sub>.

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need a local bypass capacitor (typically 0.01 µF to 0.1 µF) within 2 mm of the  $V_{DD}$  pin. These can share a bulk capacitor with nearby analog parts (within 100 mm), but it is not required.

NOTES:

#### 4.0 APPLICATIONS INFORMATION

The MCP6566/6R/6U/7/9 family of open-drain output comparators are fabricated on Microchip's state-of-the-art CMOS process. They are suitable for a wide range of high speed applications that require low-power consumption.

#### 4.1 Comparator Inputs

#### 4.1.1 NORMAL OPERATION

The input stage of this family of devices uses two different input stages in parallel. This configuration provides three regions of operation, one operates at low input voltages, one at high input voltages, and one at mid input voltage. With this topology, the input voltage range is 0.3V above  $V_{DD}$  and 0.3V below  $V_{SS}$ , while providing low offset voltage throughout the common mode range. The input offset voltage is measured at both  $V_{SS}$  - 0.3V and  $V_{DD}$  + 0.3V to ensure proper operation.

The MCP6566/6R/6U/7/9 family has an internally-set hysteresis V<sub>HYST</sub>, which is small enough to maintain input offset accuracy and large enough to eliminate output chattering caused by the comparator's own input noise voltage  $E_{\rm NI}$ . Figure 4-1 depicts this behavior. Input offset voltage (V<sub>OS</sub>) is the center (average) of the (input-referred) low-high and high-low trip points. Input hysteresis voltage (V<sub>HYST</sub>) is the difference between the same trip points.



**FIGURE 4-1:** The MCP6566/6R/6U/7/9 comparators' internal hysteresis eliminates output chatter caused by input noise voltage.

#### 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS

The ESD protection on the inputs can be depicted as shown in Figure 4-2. This structure was chosen to protect the input transistors, and to minimize input bias current ( $I_B$ ). The input ESD diodes clamp the inputs when they try to go more than one diode drop below  $V_{SS}$ . They also clamp any voltages that go too far above  $V_{DD}$ . The diodes' breakdown voltage is high enough to allow normal operation, but low enough to bypass ESD events within the specified limits.



In order to prevent damage and/or improper operation of these amplifiers, the circuits they are in must limit the currents (and voltages) at the V<sub>IN</sub>+ and V<sub>IN</sub>- pins (see Section 1.1 "Maximum Ratings †" at the beginning of Section 1.0 "Electrical Characteristics"). Figure 4-3 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far below ground, and the resistors R<sub>1</sub> and R<sub>2</sub> limit the possible current drawn out of the input pin. Diodes D<sub>1</sub> and D<sub>2</sub> prevent the input pin (V<sub>IN</sub>+ and V<sub>IN</sub>-) from going too far above V<sub>DD</sub>. When implemented as shown, resistors R<sub>1</sub> and R<sub>2</sub> also limit the current through D<sub>1</sub> and D<sub>2</sub>.



**FIGURE 4-3:** Protecting the Analog Inputs.

It is also possible to connect the diodes to the left of the resistors R<sub>1</sub> and R<sub>2</sub>. In this case, the currents through the diodes D<sub>1</sub> and D<sub>2</sub> need to be limited by some other mechanism. The resistor then serves as in-rush current limiter; the DC current into the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) should be very small.

A significant amount of current can flow out of the inputs when the common mode voltage (V<sub>CM</sub>) is below ground (V<sub>SS</sub>); see Figure 4-3. Applications that are high-impedance may need to limit the usable voltage range.

#### 4.1.3 PHASE REVERSAL

The MCP6566/6R/6U/7/9 comparator family uses CMOS transistors at the input. They are designed to prevent phase inversion when the input pins exceed the supply voltages. Figure 2-3 shows an input voltage exceeding both supplies with no resulting phase inversion.

#### 4.2 Open-Drain Output

The open-drain output is designed to make level-shifting and wired-OR logic easy to implement. The output stage minimizes switching current (shoot-through current from supply-to-supply) when the output changes state. See Figures 2-15, 2-18, 2-35 and 2-36, for more information.

#### 4.3 Externally Set Hysteresis

Greater flexibility in selecting hysteresis (or input trip points) is achieved by using external resistors. Hysteresis reduces output chattering when one input is slowly moving past the other. It also helps in systems in which it is best not to cycle between high and low states too frequently (e.g., air conditioner thermostatic control). Output chatter also increases the dynamic supply current.

#### 4.3.1 NON-INVERTING CIRCUIT

Figure 4-4 shows a non-inverting circuit for single-supply applications using just two resistors. The resulting hysteresis diagram is shown in Figure 4-5.



**FIGURE 4-4:** Non-Inverting Circuit with Hysteresis for Single-Supply.





The trip points for Figures 4-4 and 4-5 are:

**EQUATION 4-1:** 

$$V_{TLH} = V_{REF} \left( I + \frac{R_I}{R_F} \right) - V_{OL} \left( \frac{R_I}{R_F} \right)$$
$$V_{THL} = V_{REF} \left( I + \frac{R_I}{R_F} \right) - V_{OH} \left( \frac{R_I}{R_F} \right)$$
Where:
$$V_{TLH} = \text{trip voltage from low-to-high}$$
$$V_{THL} = \text{trip voltage from high-to-low}$$

#### 4.3.2 INVERTING CIRCUIT

Figure 4-6 shows an inverting circuit for single-supply using three resistors. The resulting hysteresis diagram is shown in Figure 4-7.



FIGURE 4-6: Inverting Circuit with Hysteresis.



**FIGURE 4-7:** Hysteresis Diagram for the Inverting Circuit.

In order to determine the trip voltages (V<sub>THL</sub> and V<sub>TLH</sub>) for the circuit shown in Figure 4-6, R<sub>2</sub> and R<sub>3</sub> can be simplified to the Thevenin equivalent circuit with respect to V<sub>DD</sub>, as shown in Figure 4-8.



Where:

$$R_{23} = \frac{R_2 R_3}{R_2 + R_3}$$
$$V_{23} = \frac{R_3}{R_2 + R_3} \times V_{DD}$$

Using this simplified circuit, the trip voltage can be calculated using the following equation:

#### **EQUATION 4-2:**

$$V_{THL} = V_{OH} \left( \frac{R_{23}}{R_{23} + R_F} \right) + V_{23} \left( \frac{R_F}{R_{23} + R_F} \right)$$
$$V_{TLH} = V_{OL} \left( \frac{R_{23}}{R_{23} + R_F} \right) + V_{23} \left( \frac{R_F}{R_{23} + R_F} \right)$$

Where:

 $V_{TLH}$  = trip voltage from low-to-high  $V_{THL}$  = trip voltage from high-to-low

Figure 2-21 and Figure 2-24 can be used to determine typical values for  $V_{OH}$  and  $V_{OL}.$ 

#### 4.4 Bypass Capacitors

With this family of comparators, the power supply pin (V<sub>DD</sub> for single supply) should have a local bypass capacitor (i.e., 0.01  $\mu F$  to 0.1  $\mu F$ ) within 2 mm for good edge rate performance.

#### 4.5 Capacitive Loads

Reasonable capacitive loads (e.g., logic gates) have little impact on propagation delay (see Figure 2-32). The supply current increases with increasing toggle frequency (Figure 2-20), especially with higher capacitive loads. The output slew rate and propagation delay performance will be reduced with higher capacitive loads.

#### 4.6 PCB Surface Leakage

In applications where low input bias current is critical, PCB (Printed Circuit Board) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow. This is greater than the MCP6566/6R/6U/7/9 family's bias current at +25°C (1 pA, typical).

The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-9.



FIGURE 4-9: Example Guard Ring Layout for Inverting Circuit.

- 1. Inverting Configuration (Figures 4-6 and 4-9):
  - a) Connect the guard ring to the non-inverting input pin (V<sub>IN</sub>+). This biases the guard ring to the same reference voltage as the comparator (e.g.,  $V_{DD}/2$  or ground).
  - b) Connect the inverting pin (V\_{IN}-) to the input pad without touching the guard ring.
- 2. Non-inverting Configuration (Figure 4-4):
  - a) Connect the non-inverting pin ( $V_{IN}$ +) to the input pad without touching the guard ring.
  - b) Connect the guard ring to the inverting input pin ( $V_{IN}$ -).

#### 4.7 PCB Layout Technique

When designing the PCB layout, it is critical to note that analog and digital signal traces are adequately separated to prevent signal coupling. If the comparator output trace is at close proximity to the input traces, then large output voltage changes from,  $V_{SS}$  to  $V_{DD}$  or visa versa, may couple to the inputs and cause the device output to oscillate. To prevent such oscillation, the output traces must be routed away from the input pins. The SC70-5 and SOT-23-5 are relatively immune because the output pin OUT (pin 1) is separated by the power pin  $V_{DD}/V_{SS}$  (pin 2) from the input pin +IN (as long as the analog and digital traces remain separated throughout the PCB). However, the pinouts for the dual and quad packages (SOIC, MSOP, TSSOP) have OUT and -IN pins (pin 1 and 2) close to each other. The recommended layout for these packages is shown in Figure 4-10.



#### 4.8 Unused Comparators

An unused amplifier in a quad package (MCP6569) should be configured as shown in Figure 4-11. This circuit prevents the output from toggling and causing crosstalk. It uses the minimum number of components and draws minimal current (see Figure 2-15 and Figure 2-15).



FIGURE 4-11: Unused Comparators.

#### 4.9 Typical Applications

#### 4.9.1 PRECISE COMPARATOR

Some applications require higher DC precision. An easy way to solve this problem is to use an amplifier (such as the MCP6291) to gain-up the input signal before it reaches the comparator. Figure 4-12 shows an example of this approach.



FIGURE 4-12: Precise Inverting Comparator.

#### 4.9.2 WINDOWED COMPARATOR

Figure 4-13 shows one approach to designing a windowed comparator. The AND gate produces a logic '1' when the input voltage is between  $V_{RB}$  and  $V_{RT}$  (where  $V_{RT} > V_{RB}$ ).



FIGURE 4-13:

Windowed Comparator.

#### 4.9.3 BISTABLE MULTIVIBRATOR

A simple bistable multivibrator design is shown in Figure 4-14. V<sub>REF</sub> needs to be between the power supplies (V<sub>SS</sub> = GND and V<sub>DD</sub>) to achieve oscillation. The output duty cycle changes with V<sub>REF</sub>.



FIGURE 4-14: Bistable Multivibrator.

NOTES:

#### 5.0 DESIGN AIDS

### 5.1 Microchip Advanced Part Selector (MAPS)

MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement.

Available at no cost from the Microchip web site at www.microchip.com/ maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCU and DSC devices. Using this tool you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for data sheets, purchase, and sampling of Microchip parts.

#### 5.2 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market.

For a listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analogtools. Three of the boards that are especially useful are:

- 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, P/N SOIC8EV
- 14-Pin SOIC/TSSOP/DIP Evaluation Board, P/N SOIC14EV
- 5/6-Pin SOT23 Evaluation Board, P/N VSUPEV2

#### 5.3 Application Notes

The following Microchip Application Note is available on the Microchip web site at www.microchip.com and is recommended as a supplemental reference resource:

AN895 – "Oscillator Circuits for RTD Temperature Sensors" (DS00000895).

#### 5.4 SPICE Macro Model

The latest SPICE macro model for the MCP6566/7/9 op amp is available on the Microchip web site at www.microchip.com. The model was written and tested in the official Cadence<sup>®</sup> (OrCAD<sup>®</sup>) PSpice<sup>®</sup>. For the other simulators, translation may be required.

The model covers a wide aspect of the comparator's electrical specifications. Not only does the model cover voltage, current and resistance of the comparator, but it also covers the temperature and the noise effects on the behavior of the comparator. The model has not been verified outside of the specification range listed in the comparator data sheet. The model behaviors under these conditions cannot ensure it will match the actual comparator performance. Moreover, the model is intended to be an initial design tool. Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

NOTES:

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information



#### 5-Lead SOT-23 (MCP6566, MCP6566R)



| Device                         | Code |  |  |  |
|--------------------------------|------|--|--|--|
| MCP6566T                       | JYNN |  |  |  |
| MCP6566RT                      | JZNN |  |  |  |
| MCP6566UT                      | WLNN |  |  |  |
| Natas Anglias to 5 Land OOT 00 |      |  |  |  |

Note: Applies to 5-Lead SOT-23.





#### 8-Lead MSOP (MCP6567)



8-Lead SOIC (150 mil) (MCP6567)



| r | •<br>•          | 1 |
|---|-----------------|---|
|   | 6567E           |   |
|   | 437256          |   |
|   |                 |   |
|   | <b>````</b> ``` |   |



Example:



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters    | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                                |