# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Dual Gauge Driver with **Configurable Response Time**

The 33976 is a single-packaged, Serial Peripheral Interface (SPI) controlled, dual step motor gauge driver integrated circuit (IC). This monolithic IC consists of four dual output H-Bridge coil drivers and the associated control logic. Each pair of H-Bridge drivers is used to automatically control the speed, direction, and magnitude of current through the two coils of a two-phase instrumentation step motor. similar to an MMT-licensed AFIC 6405 or Switec MS-X15.xxx motor.

The 33976 is ideal for use in automotive instrumentation systems requiring distributed and flexible step motor gauge driving. The device also eases the transition to step motors from air core motors by emulating the air core pointer movement with little additional processor bandwidth utilization.

#### Features

- •MMT-Licensed Two-Phase Step Motor Compatible
- Switec MS-X15.xxx Step Motor Compatible
- Minimal Processor Overhead Required
- •Fully Integrated Pointer Movement and Position State Machine with Channel-Independent Configurable Pointer Movement
- •4096 Possible Steady State Pointer Positions
- •340° Maximum Pointer Sweep
- •Maximum Acceleration of 4500°/s<sup>2</sup>
- Maximum Pointer Velocity of 400°/s
- Analog Microstepping (12 Steps/Degree of Pointer Movement)
- Pointer Calibration and Return to Zero (RTZ)
- SPI-Controlled 16-Bit Word
- Calibratable Internal Clock
- Low Sleep Mode Current
- •Pb-Free Packaging Designated by Suffix Code EG



| ORDERING INFORMATION                                 |                |           |  |  |  |  |
|------------------------------------------------------|----------------|-----------|--|--|--|--|
| Device Temperature<br>Range (T <sub>A</sub> ) Packag |                |           |  |  |  |  |
| MC33976DW/R2                                         | 40°C to 125°C  | 24 SOICW  |  |  |  |  |
| MCZ33976EG/R2                                        | -40 0 10 125 0 | 24 301010 |  |  |  |  |



Figure 1. 33976 Simplified Application Diagram

\* This document contains certain information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2007. All rights reserved.





## **INTERNAL BLOCK DIAGRAM**



Figure 2. 33976 Simplified Internal Block Diagram



## **PIN CONNECTIONS**



Figure 3. 33976 Pin Connections

#### Table 1. 33976 Pin Definitions

| Pin<br>Number        | Pin<br>Name                                                                        | Pin<br>Function | Formal Name        | Definition                                                                                                                        |
|----------------------|------------------------------------------------------------------------------------|-----------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4     | (MS Motor Pin #)<br>COS0+ (MS #4)<br>COS0- (MS #3)<br>SIN0+(MS #1)<br>SIN0-(MS #2) | Output          | H-Bridge Outputs 0 | Each pin is the output pin of a half bridge, designed to source or sink current.                                                  |
| 5–8,<br>17–20        | GND                                                                                | Ground          | Ground             | These pins serve as the ground for the source of the low-side output transistors as well as the logic portion of the device.      |
| 9                    | CS                                                                                 | Input           | Chip Select        | This pin is connected to a chip select output of a LSI IC.                                                                        |
| 10                   | SCLK                                                                               | Input           | Serial Clock       | This pin is connected to the SCLK pin of the master device and acts as a bit clock for the SPI port.                              |
| 11                   | SO                                                                                 | Output          | Serial Output      | This pin is connected to the SPI Serial Data Input pin of the master device or to the SI pin of the next device in a daisy chain. |
| 12                   | SI                                                                                 | Input           | Serial Input       | This pin is connected to the SPI Serial Data Output pin of the master device from which it receives output command data.          |
| 13                   | RTZ                                                                                | Output          | Multiplexed Output | This is a multiplexed output pin for the non-driven coil, during a Return to Zero (RTZ) event.                                    |
| 14                   | VDD                                                                                | Input           | Voltage            | This SPI and logic power supply input will work with 5.0 V supplies.                                                              |
| 15                   | RST                                                                                | Input           | Reset              | This input has an internal active pull-up.                                                                                        |
| 16                   | VPWR                                                                               | Input           | Battery Voltage    | Power supply.                                                                                                                     |
| 21<br>22<br>23<br>24 | (MS Motor Pin #)<br>SIN1-(MS #2)<br>SIN1+(MS #1)<br>COS1-(MS #3)<br>COS1+(MS #4)   | Output          | H-Bridge Outputs 1 | Each of these pins is the output pin of a half bridge, designed to source or sink current.                                        |



## **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Rating                                                            | Symbol                | Value       | Unit |
|-------------------------------------------------------------------|-----------------------|-------------|------|
| Power Supply Voltage                                              | V <sub>PWR(SUS)</sub> |             | V    |
| Steady State                                                      |                       | -0.3 to 41  |      |
| Input Pin Voltage <sup>(1)</sup>                                  | V <sub>IN</sub>       | -0.3 to 7.0 | V    |
| SIN+/- COS+/- Continuous Per Output Current <sup>(2)</sup>        | I <sub>OUTMAX</sub>   | 40          | mA   |
| Storage Temperature                                               | T <sub>STG</sub>      | -55 to 150  | °C   |
| Operating Junction Temperature                                    | TJ                    | -40 to 150  | °C   |
| Thermal Resistance                                                |                       |             | °C/W |
| Junction to Ambient                                               | $R_{	ext{	heta}JA}$   | 60          |      |
| Junction to Lead                                                  | $R_{	ext{	heta}JL}$   | 20          |      |
| ESD Voltage (3)                                                   |                       |             | V    |
| Human Body Model                                                  | V <sub>ESD1</sub>     | ±2000       |      |
| Machine Model                                                     | V <sub>ESD2</sub>     | ±200        |      |
| Peak Package Reflow Temperature During Reflow <sup>(4), (5)</sup> | T <sub>PPRT</sub>     | Note 5      | °C   |

Notes

1. Exceeding voltage limits on Input pins may cause permanent damage to the device.

2. Output continuous output rating so long as maximum junction temperature is not exceeded. Operation at 125°C ambient temperature will require maximum output current computation using package thermal resistances.

3. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ).

4. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

5. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL),

Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.



#### STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                         | Symbol               | Min | Тур | Max | Unit |
|--------------------------------------------------------|----------------------|-----|-----|-----|------|
| POWER INPUT                                            |                      |     |     |     |      |
| Supply Voltage Range                                   | V <sub>PWR</sub>     |     |     |     | V    |
| Fully Operational                                      |                      | 6.5 | -   | 26  |      |
| Limited Operational <sup>(6), (7)</sup>                |                      | 4.0 | -   | 26  |      |
| V <sub>PWR</sub> Supply Current                        | I <sub>PWR(ON)</sub> |     |     |     | mA   |
| Gauge 1 and 2 Outputs ON, No Output Loads              |                      | _   | 4.0 | 6.0 |      |
| V <sub>PWR</sub> Supply Current (All Outputs Disabled) |                      |     |     |     | μA   |
| Reset = Logic [0], $V_{DD}$ = 5.0 V                    | I <sub>PWSLP1</sub>  | -   | 42  | 60  |      |
| Reset = Logic [0], V <sub>DD</sub> = 0 V               | I <sub>PWRSLP2</sub> | _   | 15  | 25  |      |
| Overvoltage Detection Level <sup>(8)</sup>             | V <sub>PWROV</sub>   | 26  | 32  | 38  | V    |
| Undervoltage Detection Level <sup>(9)</sup>            | V <sub>PWRUV</sub>   | 5.0 | 5.6 | 6.2 | V    |
| Logic Supply Voltage Range (5.0 V Nominal Supply)      | V <sub>DD</sub>      | 4.5 | 5.0 | 5.5 | V    |
| Under V <sub>DD</sub> Logic Reset                      | V <sub>DDUV</sub>    | _   | _   | 4.5 | V    |
| V <sub>DD</sub> Supply Current                         |                      |     |     |     |      |
| Sleep: Reset Logic [0]                                 | I <sub>DD(OFF)</sub> | -   | 40  | 65  | μA   |
| Outputs Enabled                                        | I <sub>DD(ON)</sub>  | -   | 1.0 | 1.8 | mA   |

#### **POWER OUTPUTS**

| Microstep Output (Measured Across Coil Outputs)<br>SIN0,1, $\pm$ (COS0,1, $\pm$ ) (refer to <b>Table 1</b> )<br>Bour = 200 O, PE6 = 0                                                                                                         |                                                                                                                                          |                                                                                                                                            |                                                                                                                                       |                                                                                                                                       | V |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---|
| Steps 6, 18 (0, 12)     Steps 5, 7, 17, 19 (1, 11, 13, 23)     Steps 4, 8, 16, 20 (2, 10, 14, 22)     Steps 3, 9, 15, 21 (3, 9, 15, 21)     Steps 2, 10, 14, 22 (4, 8, 16, 20)     Steps 1, 11, 13, 23 (5, 7, 17, 19)     Steps 0, 12 (6, 18) | V <sub>ST6</sub><br>V <sub>ST5</sub><br>V <sub>ST4</sub><br>V <sub>ST3</sub><br>V <sub>ST2</sub><br>V <sub>ST1</sub><br>V <sub>ST0</sub> | 4.82<br>0.94 V <sub>ST6</sub><br>0.84 V <sub>ST6</sub><br>0.68 V <sub>ST6</sub><br>0.47 V <sub>ST6</sub><br>0.23 V <sub>ST</sub> 6<br>-0.1 | 5.3<br>0.97 V <sub>ST6</sub><br>0.87 V <sub>ST6</sub><br>0.71 V <sub>ST6</sub><br>0.50 V <sub>ST6</sub><br>0.26 V <sub>ST6</sub><br>0 | 6.0<br>1.0 V <sub>ST6</sub><br>0.96 V <sub>ST6</sub><br>0.8 V <sub>ST6</sub><br>0.57 V <sub>ST6</sub><br>0.31 V <sub>ST6</sub><br>0.1 |   |

Notes

- 6. Outputs and logic remain active; however, the larger coil voltage levels may be clipped. The reduction in drive voltage may result in a loss of position control.
- 7. The logic will reset at some level below the specified Limited Operational minimum.
- 8. Outputs will disable and must be re-enabled via the PECCR command.
- 9. Outputs remain active; however, the reduction in drive voltage may result in a loss of position control.



#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                     | Symbol                | Min                 | Тур                    | Мах                    | Unit |
|--------------------------------------------------------------------|-----------------------|---------------------|------------------------|------------------------|------|
| POWER OUTPUTS (CONTINUED)                                          | ·                     |                     |                        |                        |      |
| Full Step Active Output (Measured Across Coil Outputs)             | V <sub>FS</sub>       |                     |                        |                        | V    |
| SIN0, 1, ± (COS0, 1, ±) (see <u>Figure 9</u> , page <u>26</u> )    |                       |                     |                        |                        |      |
| Steps 1, 3 (0, 2)                                                  |                       | 4.9                 | 5.3                    | 6.0                    |      |
| Microstep, Full Step Output                                        | V <sub>LS</sub>       |                     |                        |                        | V    |
| (Measured from Coil Low Side to Ground)                            | _                     |                     |                        |                        |      |
| SIN0, 1, ± (COS0, 1, ±), I <sub>OUT</sub> = 30 mA                  |                       | 0                   | 0.1                    | 0.3                    |      |
| Output Flyback Clamp (11)                                          | V <sub>FB</sub>       | _                   | V <sub>ST6</sub> + 0.5 | V <sub>ST6</sub> + 1.0 | V    |
| Output Current Limit (Output = Vst6)                               | I <sub>LIM</sub>      | 40                  | 100                    | 170                    | mA   |
| Overtemperature Shutdown <sup>(10)</sup>                           | OT <sub>SD</sub>      | 155                 | -                      | 180                    | °C   |
| Overtemperature Hysteresis <sup>(11)</sup>                         | OT <sub>HYST</sub>    | 8.0                 | -                      | 16                     | °C   |
| CONTROL I/O                                                        |                       |                     |                        |                        |      |
| Input Logic High Voltage <sup>(12)</sup>                           | V <sub>IH</sub>       | 2.0                 | _                      | _                      | V    |
| Input Logic Low Voltage <sup>(12)</sup>                            | V <sub>IL</sub>       | -                   | _                      | 0.8                    | V    |
| Input Logic Voltage Hysteresis (10)                                | V <sub>IN(HYST)</sub> | _                   | 100                    | -                      | mV   |
| Input Logic Pull Down Current (SI, SCLK)                           | I <sub>DWN</sub>      | 3.0                 | -                      | 20                     | μA   |
| Input Logic Pull-Up Current (CS, RST)                              | I <sub>UP</sub>       | 5.0                 | -                      | 20                     | μA   |
| SO High-State Output Voltage (I <sub>OH</sub> = 1.0 mA)            | V <sub>SOH</sub>      | 0.8 V <sub>DD</sub> | -                      | -                      | V    |
| SO Low-State Output Voltage (I <sub>OL</sub> = -1.6 mA)            | V <sub>SOL</sub>      | -                   | 0.2                    | 0.4                    | V    |
| SO Tri-State Leakage Current ( $\overline{CS} \ge 3.5 \text{ V}$ ) | I <sub>SOLK</sub>     | -5.0                | 0                      | 5.0                    | μA   |
| Input Capacitance (13)                                             | C <sub>IN</sub>       | -                   | 4.0                    | 12                     | pF   |
| SO Tri-State Capacitance (13)                                      | C <sub>SO</sub>       | -                   | _                      | 20                     | pF   |

#### ANALOG TO DIGITAL CONVERTER (RTZ ACCUMULATOR COUNT)

| ADC Gain <sup>(10), (14)</sup> | G <sub>ADC</sub> | 100 | 188 | 270 | Counts/<br>V/ms |
|--------------------------------|------------------|-----|-----|-----|-----------------|
|                                |                  |     |     |     | 1               |

Notes

11. Not 100 percent tested.

12.  $V_{DD} = 5.0 V.$ 

13. Capacitance not measured. This parameter is guaranteed by design, but it is not production tested.

14. Reference RTZ Accumulator (Typical) on page 23

<sup>10.</sup> This parameter is guaranteed by design, but it is not production tested.



## DYNAMIC ELECTRICAL CHARACTERISTICS

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                                                  | Symbol                | Min        | Тур        | Max        | Units |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------|------------|-------|
| POWER OUTPUT AND CLOCK TIMINGS                                                                                                                                  |                       |            |            |            |       |
| SIN0,1, ± (COS0,1, ±) Output Turn ON Delay Time<br>(Time from Rising CS Enabling<br>Outputs to Steady State Coil Voltages and Currents) <sup>(15)</sup>         | t <sub>DLY(ON)</sub>  | _          | _          | 1.0        | ms    |
| SIN0,1, ± (COS0,1, ±) Output Turn OFF Delay Time (Time from Rising $\overline{CS}$ Disables Outputs to Steady State Coil Voltages and Currents) <sup>(15)</sup> | t <sub>DLY(OFF)</sub> | _          | _          | 1.0        | ms    |
| Uncalibrated Oscillator Cycle Time                                                                                                                              | t <sub>CLU</sub>      | 0.65       | 1.0        | 1.7        | μS    |
| Calibrated Oscillator Cycle Time<br>Calibration Pulse = 8.0 μs, PECCR D4 = Logic [0]<br>Calibration Pulse = 8.0 μs, PECCR D4 = Logic [1]                        | t <sub>CLC</sub>      | 1.0<br>0.9 | 1.1<br>1.0 | 1.2<br>1.1 | μs    |
| Maximum Pointer Speed <sup>(16)</sup>                                                                                                                           | V <sub>MAX</sub>      | -          | -          | 400        | °/s   |
| Maximum Pointer Acceleration (16)                                                                                                                               | A <sub>MAX</sub>      | -          | -          | 4500       | °/s²  |

Notes

15. Maximum specified time for the 33976 is the minimum guaranteed time needed from the microcontroller.

16. The minimum and maximum value will vary proportionally to the internal clock tolerance. These numbers are based on an ideally calibrated clock frequency of 1.0 MHz. These are not 100 percent tested.



#### Table 4. Dynamic Electrical Characteristics (continued)

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                              | Symbol                | Min | Тур | Max | Units |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|-------|
| SPI INTERFACE TIMING <sup>(17)</sup>                                                                                        |                       |     |     |     |       |
| Recommended Frequency of SPI Operation                                                                                      | f <sub>SPI</sub>      | -   | 1.0 | 2.0 | MHz   |
| Falling Edge of $\overline{\text{CS}}$ to Rising Edge of SCLK (Required Setup Time) <sup>(18)</sup>                         | t <sub>LEAD</sub>     | _   | 50  | 167 | ns    |
| Falling Edge of SCLK to Rising Edge of $\overline{\text{CS}}$ (Required Setup Time) <sup>(18)</sup>                         | <sup>t</sup> LAG      | -   | 50  | 167 | ns    |
| SI to Falling Edge of SCLK (Required Setup Time) <sup>(18)</sup>                                                            | t <sub>SISU</sub>     | _   | 25  | 83  | ns    |
| Required High State Duration of SCLK (Required Setup Time <sup>(18)</sup>                                                   | t <sub>WSCLKH</sub>   | _   | _   | 167 | ns    |
| Required Low State Duration of SCLK (Required Setup Time <sup>(18)</sup>                                                    | t <sub>WSCLKL</sub>   | -   | -   | 167 | ns    |
| Falling Edge of SCLK to SI (Required Hold Time) (18)                                                                        | t <sub>SI(HOLD)</sub> | -   | 25  | 83  | ns    |
| SO Rise Time<br>C <sub>L</sub> = 200 pF                                                                                     | t <sub>RSO</sub>      | _   | 25  | 50  | ns    |
| SO Fall Time<br>C <sub>L</sub> = 200 pF                                                                                     | t <sub>FSO</sub>      | _   | 25  | 50  | ns    |
| SI, CS, SCLK, Incoming Signal Rise Time <sup>(19)</sup>                                                                     | t <sub>RSI</sub>      | -   | -   | 50  | ns    |
| SI, CS, SCLK, Incoming Signal Fall Time <sup>(19)</sup>                                                                     | t <sub>FSI</sub>      | -   | -   | 50  | ns    |
| Falling Edge of $\overline{\text{RST}}$ to Rising Edge of $\overline{\text{RST}}$ (Required Setup Time) <sup>(18)</sup>     | t <sub>WRST</sub>     | -   | -   | 3.0 | μS    |
| Rising Edge of $\overline{\text{CS}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) <sup>(18), (20)</sup> | t <sub>CS</sub>       | -   | -   | 5.0 | μS    |
| Rising Edge of $\overline{\text{RST}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) <sup>(18)</sup>      | t <sub>EN</sub>       | -   | -   | 5.0 | μS    |
| Time from Falling Edge of $\overline{CS}$ to SO Low Impedance <sup>(21)</sup>                                               | t <sub>SO(EN)</sub>   | -   | -   | 145 | ns    |
| Time from Rising Edge of $\overline{CS}$ to SO High Impedance <sup>(22)</sup>                                               | t <sub>SO(DIS)</sub>  | -   | 1.3 | 4.0 | μS    |
| Time from Rising Edge of SCLK to SO Data Valid <sup>(23)</sup><br>$0.2 V_{DD} \le SO \ge 0.8 V_{DD}, C_L = 200 \text{ pF}$  | tvalid                | _   | 90  | 150 | ns    |

Notes

17. The 33976 shall meet all SPI interface timing requirements specified in the SPI Interface Timing section of this table, over the specified temperature range. Digital interface timing is based on a symmetrical 50 percent duty cycle SCLK Clock Period of 333 ns. The device shall be fully functional for slower clock speeds. Reference Figure 4 and 5.

18. The maximum setup time specified for the 33976 is the minimum time needed from the microcontroller to guarantee correct operation.

19. Rise and Fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.

20. The value is for a 1.0 MHz calibrated internal clock. The value will change proportionally as the internal clock frequency changes.

21. Time required for output status data to be terminated at SO. 1.0  $k\Omega$  load on SO

22. Time required for output status data to be available for use at SO. 1.0 k $\Omega$  load on SO.

23. Time required to obtain valid data out from SO following the rise of SCLK.



ELECTRICAL CHARACTERISTICS TIMING DIAGRAMS

### **TIMING DIAGRAMS**



Figure 4. Input Timing Switching Characteristics



Figure 5. Valid Data Delay Time and Valid Time Waveforms



## FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

This 33976 is a single-packaged, Serial Peripheral Interface (SPI) controlled, dual step motor gauge driver integrated circuit (IC). This monolithic IC consists of four dual output H-Bridge coil drivers and the associated control logic. Each pair of H-Bridge drivers is used to automatically control the speed, direction, and magnitude of current through the two coils of a two-phase instrumentation step motor, similar to an MMT-licensed AFIC 6405 or a Switec MS-X15.xxx motor.

The 33976 is ideal for use in automotive instrumentation systems requiring distributed and flexible step motor gauge driving. The device also eases the transition to step motors from air core motors by emulating the air core pointer movement with little additional processor bandwidth utilization.

#### FUNCTIONAL PIN DESCRIPTION

# H-BRIDGE OUTPUTS 0 (COS0+, COS0-, SIN0+, SIN0-)

Each pin is the output pin of a half bridge, designed to source or sink current. The H-Bridge pins linearly drive the sine and cosine coils of two separate step motors to provide four-quadrant operation.

#### **GROUND (GND)**

These pins serve as the ground for the source of the lowside output transistors as well as the logic portion of the device. They also help dissipate heat from the device.

## CHIP SELECT (CS)

The  $\overline{CS}$  pin enables communication with the master device. When this pin is in a logic [0] state, the 33976 is capable of transferring information to, and receiving information from, the master. The 33976 latches data in from the Input Shift registers to the addressed registers on the rising edge of  $\overline{CS}$ . The output driver on the SO pin is enabled when  $\overline{CS}$  is logic [0]. When  $\overline{CS}$  is logic high, signals at the SCLK and SI pins are ignored and the SO pin is tri-stated (high impedance).  $\overline{CS}$  will only be transitioned from a logic [1] state to a logic [0] state when SCLK is a logic [0].  $\overline{CS}$  has an internal pull-up (I<sub>UP</sub>) connected to the pin, as specified in the section of the Static Electrical Characteristics table entitled <u>CONTROL I/O</u>, which is found on page <u>6</u>.

#### SERIAL CLOCK (SCLK)

SCLK clocks the Internal Shift registers of the 33976 device. The SI pin accepts data into the Input Shift register on the falling edge of the SCLK signal, while the Serial Output pin (SO) shifts data information out of the SO Line Driver on the rising edge of the SCLK signal. It is important that the SCLK pin be in a logic [0] state whenever the CS makes any transition. SCLK has an internal pull down ( $I_{DWN}$ ), as specified in the section of the Static Electrical Characteristics table entitled <u>CONTROL I/O</u>, which is found on page <u>6</u>. When CS is logic [1], signals at the SCLK and SI pins are ignored

and SO is tri-stated (high impedance). Refer to the data transfer timing diagrams in Figure 6 and Figure 7 on page 12.

#### SERIAL OUTPUT (SO)

The SO data pin is a tri-stateable output from the Shift register. The Status register bits are the first 16 bits shifted out. Those bits are followed by the message bits clocked in FIFO, when the device is in a daisy chain connection or being sent words that are multiples of 16 bits. Data is shifted on the rising edge of the SCLK signal. The SO pin will remain in a high impedance state until the  $\overline{\text{CS}}$  pin is put into a logic low state.

#### **SERIAL INPUT (SI)**

The SI pin is the input of the SPI. Serial input information is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, beginning with the most significant bit (MSB). Messages that are not multiples of 16 bits (e.g., daisy chained device messages) are ignored. After transmitting a 16-bit word, the  $\overline{CS}$  pin must be de-asserted (logic [1]) before transmitting a new word. SI information is ignored when  $\overline{CS}$  is in a logic high state.

#### MULTIPLEXED OUTPUT (RTZ)

This is a multiplexed output pin for the non-driven coil, during a Return to Zero (RTZ) event.

## VOLTAGE (V<sub>DD</sub>)

This SPI and logic power supply input will work with 5.0 V supplies.

#### **RESET (RST)**

If the master decides to reset the device or place it into a sleep state, the RST pin is driven to a logic [0]. A logic [0] on the  $\overline{\text{RST}}$  pin will force all internal logic to the known default state. This input has an internal active pull-up.



## BATTERY VOLTAGE (V<sub>PWR</sub>)

Power supply.

# H-BRIDGE OUTPUTS 1 (SIN1-, SIN1+, COS1-, COS1+)

Each of these pins is the output pin of a half bridge, designed to source or sink current. The H-Bridge pins linearly drive the sine and cosine coils of two separate step motors to provide four-quadrant operation.



## FUNCTIONAL DEVICE OPERATION

#### **OPERATIONAL MODES**

#### SPI PROTOCOL DESCRIPTION

The SPI interface has a full-duplex, three-wire synchronous, 16-bit serial synchronous interface data transfer and four I/O lines associated with it: Chip Select  $\overline{(CS)}$ , Serial Clock (SCLK), Serial Input (SI), and Serial Output

(SO). The SI/SO pins of the 33976 follow a first in/first out (D15/D0) protocol with both input and output words transferring the most significant bit first. All inputs are compatible with 5.0 V CMOS logic levels.

#### **TIMING DESCRIPTION**

This section provides a description of the 33976 SPI behavior. To follow the explanations below, refer to Table 5 and to the timing diagrams shown in Figure 6 and Figure 7.

#### Table 5. Data Transfer Timing

| Pin         | Description                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------|
| CS (1-to-0) | SO pin is enabled.                                                                                                       |
| CS (0-to-1) | 33976 configuration and desired output states are transferred and executed according to the data in the Shift registers. |
| SO          | Will change state on the rising edge of the SCLK pin signal.                                                             |
| SI          | Will accept data on the falling edge of the SCLK pin signal.                                                             |



**Note** SO is tri-stated when  $\overline{CS}$  is logic [1].

#### Figure 6. Single 16-Bit Word SPI Communication



**Notes** 1. SO is tri-stated when  $\overline{CS}$  is logic [1].

D15, D14, D13, ..., and D0 refer to the first 16 bits of data into the 33976.
D15\*, D14\*, D13\*, ..., and D0\* refer to the most recent entry of program data into the 33976.

4. OD15, OD14, OD13, ..., and OD0 refer to the first 16 bits of fault and status data out of the 33976.

#### Figure 7. Multiple 16-Bit Word SPI Communication



#### **DATA INPUT**

device.

The Input Shift register captures data at the falling edge of the SCLK clock. The SCLK clock pulses exactly 16 times only inside the transmission windows ( $\overline{CS}$  in a logic [0] state). By the time the  $\overline{CS}$  signal goes to logic [1] again, the contents of the Input Shift register are transferred to the appropriate internal register addressed in bits 15:13. The minimum time  $\overline{CS}$  should be kept high depends on the internal clock speed, specified in the <u>SPI INTERFACE TIMING (17)</u> section of the Static Electrical Characteristics, found on page <u>6</u>. It must be long enough so the internal clock is able to capture the data

The 33976 device is capable of interfacing directly with a

microcontroller via the 16-bit SPI protocol specified below.

The device is controlled by the microprocessor and reports

back status information via the SPI. This section provides a

interface. The various registers control the behavior of this

A message is transmitted by the master beginning with the

MSB (D15) and ending with the LSB (D0). Multiple messages

applications where daisy chaining is desirable, or to confirm

transmitted data, as long as the messages are all multiples of 16 bits. Data is transferred through daisy-chained devices, as

illustrated in Figure 7, page 12. If an attempt is made to latch

in a message smaller than 16 bits wide, it is ignored.

Table 6 lists the seven registers the 33976 uses to

configure the device, control the state of the four H-bridge

outputs, and determine the type of status information that is

clocked back to the master. The registers are addressed via

can be transmitted in succession to accommodate those

detailed description of all registers accessible via serial

from the Input Shift register and transfer it to the internal registers.

#### DATA OUTPUT

At the first rising edge of the SCLK clock, with  $\overline{CS}$  at logic [0], the contents of the selected Status Word register are transferred to the Output Shift register. The first 16 bits clocked out are the status bits. If data continues to clock in before the  $\overline{CS}$  transitions to a logic [1], the device begins to shift out the data previously clocked in FIFO after the  $\overline{CS}$  first transitioned to logic [0].

#### LOGIC COMMANDS AND REGISTERS

#### COMMUNICATION MEMORY MAPS AND REGISTER DESCRIPTIONS

MODULE MEMORY MAP

Various registers of the 33976 SPI module are addressed by the three MSBs of the 16-bit word received serially. Functions to be controlled include:

- · Individual gauge drive enabling
- Power-up/down
- Internal clock calibration
- · Gauge pointer position and velocity
- · Gauge pointer zeroing
- Air core motor movement emulation
- Status information

Status reporting includes:

- · Individual gauge overtemperature condition
- Battery overvoltage
- · Battery undervoltage
- Pointer zeroing status
- Internal clock status
- Confirmation of coil output changes that should result in pointer movement
- · Real time pointer position information
- · Real time pointer velocity step information
- Pointer movement direction
- Command pointer position status
- RTZ accumulator value

#### **REGISTER DESCRIPTIONS**

The following section describes the registers, their addresses, and their impact on device operation.

# Address 000—Power, Enable, Calibration, and Configuration Register (PECCR)

The Power, Enable, Calibration, and Configuration Register is illustrated in **Table 7**, page <u>14</u>. A write to the 33976 using this register allows the master to (1) independently enable or disable the output drivers of the two-gauge controllers, (2) calibrate the internal clock, (3) disable the air core emulation, (4) select the direction of the pointer movement during pointer positioning and zeroing, (5) configure the device for the desired status information to

D15:D13 of the incoming SPI word. Table 6. Module Memory Map

| Address<br>[15:13] | Register                                               | Name    | See Page |
|--------------------|--------------------------------------------------------|---------|----------|
| 000                | Power, Enable, Calibration, and Configuration Register | PECCR   | Page 13  |
| 001                | Maximum Velocity Register                              | VELR    | Page 15  |
| 010                | Gauge 0 Position Register                              | POS0R   | Page 16  |
| 011                | Gauge 1 Position Register                              | POS1R   | Page 16  |
| 100                | Return to 0 Register                                   | RTZR    | Page 16  |
| 101                | Return to 0<br>Configuration Register                  | RTZCR   | Page 17  |
| 110                | Ramp Selection Register                                | RMPSELR | Page 19  |
| 111                | Reserved for Test                                      | _       |          |

be clocked out into the SO pin, or (6) send a null command for the purpose of reading the status bits. This register is also used to place the 33976 into a low current consumption mode.

Each of the gauge drivers can be enabled by writing a logic [1] to their assigned address bits, PE0 and PE1 respectively. This feature could be used to disable a driver if it is failing or is not being used. The device can be placed into a standby current mode by writing a logic [0] to both PE0 and PE1. During this state, most current consuming circuits are biased off. When in the Standby mode, the internal clock will remain ON.

The internal state machine utilizes a ROM table of step times defining the duration that the motor will spend at each microstep as it accelerates or decelerates to a commanded position. The accuracy of the acceleration and velocity of the motor is directly related to the accuracy of the internal clock. Although the accuracy of the internal clock is temperature independent, the non-calibrated tolerance is +70% to -35%. The 33976 was designed with a feature allowing the internal clock to be software calibrated to a tighter tolerance of  $\pm 10\%$ , using the  $\overline{CS}$  pin and a reference time pulse provided by the microcontroller.

Calibration of the internal clock is initiated by writing a logic [1] to PE3. The calibration pulse, which must be 8.0  $\mu$ s for an internal clock speed of 1.0 MHz, will be sent on the CS pin immediately after the SPI word is sent. No other SPI lines will be toggled. A clock calibration will be allowed only if the gauges are disabled or the pointers are not moving, as indicated by status bits MOV0 and MOV1. Additional details are provided in the Internal Clock Calibration section, beginning on page <u>30</u>.

Some applications may require a guaranteed maximum pointer velocity and acceleration. Guaranteeing these maximums requires that the nominal internal clock frequency fall below 1.0 MHz. The frequency range of the calibrated clock will always be below 1.0 MHz if bit PE4 is logic [0] when initiating a calibration command, followed by an 8.0  $\mu$ s reference pulse. The frequency will be centered at 1.0 MHz if bit PE4 is logic [1].

Some applications may require a slower calibrated clock due to a lower motor gear reduction ratio. Writing a logic [1] to bit PE2 will slow the internal oscillator by one-third. Slowing the clock accommodates a longer calibration pulse without overrunning the internal counter—a condition designed to generate a CAL fault indication. For example, calibration for a clock frequency of 667 kHz would require a calibration pulse of 12  $\mu$ s. Unless the internal oscillator is slowed by writing PE2 to logic [1], a 12  $\mu$ s calibration pulse may overrun the counter and generate a CAL fault indication.

Some applications may require faster pointer positioning than is provided with the air core motor emulation feature. Writing logic [1] to bit PE5 will disable the air core emulation for both gauges and provide an acceleration and deceleration at the maximum that the velocity position ramp can provide. If the Hold Counts need to be enabled and disabled dynamically, then the POSxR commands could also be used.

Bit PE6 must always be written as a logic [0] during all PECCR writes if the device is being used to drive an MMT style motor. Similarly, this bit must always be written as a logic [1] when being used to control Switec style motors.

The default Pointer Position 0 (PE7 = 0) will be the farthest counter-clockwise position. A logic [1] written to bit PE7 will change the location of the position 0, for the gauge selected by bit PE8, to the farthest clockwise position. A change in position 0 of only one, or both, of the two coils can be accomplished by using bits PE8 and PE7. Performing an RTZ will always move the pointer to position 0. Exercise care when writing to PECCR bits PE8 and PE7 in order to prevent accidental changes of the position 0 locations.

Bits PE11:PE8 determine the content of the bits clocked out of the SO pin. When bit PE11 is at logic [0], the clocked out bits will provide device status. If a logic [1] is written to bit PE11, the bits clocked out of the SO pin, depending upon the state of bits PE10:PE8, provides either:

- Accumulator information and detection status during the RTZ (PE10 logic [0])
- Real time pointer position location at the time CS goes low (PE10 logic [1] and PE9 logic [0]), or
- The real time step position of the pointer as described in the velocity Table 30, page <u>28</u> (PE10, PE9, and PE8 logic [1]).

Additional details are provided in the <u>SO Communication</u> section beginning on page  $\underline{21}$ .

If bit PE12 is logic [1] during a PECCR command, the state of PE11:PE0 is ignored. This is referred to as the null command and can be used to read device status without affecting device operation.

| Table 7 | Power  | Fnable   | Calibration | and Confid | nuration | Register ( | (PECCB) |
|---------|--------|----------|-------------|------------|----------|------------|---------|
|         | FOWEI, | LIIaDIC, | Cambration  |            | guiation | negister   | FLOON   |

|       | Address 000 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -    | -    | -   | -   | -   | -   | -   | -   | -   | -   | -   | -   |
| Write | PE12        | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 |

The bits in Table 7 are write-only.

PE12 (D12)—Null Command for Status Read

• 0 = Disable



PE11 (D11)—Status Select bit. This bit selects the information clocked out of the SO pin.

- 0 = Device Status (the logic states of PE10, PE9, and PE8 don't cares)
- 1 = RTZ Accumulator Value, Gauge 0 or 1 Pointer position, or Gauge 0 and 1 Velocity ramp position (depending upon the logic states of PE10, PE9, and PE8)

PE10 (D10)—RTZ Accumulator or Pointer Status Select bit. This bit is recognized only when PE11 = 1.

- 0 = RTZ Accumulator Value and status
- 1 = Pointer Position or Speed

PE9 (D9)—Pointer Position or Pointer Speed Select bit. This bit is recognized only if PE11 and PE10 = 1.

- 0 = Gauge 0 or Gauge 1 Pointer Position
- 1 = Gauge 0 and Gauge 1 Pointer Speed

PE8 (D8)—Pointer Position Gauge Select bit. Also the Position 0 of the selected gauge is determined by the PE7 selection. This bit is recognized only if PE11 and PE10 = 1 and PE9 = 0.

- 0 = Gauge 0 position
- 1 = Gauge 1 position

PE7 (D7)—Position 0 Location Select bit. This bit determines the Position 0 of the gauge selected by PE8. RTZ direction will always be to the position 0.

- 0 = Position 0 is the most CCW (counterclockwise) position
- 1 = Position 0 is the most CW (clockwise) position PE6 (D6)—Motor Type Selection bit.
- 0 = MMT Style (coil phase difference = 90°)
- 1 = Switec Style (coil phase difference = 60°)

PE5 (D5)—Air Core Motor Emulation bit. This bit is enabled or disabled (acceleration and deceleration is constant if disabled).

- 0 = Enable
- 1 = Disable

#### Table 8. Maximum Velocity Register (VELR)

PE4 (D4)—Clock Calibration Frequency Selector

- 0 = Maximum f = 1.0 MHz (for 8.0 µs calibration pulse)
- 1 = Nominal f =1.0 MHz (for 8.0  $\mu$ s calibration pulse)

PE3 (D3)—Clock Calibration Enable bit. This bit enables or disables the clock calibration.

- 0 = Disable
- 1 = Enable
- PE2 (D2)—Oscillator Adjustment
- 0 = t<sub>CLU</sub>
- 1 = 0.66 x t<sub>CLU</sub>

PE1 (D1)—Gauge 1 Enable bit. This bit enables or disables the output driver of Gauge 1.

- 0 = Disable
- 1 = Enable

PE0 (D0)—Gauge 0 Enable bit. This bit enables or disables the output driver of Gauge 0.

- 0 = Disable
- 1 = Enable

#### Address 001—Maximum Velocity Register (VELR)

The Gauge Maximum Velocity Register is used to set a maximum velocity for each gauge (refer to **Table 8**). Bits V7:V0 contain a position value from 1–225 that is representative of the velocity position value described in Table <u>30</u>, Velocity Table, page <u>28</u>. The table value becomes the maximum velocity until it is changed to another value. If a maximum value is chosen greater than the maximum velocity in the acceleration table, the maximum table value becomes the maximum velocity. If the motor is turning at a speed greater than the new maximum, the motor immediately moves down the velocity ramp until the speed falls equal to or below it. Velocity for each motor can be changed simultaneously or independently by writing V8 and/or V9 to a logic [1]. Bits V12:V10 must be at logic [0] for valid VELR commands.

|       | Address 001 |     |     |    |    |    |    |    |    |    |    |    |    |
|-------|-------------|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Bits  | D12         | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Read  | -           | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| Write | 0           | 0   | 0   | V9 | V8 | V7 | V6 | V5 | V4 | V3 | V2 | V1 | V0 |

The bits in Table 8 are write-only.

V12:V10 (D12:D10)—These bits must be transmitted as logic [0] for valid VELR commands

V9 (D9)—Gauge 1 Velocity. Specifies whether the maximum velocity determined in the V7: V0 field will apply to Gauge 1.

- 0 = Velocity does not apply to Gauge 1
- 1 = Velocity applies to Gauge 1

V8 (D8)—Gauge 0 Velocity. Specifies whether the maximum velocity specified in the V7: V0 field will apply to Gauge 0.

- 0 = Velocity does not apply to Gauge 0
- 1 = Velocity applies to Gauge 0

V7:V0 (D7:D0)—Maximum Velocity. Specifies the maximum velocity position from **Table 30**, page <u>28</u>. This velocity will remain the maximum of the intended gauge until



changed by command. Velocities can range from position 1 (00000001) to position 225 (11111111).

# Addresses 010 and 011—Gauge 0/1 Position Registers (POS0R, POS1R)

SI Address 010 (Gauge 0 Position Register) and SI Address 011 (Gauge 1 Position Register) Register bits PO 11:PO0 are written to when communicating the desired pointer positions. Commanded positions can range from 0 to 4095. The D12 bit is used to disable the damping (i.e., hold counts) for each respective gauge. This feature allows the user to easily turn on and off the damping that was configured with the RMPSELR. Disabling the hold counts allows the pointer to decelerate to the commanded position, as fast as possible down the velocity ramp. When disabled, the acceleration and deceleration of the pointer are symmetrical.

#### Table 9. Gauge 0 Position Register (POS0R)

|       | Address 010 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | Ι    | -    | Ι   | -   | Ι   | Ι   | -   | Ι   | Ι   | -   | -   | -   |
| Write | HE012       | P011 | P010 | P09 | P08 | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 |

The bits in Table 9 are write-only.

HE0 12 (D12)—This bit is used to disable the damping (i.e., hold counts) for Gauge 0 (1 = Damping disabled; 0 = Damping enabled).

P011:P00 (D11:D0)—Desired pointer position of Gauge 0. Pointer positions can range from 0 (00000000000) to position 4095 (11111111111). For a step motor requiring 12 microsteps per degree of pointer movement, the maximum pointer sweep is 341.25°.

#### Table 10. Gauge 1 Position Register (POS1R)

|       | Address 011 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | Ι    | Ι    | -   | -   | Ι   | -   | -   | -   | -   | -   | Ι   | Ι   |
| Write | HE112       | P111 | P110 | P19 | P18 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |

The bits in Table 10 are write-only.

HE1 12 (D12)—This bit is used to disable the damping (i.e., hold counts) for Gauge 1 (1=Damping disabled; 0=Damping enabled).

P1 11:P1 0 (D11:D0)—Desired pointer position of Gauge 1. Pointer positions can range from 0 (00000000000) to position 4095 (11111111111). For a step motor requiring 12 microsteps per degree of pointer movement, the maximum pointer sweep is  $341.25^{\circ}$ (4095 ÷ 12).

#### Address 100—Gauge Return to Zero Register (RTZR)

Gauge Return to Zero Register (RTZR) (refer to **Table 11**, page <u>17</u>) is written to return the gauge pointers to the zero position. During an RTZ event, the pointer is returned to zero using full steps, where only one coil is driven at any point in time. The back electromotive force (EMF) signal present on

the non-driven coil is integrated and its results are stored in an accumulator.

A logic [1] written to bit RZ1 enables a Return to Zero for Gauge 0 if RZ0 is logic [0], and Gauge 1 if RZ0 is logic [1], respectively. Similarly, a logic [0] written to bit RZ1 disables a Return to Zero for Gauge 0 when RZ0 is logic [0], and Gauge 1 when RZ0 is logic [1], respectively.

Bits D12:D5 and D3:D2 must be at logic [0] for valid RTZR commands.

Bit RZ4 is used to enable an unconditional RTZ event. A logic [0] results in a typical RTZ event, automatically providing a Stop when a stall condition is detected. A logic [1] will result in RTZ movement, causing a Stop if a logic [0] is written to bit RZ0. This feature is useful during development and characterization of RTZ requirements.





#### Table 11. Return to Zero Register (RTZR)

|       | Address 100 |     |     |    |    |    |    |    |     |    |     |     |     |
|-------|-------------|-----|-----|----|----|----|----|----|-----|----|-----|-----|-----|
| Bits  | D12         | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3 | D2  | D1  | D0  |
| Read  | -           | -   | -   | -  | -  | -  | -  | -  | -   | -  | -   | -   | -   |
| Write | 0           | 0   | 0   | 0  | 0  | 0  | 0  | 0  | RZ4 | 0  | RZ2 | RZ1 | RZ0 |

The register bits in Table 11 are write-only.

RZ12:RZ5 (D12:D5)—These bits must be transmitted as logic [0] for valid commands.

RZ4 (D4)—This bit is used to enable an unconditional RTZ event.

- 0 = Automatic Return to Zero
- 1 = Unconditional Return to Zero

RZ3 (D3)—This bit must be transmitted as logic [0] for valid commands.

RZ2 (D2)—Return to Zero Direction bit. This bit is used to properly sequence the integrator, depending upon the desired zeroing direction.

- 0 = Return to Zero will occur in the CCW direction (PE7 = 0)
- 1 = Return to Zero will occur in the CW direction (PE7 = 1)

RZ1 (D1)—Return to Zero Direction. This bit commands the selected gauge to return the pointer to zero position.

- 0 = Return to Zero Disabled
- 1 = Return to Zero Enabled

RZ0 (D0)—Gauge Select: Gauge 0/Gauge 1. This bit selects the gauge to be commanded.

- 0 = Selects Gauge 0
- 1 = Selects Gauge 1

# Address 101—Gauge Return to Zero Configuration Register

Gauge Return to Zero Configuration Register (RTZCR) is used to configure the Return to Zero Event (refer to **Table 12**, page <u>18</u>). It is written to modify (1) the step time, or rate at which the pointer moves during an RTZ event, (2) the integration blanking time, which is the time immediately following the transition of a coil from a driven state to an open state in the RTZ mode, and (3) the threshold of the RTZ integration register.

The values used for this register should be selected during development to optimize the RTZ for each application. Selecting an RTZ step rate resulting in consistently successful zero detections depends on a clear understanding of the motor characteristics. Specifically, resonant frequencies exist due to the interaction between the motor and the pointer. This command allows movement of the RTZ pointer speed away from these frequencies. Also, some motors require a significant amount of time for the pointer to settle to a steady state position when moving from one full step position to the next. Consistent and accurate integration values require the pointer be stationary at the end of the full step time.

Bits RC3:RC0, RC12:RC11, and RC4 determine the time spent at each full step during an RTZ event. Bits RC3:RC0 are used to select a ∆t ranging from 0 ms (0000) to 61.44 ms (1111) in increments of 4.096 ms (refer to Table 13, page 18). The  $\Delta t$  is multiplied by the factor M, which is defined by bits RC12:RC11. The product is then added to the blanking time, selected using bit RC4, to generate the full step time. The multiplier selected with RC12:RC11 will be 1 (00), 2 (01), or 4 (10) as illustrated in the equations below. The multiplier selected with RC12:RC11 will be 1 (00), 2 (01), or 4 (10) as illustrated in the equations below. Note that the RC12:RC11 value of 8 (11) is not recommended for use in a product design application, because of the potential for an RTZ accumulator internal overflow, due to the long time step. The blanking time that is selected with bit RC4 determines the time that is provided immediately following a full step change, before enabling the integration of the non-driven coil signal. The blanking time is either 512 us when RC4 is logic 101. or 768 us when it is logic [1]. The full step time is generated using the following equations:

When D3:D0 (RC3:RC0) ≠ 0000

Full Step (t) =  $\Delta t \times M + blanking$  (t) (1) When D3:D0 (RC3:RC0) = 0000

Full Step (t) = blanking (t) + 2.048 ms (2)

**Note** In equation (2), a 2.048 ms offset is added to the full step time when the RC3:RC0 = 0000. The full step time default value after a logic reset is 12.80 ms

(RC12:RC11 = 00, RC4 = 0, and RC3:RC0 = 0011).

If there are two full steps per degree of pointer movement, the pointer speed is  $1/(FullStep \times 2)$  deg/s.

Detecting pointer movement is accomplished by integrating the EMF present in the non-driven coil during the RTZ event. The integration circuitry is implemented using a Sigma-Delta converter resulting in the placement of a value in the 15-bit RTZ accumulator at the end of each full step. The value in the RTZ accumulator represents the change in flux and is compared to a threshold. Values above the threshold indicate a pointer is moving. Values below the threshold indicate a stalled pointer, thereby resulting in the cessation of the RTZ event.

The RTZ accumulator bits are signed and represented in two's complement. After a full step of integration, a sign bit of



0 is the indicator of an accumulator exceeding the decision threshold of 0, and the pointer is assumed to still be moving. Similarly, if the sign bit is logic [1] after a full step of integration, the accumulator value is negative and the pointer is assumed to be stopped. The integrator and accumulator are initialized after each full step. If the PECCR command is written to clock out the RTZ accumulator values via the SO, the OD14 bit corresponds to the sign bit of the RTZ accumulator.

Accurate pointer stall detection depends on a correctly preloaded accumulator for specific gauge, pointer, and full step combinations. Bits RC10:RC5 are used to offset the initial RTZ accumulator value, properly detecting a stalled motor. The initial accumulator value at the start of a full step of integration is negative. If the accumulator was correctly preloaded, a free-moving pointer will result in a positive value at the end of the integration time, and a stalled pointer will result in a negative value. The preloaded values associated with each combination of bits RC10:RC5 are illustrated in **Table 14**, page <u>19</u>. The accumulator should be loaded with a value resulting in an accumulator MSB to a logic [1] when the motor is stalled. For the default mode, after a power-up or any reset, the 33976 device sets the accumulator value to -1, resulting in an unconditional RTZ pointer movement until it is increased.

#### Table 12. RTZCR SI Register Assignment

|       | Address 101 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -    | -    | -   | -   | -   | -   | -   | -   | -   | -   | -   | -   |
| Write | RC12        | RC11 | RC10 | RC9 | RC8 | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 |

The bits in Table 12 are write-only.

RC12:RC11 (D12:D11)— These bits, along with RC3:RC0 (D3:D0) and RC4 (D4), determine the full step time and, therefore, the rate at which the pointer will move during an RTZ event. The values of D12:D11 determine the multiplier (M) used in equation (1) (refer to page <u>17</u>).

RC12:RC11 = M; default value = 00

- 00 = 1
- 01 = 2
- 10 = 4
- 11 = 8 (Not to be used for design)

RC10:RC5 (D10:D5)—These bits determine the value preloaded into the RTZ integration accumulator to adjust the detection threshold. Values range from -1 (0000000) to - 1009 (11111111) as shown in **Table 14**, the default value = 000000.

RC4 (D4)—This bit determines the RTZ blanking time (*blanking* (*t*)). The default value = 0

- 0 = 512 μs
- 1 = 768 μs

RC3:RC0 (D3:D0)—These bits, along with RC12:RC11 (D12:D11) and RC4 (D4), determine the time variables used to calculate the full step times with equations (1) or (2) illustrated above. RC3:RC0 determines the  $\Delta t$  time. The  $\Delta t$  values range from 0 (0000) to 61.440 ms (1111) and are shown in Table 13. The default  $\Delta t$  is 0 (0011).

**Note** Equation (2) (refer to page  $\underline{17}$ ) is only used to calculate the full step time if RC3:RC0 = 0000. Use equation (1) for all other combinations of RC3:RC0.

#### Table 13. RTZCR Full Step Time

| RC3 | RC2 | RC1 | RC0 | ∆ <b>t (ms)</b> |
|-----|-----|-----|-----|-----------------|
| 0   | 0   | 0   | 0   | 0               |
| 0   | 0   | 0   | 1   | 4.096           |
| 0   | 0   | 1   | 0   | 8.192           |
| 0   | 0   | 1   | 1   | 12.288          |
| 0   | 1   | 0   | 0   | 16.384          |
| 0   | 1   | 0   | 1   | 20.480          |
| 0   | 1   | 1   | 0   | 24.576          |
| 0   | 1   | 1   | 1   | 28.672          |
| 1   | 0   | 0   | 0   | 32.768          |
| 1   | 0   | 0   | 1   | 36.864          |
| 1   | 0   | 1   | 0   | 40.960          |
| 1   | 0   | 1   | 1   | 45.056          |
| 1   | 1   | 0   | 0   | 49.152          |
| 1   | 1   | 0   | 1   | 53.248          |
| 1   | 1   | 1   | 0   | 57.344          |
| 1   | 1   | 1   | 1   | 61.440          |



| $\wedge$ |   | - |  |
|----------|---|---|--|
|          | _ |   |  |

| RC10 | RC9 | RC8 | RC7 | RC6 | RC5 | Preload Value<br>(PV) | Initial Accumulator<br>Value = (-16xPV)-1 |
|------|-----|-----|-----|-----|-----|-----------------------|-------------------------------------------|
| 0    | 0   | 0   | 0   | 0   | 0   | 0                     | -1                                        |
| 0    | 0   | 0   | 0   | 0   | 1   | 1                     | -17                                       |
| 0    | 0   | 0   | 0   | 1   | 0   | 2                     | -33                                       |
| 0    | 0   | 0   | 0   | 1   | 1   | 3                     | -49                                       |
| 0    | 0   | 0   | 1   | 0   | 0   | 4                     | -65                                       |
|      |     |     |     |     |     |                       |                                           |
| · ·  | · · | · · | · · | · · | · · |                       |                                           |
| 1    | 1   | 1   | 1   | 1   | 1   | 63                    | -1009                                     |

#### Table 14. RTZCR Accumulator Offset

#### Address 110—Ramp Selection Register (RMPSELR)

SI Address 110 Ramp Selection Register (RMPSELR) (refer to **Table 15**, page <u>20</u>). A write to the 33976 using this register allows the master to independently modify the pointer movement response characteristics of each gauge driver. The user has three variables that can be configured, during the initialization of the device, to provide quick and responsive pointers (e.g., tachometer applications) or soft landing and less responsive pointers (e.g., speedometer or fuel indicators). These three variables are (1) the ramp zero selection RS (RS3:RS0), (2) the hold count cut-in location offset variable HCP (HCP2: HCP0), and (3) the hold count value HC, (HC3:HC0). Each of these variables is described below and an implementation example is shown in Figure 11, page <u>31</u>.

The state machine uses the velocity ramp (refer to **Table 30**, page <u>28</u>) to control the acceleration, deceleration and speed of the pointer movement. During an acceleration from a stopped position, the state machine will microstep the pointer at each velocity step, starting with step 0, in succession until the desired pointer speed is reached. Similarly, as the pointer approaches the commanded position, the state machine will microstep the motor at successive velocity steps down the velocity ramp until reaching step 0. The fastest that a pointer can accelerate, decelerate or change directions is limited by the velocity ramp.

For example, if a pointer is moving in the clockwise direction and is commanded to a position that is counter clockwise from the current pointer location, then the state machine must first decelerate the pointer down the ramp to the step 0 location, change directions and then accelerate up the ramp towards the commanded location. In this situation, the state machine will force movement down and then up the ramp as fast as possible by stepping at each Velocity Position only once for a direction change. The low velocity steps (e.g., Velocity Position 1 is 27 ms) are significant in that they can limit the speed with which a pointer can change direction. Bits RS3:RS0 of the RMPSELR are used to truncate as many as 15 velocity steps off of the bottom of the velocity ramp. The value of RS determines the Initial Velocity Ramp Position:

Initial Velocity Position = RS + 1

For example, writing a value of 4 to these bits truncates the velocity ramp by 4 and would result in a first and last velocity step of 5.86ms (Velocity Position 5). A pointer will change directions much faster with this abbreviated ramp than it would if using the default ramp with a Velocity Position 1 of 27 ms

Most applications require a smooth dynamic pointer as the commanded position is constantly updated. Movement along the ramp at the maximum acceleration and deceleration (only one step at each velocity position) results in a choppy movement because the movement velocity range is large for small changes in position as the pointer quickly reaches commanded locations from command to command. Configuring the state machine to repeat velocity steps at several of the last few step locations, when the pointer decelerates to the commanded location, can eliminate this choppy movement. These repetitive steps are referred to as hold counts.

Bits HCP2: HCP0 of the RMPSELR determine the velocity step location at which the hold counts begin during a deceleration to the commanded position. The value written to HCP2: HCP0 (HCP) is multiplied by 8 and added to the RS value. The result is the first velocity position, or the Hold Count Cut-In Point, to which the hold counts will apply during a deceleration.

First Velocity Position w/ Hold Counts = HCP x 8 + RS

The exception to this is when the HCP2: HCP0 value is 000. In this case, HCP=8 and the cut-in point will be 64 steps above the RS value. The default value of the HCP=2 or a hold count cut-in point of 16 velocity steps above the RS value.



The value of RS also determines the last velocity position step for which the Hold Counts are applied:

Last Velocity Position w/ Hold Counts = RS + 2

The number of hold counts per applicable velocity step is determined by the value written to HC3:HC0 (HC) and can range from 0 to 15 steps. This number of hold counts will be applied to each step below the Hold Count Cut-In as determined by HCP and RS. The default value of HC is 5.

Note: the following relationship between the variables must be adhered to for the state machine to work properly:

#### Table 15. Ramp Selection Register (RMPSELR)

#### HC x (HCP x 8 - 1) + (225 - RS) < 512

Therefore, if RS = 0 and the Hold Count Cut-In point is 64, the largest value of Hold Counts you can choose is 4.

$$4 * (64 - 1) + (225 - 0) = 477$$

The GSEL bit determines which of the two gauges the rest of the RMPSELR bits are applied to. A GSEL bit set to logic 1 will apply the RMPSELR data to Gauge 1 and, Logic 0 to Gauge 0, respectively. Configuring both gauges requires two writes to this register.

|       | Address 101 |        |      |      |      |     |     |     |     |     |     |     |     |
|-------|-------------|--------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11    | D10  | D9   | D8   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -      | -    | -    | -    | -   | -   | -   | -   | -   | -   | -   | -   |
| Write | GSEL12      | GSEL11 | HCP2 | HCP1 | HCP0 | HC3 | HC2 | HC1 | HC0 | RS3 | RS2 | RS1 | RS0 |

The bits in Table 15 are write-only.

GSEL12 (D12)— Gauge Select bit. The value of this bit determines the gauge for which the settings apply (refer to page 17):

- 1 = Gauge 1
- 0 = Gauge 0

GSEL11 (D11)—This bit must be transmitted as Logic 0 for valid commands.

HCP2:HPC0 (D10:D8)—Hold Count Cut-in Point variable. These bits determine HCP, which is then multiplied by 8, and added to the RS number, to determine the actual Hold Count Cut-In Step value. The values of HCP range from 1 to 8 as shown in Table 16. The default value is 2.

Table 16. First Hold Count Velocity Position

| HCP2 | HCP1 | HCP0 | Velocity Step<br>(HCP x 8 + RS) |
|------|------|------|---------------------------------|
| 0    | 0    | 0    | 64 + RS                         |
| 0    | 0    | 1    | 8 + RS                          |
| 0    | 1    | 0    | 16 + RS                         |
| 0    | 1    | 1    | 24 + RS                         |
| 1    | 0    | 0    | 32 + RS                         |
| 1    | 0    | 1    | 40 + RS                         |
| 1    | 1    | 0    | 48 + RS                         |
| 1    | 1    | 1    | 56 + RS                         |

HC3:HC0 (D7:D4)—These bits determine the number of Hold Counts that will be applied to the steps that are determined by the HCP2:HCP0 and RS3:RS0 bits. The HC values range from 0 to 15 and are shown in **Table 17**. The default value is 5.

#### Table 17. Hold Counts Per Step

| HC3 | HC2 | HC1 | HC0 | Hold Counts /<br>Step (HC) |
|-----|-----|-----|-----|----------------------------|
| 0   | 0   | 0   | 0   | 0                          |
| 0   | 0   | 0   | 1   | 1                          |
| 0   | 0   | 1   | 0   | 2                          |
| 0   | 0   | 1   | 1   | 3                          |
| 0   | 1   | 0   | 0   | 4                          |
| 0   | 1   | 0   | 1   | 5                          |
| 0   | 1   | 1   | 0   | 6                          |
| 0   | 1   | 1   | 1   | 7                          |
| 1   | 0   | 0   | 0   | 8                          |
| 1   | 0   | 0   | 1   | 9                          |
| 1   | 0   | 1   | 0   | 10                         |
| 1   | 0   | 1   | 1   | 11                         |
| 1   | 1   | 0   | 0   | 12                         |
| 1   | 1   | 0   | 1   | 13                         |
| 1   | 1   | 1   | 0   | 14                         |
| 1   | 1   | 1   | 1   | 15                         |

RS3:RS0 (D3:D0)—These bits determine the number of velocity steps that are truncated from the Velocity Position ramp. The values range from 0 to 15 and are shown in **Table 18**. The default value is 0.

| N |  | l |
|---|--|---|
|   |  | Î |

|     |     |     |     | 1                                |
|-----|-----|-----|-----|----------------------------------|
| RS3 | RS2 | RS1 | RS0 | Zero Velocity<br>Position # (RS) |
| 0   | 0   | 0   | 0   | 0                                |
| 0   | 0   | 0   | 1   | 1                                |
| 0   | 0   | 1   | 0   | 2                                |
| 0   | 0   | 1   | 1   | 3                                |
| 0   | 1   | 0   | 0   | 4                                |
| 0   | 1   | 0   | 1   | 5                                |
| 0   | 1   | 1   | 0   | 6                                |
| 0   | 1   | 1   | 1   | 7                                |
| 1   | 0   | 0   | 0   | 8                                |
| 1   | 0   | 0   | 1   | 9                                |
| 1   | 0   | 1   | 0   | 10                               |
| 1   | 0   | 1   | 1   | 11                               |
| 1   | 1   | 0   | 0   | 12                               |
| 1   | 1   | 0   | 1   | 13                               |
| 1   | 1   | 1   | 0   | 14                               |
| 1   | 1   | 1   | 1   | 15                               |

#### Table 18. Truncated Velocity Steps

#### SO Communication

When the  $\overline{CS}$  pin is pulled low, the internal status register, as configured with the PECCR command bits PE11:PE8, is loaded into the output register and the data is clocked out MSB (OD15) first. Following a  $\overline{CS}$  transition 0 to 1, the device determines if the shifted-in message was of a valid length (a valid message length is one that is greater than 0 bits and a multiple of 16 bits) and, if so, latches the incoming data into the appropriate registers.

At this time, the SO pin is tri-stated and the status register is now able to accept new status information. Fault status information will be latched and held until the Device Status

#### Table 20. Device Status Output Register

Output register is selected and it is clocked out via the SO. If the message length was determined to be invalid, the fault information will not be cleared and will be transmitted again during the next valid SPI message. Pointer status information bits (e.g., pointer position, velocity, and commanded position status) will always reflect the real time state of the pointer.

Any bits clocked out of the SO pin after the first 16 are representative of the initial message bits clocked into the SI pin since the  $\overline{CS}$  pin first transitioned to a logic [0]. This feature is useful for daisy-chaining devices as well as message verification.

As described above, the last valid write to bits PE11:PE8 of the PECCR command determines the nature of the status data that is clocked out of the SO pin.

There are five different types of status information available:

- 1. Device Status (refer to Table 20, page 21)
- 2. RTZ Accumulator Status (refer to Table 22, page 23)
- Gauge 0 Pointer Position Status (refer to <u>Table 24</u>, page <u>24</u>)
- Gauge 1 Pointer Position Status (refer to <u>Table 26</u>, page <u>24</u>)
- 5. Gauge 1 and 2 Pointer Velocity Status (refer to <u>Table 28</u>, page <u>24</u>)

Once a specific status type is selected, it will not change until either the PECCR command bits PE11:PE8 (D11:D8) are written to select another or the device is reset. Each of the Status types and the PECCR bit necessary to select them are described in the following paragraphs.

#### **Device Status Information**

Most recent valid PECCR command resulting in the Device Status output:

#### Table 19.

| D11          | D10 | D9 | D8 |
|--------------|-----|----|----|
| 0            | х   | х  | х  |
| v Dan't cara |     |    |    |

x = Don't care.

| Bits  | OD15 | OD14 | OD13  | OD12  | OD11 | OD10 | OD9 | OD8 | OD7 | OD6  | OD5  | OD4  | OD3  | OD2  | OD1 | OD0 |
|-------|------|------|-------|-------|------|------|-----|-----|-----|------|------|------|------|------|-----|-----|
| Read  | DIR1 | DIR0 | 0POS1 | 0POS0 | CMD1 | CMD0 | OV  | UV  | CAL | OVUV | MOV1 | MOV0 | RTZ1 | RTZ0 | OT1 | OT0 |
| Write | -    | _    | -     | -     | _    | -    | -   | _   | Ι   | -    | _    | -    | -    | _    | -   | -   |

The bits in <u>Table 20</u> are *read-only* bits.

DIR1 (OD15)—This bit indicates the direction Gauge 1 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIR0 (OD14)—This bit indicates the direction Gauge 0 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0



0POS1 (OD13)—This bit indicates the configured Position 0 for Gauge 1.

- •0 = Farthest CCW
- 1 = Farthest CW

0POS0 (OD12)—This bit indicates the configured Position 0 for Gauge 0.

- 0 = Farthest CCW
- 1 = Farthest CW

CMD1 (OD11)—This bit indicates whether Gauge 1 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

CMD0 (OD10)—This bit indicates whether Gauge 0 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

OV (OD9)—Overvoltage Indication. A logic [1] on this bit indicates  $V_{PWR}$  voltage exceeded the upper limit of  $V_{PWROV}$ since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER INPUT</u>, page <u>5</u>). An overvoltage event will automatically disable the driver outputs. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer position with an RTZ command after the voltage returns to a normal level. For an overvoltage event, both gauges must be re-enabled as quickly as this flag returns to logic [0]. The state machine will continue to operate properly as long as  $V_{DD}$  is within the normal range.

- 0 = Normal range
- 1 = Battery voltage exceeded V<sub>PWROV</sub>

UV (OD8) —Undervoltage Indication. A logic [1] on this bit indicates the V<sub>PWR</sub> voltage fell below V<sub>PWRUV</sub> since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER INPUT</u>, page <u>5</u>). An undervoltage event is just flagged; however, at some voltage level below 4.0 V, the outputs turn OFF and the state machine resets. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer position with an RTZ command after the voltage returns to a normal level. For an undervoltage event, both gauges may need to be re-enabled as quickly as this flag returns to logic [0]. The state machine will continue to operate properly as long as V<sub>DD</sub> is within the normal range.

- 0 = Normal range
- 1 = Battery voltage fell below V<sub>PWRUV</sub>

CAL (OD7)—Calibrated Clock out of Specification. A logic [1] on this bit indicates the clock count calibrated to a value outside the expected range given the tolerance specified by  $t_{CLC}$  in the Dynamic Electrical Characteristics table under <u>POWER OUTPUT AND CLOCK TIMINGS</u>, page <u>7</u>.

- 0 = Clock within spec
- 1 = Clock out of spec

OVUV (OD6) — Undervoltage or Overvoltage Indication. A logic [1] on this bit indicates the  $V_{PWB}$  voltage fell to a level

below the V<sub>PWRUV</sub> since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER</u> <u>INPUT</u>, page <u>5</u>). An undervoltage event is just flagged, while an overvoltage event automatically disables the drive outputs. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer with an RTZ command after the voltage returns to normal level. For an overvoltage event, both gauges must be re-enabled as soon as this flag returns to logic [0]. The state machine will continue to operate properly as long as V<sub>DD</sub> is within the normal range.

- 0 = Normal range
- 1 = Battery voltage fell below V<sub>PWRUV</sub> or exceeded V<sub>PWROV</sub>

MOV1 (OD5)—This bit identifies Gauge 1 movement since last SPI communication. A logic [1] on this bit indicates the Gauge 1 pointer position changed since the last SPI command. This information allows the master to confirm the pointer is moving as commanded. This bit may also be used to determine if Gauge 1 is enabled or disabled.

- 0 = Gauge 1 position has not changed since the last SPI command
- 1 = Gauge 1 pointer position has changed since the last SPI command

MOV0 (OD4)—Gauge 0 Movement Since last SPI Communication. A logic [1] on this bit indicates the Gauge 0 pointer position has changed since the last SPI command. This information allows the master to confirm the pointer is moving as commanded. This bit may also be used to determine if Gauge 0 is enabled or disabled.

- 0 = Gauge 0 position has not changed since the last SPI command
- 1 = Gauge 0 pointer position has changed since the last SPI command

RTZ1 (OD3)—RTZ1 Is Enabled or Disabled. A logic [1] on this bit indicates Gauge 1 is in the process of returning to the zero position as requested with the RTZ command. This bit will continue to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

- 0 = Return to Zero disabled
- 1 = Return to Zero enabled successfully

RTZ0 (OD2)—RTZ0 Is Enabled or Disabled. A logic [1] on this bit indicates Gauge 0 is in the process of returning to the zero position as requested with the RTZ command. This bit continues to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

- 0 = Return to Zero disabled
- 1 = Return to Zero enabled successfully

OT1 (OD1)—Gauge 1 Junction Overtemperature. A logic [1] on this bit indicates that the coil drive circuitry dedicated to drive Gauge 1 has exceeded the maximum allowable junction temperature since the last SPI communication and that Gauge 1 has been disabled. It is recommended that the pointer be re-calibrated using the RTZ

NP

command after re-enabling the gauge using the PECCR command. This bit remains logic [1] until the gauge is enabled.

- 0 = Temperature within range
- 1 = Gauge 1 maximum allowable junction temperature condition has been reached

OT0 (OD0)—Gauge 0 Junction Overtemperature. A logic [1] on this bit indicates that the coil drive circuitry dedicated to drive Gauge 0 has exceeded the maximum allowable junction temperature since the last SPI communication and that Gauge 0 has been disabled. It is recommended that the pointer be re-calibrated using the RTZ command after re-enabling the gauge using the PECCR

Table 22. RTZ Accumulator Status Output Register

command. This bit remains logic [1] until the gauge is reenabled.

•0 = Temperature within range1 = Gauge 0 maximum allowable junction temperature condition is reached

#### **RTZ Accumulator Status Information**

Most recent valid PECCR command resulting in the RTZ Accumulator status output:

#### Table 21.

| D11 | D10 | D9 | D8 |
|-----|-----|----|----|
| 1   | 0   | х  | х  |
|     |     |    |    |

x = Don't care.

| Bits  | OD15 | OD14  | OD13  | OD12  | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | RTZ  | ACC14 | ACC13 | ACC12 | ACC11 | ACC10 | ACC9 | ACC8 | ACC7 | ACC6 | ACC5 | ACC4 | ACC3 | AC2C | ACC1 | ACC0 |
| Write | -    | -     | -     | -     | -     | -     | -    | -    | Ι    | -    | -    | -    | -    | -    | -    | I    |

The bits in Table 22 are read-only bits.

RTZ (OD15)—RTZ Bit Is Enabled or Disabled. A logic [1] on this bit indicates that the Gauge is in the process of returning to the zero position as requested with the RTZ command. This bit will continue to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

- 0 = Return to Zero disabled
- 1 = Return to Zero enabled successfully

ACC14:ACC0 (OD14:OD0)—These 15 bits are from the RTZ accumulator. They represent the integrated signal present on the non-driven coil during an RTZ event. These bits are logic [0] after power-on reset, or after the RST pin transitions from logic [0] to [1]. After an RTZ event, they will represent the last RTZ accumulator result before the RTZ was stopped. ACC14 is the MSB and is the sign bit used for zero detection. Negative numbers have MSB logic [1] and are coded in two's complement.





The analog-to-digital converter's linear input range covers the expected magnitude of motor back e.m.f. signals, which is usually less than 500mV. Input signals greater than this will not cause any damage (the circuit is connected to the motor H-Bridge drivers, and thus is exposed to the full magnitude of the drive voltages), but may cause some small loss of linearity. A typical plot of output vs. input is shown in Figure 8 for 4ms step times.

#### **Gauge 0 Pointer Position Status Information**

Most recent valid PECCR command resulting in the Gauge 0 Pointer Position status output:

#### Table 23.

| D11 | D10 | D9 | D8 |
|-----|-----|----|----|
| 1   | 1   | 0  | 0  |



| Table 24. | Gauge 0 | Pointer | Position | Status | Output | Register |
|-----------|---------|---------|----------|--------|--------|----------|
|-----------|---------|---------|----------|--------|--------|----------|

| Bits  | OD15 | OD14 | OD13  | OD12 | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|------|-------|------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | ENB0 | DIR0 | DIRC0 | CMD0 | POS11 | POS10 | POS9 | POS8 | POS7 | POS6 | POS5 | POS4 | POS3 | POS2 | POS1 | POS0 |
| Write | -    | -    | -     | -    | -     | -     | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |

The bits in <u>Table 24</u> are *read-only* bits.

ENB0 (OD15)—This bit indicates whether Gauge 0 is enabled.

- 0 = Disabled
- 1 = Enabled

DIR0 (OD14)—This bit indicates the direction Gauge 0 is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIRC0 (OD13)—This bit is used to determine whether the direction of the most recent pointer movement is toward the last commanded position or away from it.

- 0 = Direction of the pointer movement is toward the commanded position
- 1 = Direction of the pointer movement is away from the commanded position

#### Table 26. Gauge 1 Pointer Position Status Output Register

CMD0 (OD12)—This bit indicates whether Gauge 0 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

POS11:POS0 (OD11:OD0)—These 12 bits represent the actual position of the pointer at the time CS transitions to a logic [0].

#### **Gauge 1 Pointer Position Status Information**

Most recent valid PECCR command resulting in the Gauge 1 Pointer Velocity status output:

#### Table 25.

| D11 | D10 | D9 | D8 |  |  |
|-----|-----|----|----|--|--|
| 1   | 1   | 0  | 1  |  |  |

| Bits  | OD15 | OD14 | OD13  | OD12 | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|------|-------|------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | ENB1 | DIR1 | DIRC1 | CMD1 | POS11 | POS10 | POS9 | POS8 | POS7 | POS6 | POS5 | POS4 | POS3 | POS2 | POS1 | POS0 |
| Write | -    | -    | -     | -    | -     | -     | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |

The bits in <u>Table 26</u> are *read-only* bits.

ENB1 (OD15)—This bit indicates if Gauge 1 is enabled.

- 0 = Disabled
- 1 = Enabled

DIR1 (OD14)—This bit indicates the direction Gauge 1 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIRC1 (OD13)—This bit determines if the direction of the most recent pointer movement is toward, or away from, the last commanded position.

- 0 = Direction of the pointer movement is toward the commanded position
- 1 = Direction of the pointer movement is away from the commanded position

CMD1 (OD12)—This bit indicates if Gauge 1 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

POS11:POS0 (OD11:OD0)—These 12 bits represent the actual position of the pointer at the time CS transitions to a logic [0].

#### Gauge 0 and 1 Pointer Velocity Status Information

Most recent valid PECCR command resulting in the Gauge 0 and 1 Pointer Velocity status output:

#### Table 27.

| D11 | D10 | D9 | D8 |
|-----|-----|----|----|
| 1   | 1   | 1  | х  |

x = Don't care.



| Bits  | OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8 | OD7 | OD6 | OD5 | OD4 | OD3 | OD21 | OD1 | OD0 |
|-------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|
| Read  | 1V7  | 1V6  | 1V5  | 1V4  | 1V3  | 1V2  | 1V1 | 1V0 | 0V7 | 0V6 | 0V5 | 0V4 | 0V3 | 0V2  | 0V1 | 0V0 |
| Write | -    | -    | -    | -    | -    | -    | -   | -   | -   | -   | -   | -   | -   | -    | -   | -   |

#### Table 28. Gauge 0 and 1 Pointer Velocity Status Output Register

The bits in <u>Table 28</u> are *read-only* bits.

1V7:1V0 (OD15:OD8)—These 8 bits represent the step table value that indicates the actual velocity step location (refer to **Table 30**, page <u>28</u>) of the Gauge 1 pointer at the time that the  $\overline{CS}$  transitions to a logic [0].

**Note** For both sets of bits,1V7:1V0 and 0V7:0V0, if the ramp is truncated with the RMPSELR, the velocity position step that will be read when the pointer is no longer moving will

#### STATE MACHINE OPERATION

The two-phase step motor has maximum allowable velocities and acceleration and deceleration. The purpose of the step motor state machine is to drive the motor with maximum performance while remaining within the motor's voltage, velocity, and acceleration constraints.

A requirement of the state machine is to ensure the deceleration phase begins at the correct time and pointer position. When commanded, the motor will accelerate constantly to the maximum velocity, then move toward the commanded position. Eventually, the pointer will reach the calculated location where the movement has to decelerate, slowing safely to a stop at the desired position. During the

be the velocity position that identifies it in the untruncated ramp (e.g., if RS = 2, then the velocity step location will be 3 when the pointer is at the commanded position).

0V7:0V0 (OD7:OD0)—These 8 bits represent the step table value that indicates the actual velocity step location (refer to **Table 30**) of the Gauge 0 pointer at the time that the  $\overline{CS}$  transitions to a logic [0].

deceleration phase, the motor will not exceed the maximum deceleration.

During normal operation, both step motor rotors are microstepped with 24 steps per electrical revolution (see Figure 9). A complete electrical revolution results in two degrees of pointer movement. There is a second (smaller) state machine in the IC controlling these microsteps. This state machine receives *clockwise* or *counter-clockwise* index commands at intervals, stepping the motor in the appropriate direction by adjusting the current in each coil. Normalized values are provided in Table 29, page <u>26</u>.