

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## MIC3002

# FOM Management IC with Internal Calibration

## **General Description**

The MIC3002 is a fiber optic module controller which enables the implementation of sophisticated, hot-pluggable fiber optic transceivers with intelligent laser control and an internally calibrated Digital Diagnostic Monitoring Interface per SFF-8472. It essentially integrates all non-datapath functions of an SFP transceiver into a tiny (4mm x 4mm) QFN package. It also works well as a microcontroller peripheral in transponders or 10Gbps transceivers.

A highly configurable automatic power control (APC) circuit controls laser bias. Bias and modulation are temperature compensated using dual DACs, an on-chip temperature sensor, and NVRAM look-up tables. A programmable internal feedback resistor provides a wide dynamic range for the APC. Controlled laser turn-on facilitates hot plugging.

An analog-to-digital converter converts the measured temperature, voltage, bias current, transmit power, and received power from analog to digital. An EEPOT provides front-end adjustment of RX power. Each parameter is compared against user-programmed warning and alarm thresholds. Analog comparators and DACs provide high-speed monitoring of received power and critical laser operating parameters. Data can be reported as either internally calibrated or externally calibrated.

An interrupt output, power-on hour meter, and data-ready bits add user friendliness beyond SFF-8472. The interrupt output and data-ready bits reduce overhead in the host system. The power-on hour meter logs operating hours using an internal real-time clock and stores the result in NVRAM.

In addition to the features listed above which are already implemented in the previous controller MIC3001, the MIC3002 features an extensive temperature range, options to mask alarms and warnings interrupt and TXFAULT, and ability to support up to four chips with the same address on the serial interface.

Communication with the MIC3002 is via an industry standard 2-wire serial interface. Nonvolatile memory is provided for serial ID, configuration, and separate OEM and user scratchpad spaces. Two-level password protection guards against data corruption.

## **Features**

- Extensive temperature range
- Alarms and Warnings interrupt and TXFAULT masks
- Capability to support up to four chips on the serial interface
- LUT to compensate for chip-FOM case temperature difference
- · APC or constant-current laser bias
- Turbo mode for APC loop start-up and shorter laser turn on time
- · Supports multiple laser types and bias circuit topologies
- · Integrated digital temperature sensor
- Temperature compensation of modulation, bias, and fault levels via NVRAM look-up tables
- NVRAM to support GBIC/SFP serial ID function
- · User writable EEPROM scratchpad
- Diagnostic monitoring interface per SFF-8472
  - Monitors and reports critical parameters: temperature, bias current, TX and RX optical power, and supply voltage
  - S/W control and monitoring of TXFAULT, RXLOS, RATESELECT, and TXDISABLE
  - Internal or external calibration
  - EEPOT for adjusting RX power measurement
- · Power-on hour meter
- · Interrupt capability
- · Extensive test and calibration features
- 2-wire SMBus-compatible serial interface
- SFP/SFP+ MSA and SFF-8472 compliant
- 3.0V to 3.6V power supply range
- 5V-tolerant I/O
- Available in (4mm x 4mm) 24-pin QFN package

## **Applications**

- SFP/SFP+ optical transceivers
- SONET/SDH transceivers and transponders
- · Fibre Channel transceivers
- · 10Gbps transceivers
- · Free space optical communications
- · Proprietary optical links

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Ordering Information**

| Part Number                 | Package Type | Junction Temp. Range | Package Marking                         | Lead Finish       |
|-----------------------------|--------------|----------------------|-----------------------------------------|-------------------|
| MIC3002BML                  | 24-pin QFN   | –45°C to +105°C      | 3002                                    | Sn-Pb             |
| MIC3002BMLTR <sup>(1)</sup> | 24-pin QFN   | –45°C to +105°C      | 3002                                    | Sn-Pb             |
| MIC3002GML                  | 24-pin QFN   | -45°C to +105°C      | 3002<br>with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| MIC3002GMLTR <sup>(1)</sup> | 24-pin QFN   | -45°C to +105°C      | 3002<br>with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

<sup>1.</sup> Note:

<sup>2.</sup> Tape and Reel.

# Contents

| Pin Configuration                             | 7  |
|-----------------------------------------------|----|
| Pin Description                               | 7  |
| Absolute Maximum Ratings                      | 9  |
| Operating Ratings                             | 9  |
| Electrical Characteristics                    | 9  |
| Timing Diagram                                | 14 |
| Address Map                                   | 15 |
| Block Diagram                                 | 18 |
| Analog-to-Digital Converter/Signal Monitoring |    |
| Temperature Reading Compensation              | 19 |
| Alarms and Warnings Interrupt Source Masking  | 20 |
| Alarms and Warnings as TXFAULT Source         |    |
| Alarms and Warnings Latch                     | 21 |
| SMBus Multipart Support                       | 21 |
| Calibration Modes                             | 22 |
| A/ External Calibration                       |    |
| Voltage                                       |    |
| Temperature                                   | 22 |
| Bias Current                                  | 22 |
| TX Power                                      | 22 |
| RX Power                                      |    |
| B/ Internal Calibration                       | 23 |
| Temperature Offset                            |    |
| C/ ADC Result Registers Reading               |    |
| RXPOT                                         |    |
| Laser Diode Bias Control                      |    |
| Laser Modulation Control                      |    |
| Power ON and Laser Start-Up                   |    |
| Fault Comparators                             |    |
| SHDN and TXFIN                                |    |
| Temperature Measurement                       |    |
| Diode Faults                                  |    |
| Temperature Compensation                      |    |
| Alarms and Warning Flags                      |    |
| Control and Status I/O                        | 32 |
| System Timing                                 |    |
| Warm Resets                                   |    |
| Power-On Hour Meter                           |    |
| Test and Calibration Features                 |    |
| Serial Port Operation                         |    |
| Page Writes                                   |    |
| Acknowledge Polling                           |    |
| Write Protection and Data Security            |    |
| OEM Password                                  |    |
| User Password                                 | 39 |

| Detailed Register Descriptions                       |    |
|------------------------------------------------------|----|
| Alarm Threshold Registers                            |    |
| Warning Threshold Registers                          |    |
| ADC Result Registers                                 |    |
| Alarm Flags                                          |    |
| Warning Flags                                        |    |
| Warning Status Register 0 (WARN0)                    |    |
| Warning Status Register 1 (WARN1)                    |    |
| OEM Password Entry (OEMPW)                           |    |
| USER Password Setting (USRPWSET)                     |    |
| USER Password (USRPW)                                |    |
| Power-On Hours                                       |    |
| Data Ready Flags (DATARDY)                           |    |
| USER Control Register (USRCTL)                       |    |
| OEM Configuration Register 0 (OEMCFG0)               |    |
| OEM Configuration Register 1 (OEMCFG1)               |    |
| OEM Configuration Register 2 (OEMCFG2)               |    |
| APC Setpoint x                                       |    |
| Modulation Setpoint x                                |    |
| I <sub>BIAS</sub> Fault Threshold (IBFLT)            |    |
| Transmit Power Fault Threshold (TXFLT)               |    |
| Loss-Of-Signal Threshold (LOSFLT)                    |    |
| Fault Suppression Timer (FLTTMR)                     |    |
| Fault Mask (FLTMSK)                                  |    |
| OEM Password Setting (OEMPWSET)                      |    |
| OEM Calibration 0 (OEMCAL0)                          |    |
| OEM Calibration 1 (OEMCAL1)                          |    |
| OEM Calibration 1 (LUT Index)                        |    |
| OEM Configuration 3 (OEMCFG3)                        |    |
| BIAS DAC Setting (APCDAC) Current VBIAS Setting      |    |
| Modulation DAC Setting (MODDAC) Current VMOD Setting |    |
| OEM Readback Register (OEMRD)                        |    |
| Signal Detect Threshold (LOSFLTn)                    |    |
| RX EEPOT Tap Selection (RXPOT)                       |    |
| OEM Configuration 4 (OEMCFG4)                        |    |
| OEM Configuration 5 (OEMCFG5)                        |    |
| OEM Configuration 6 (OEMCFG6)                        |    |
| Power-On Hour Meter Data (POHDATA)                   |    |
| OEM Scratchpad Registers (SCRATCHn)                  |    |
| RX Power Look-up Table (RXLUTn)                      |    |
| Calibration Constants (CALn)                         |    |
| Manufacturer ID Register                             |    |
| Device ID Register                                   | 64 |
| Package Information                                  | 65 |

# **List of Figures**

| Figure 2. Analog-to-Digital Converter Block Diagram 18   Figure 3. Internal Calibration RX Power Linear Approximation 25   Figure 4. RXPOT Block Diagram 25   Figure 5. MIC3002 APC and Modulation Control Block Diagram 26   Figure 6. Programmable Feedback Resistor 26   Figure 7. Transmitter Configurations Supported by MIC3002 26   Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain 27   Figure 9. MIC3002 Power-ON Timing 28   Figure 10. Fault Comparator Logic 28   Figure 11. Saturation Detector 29   Figure 12. RXLOS Comparator Logic 29   Figure 13. Control and Status I/O Logic 33   Figure 14. Transmitter ON-OFF Timing 34   Figure 15. Initialization Timing with TXDISABLE Asserted 34   Figure 17. Loss-of-Signal (LOS) Timing 35   Figure 18. Transmit Fault Timing 28   Figure 20. Unsuccessfully Clearing a Fault Condition 36   Figure 21. Write Byte Protocol 38   Figure 22. Read Byte Protocol 38   Figure 23. Read_Word Protocol 38   Figure 24. Four-Byte Page_White Protocol 39 | Figure 1. MIC3002 Block Diagram                                   | 18 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----|
| Figure 4. RXPOT Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 2. Analog-to-Digital Converter Block Diagram               | 18 |
| Figure 5. MIC3002 APC and Modulation Control Block Diagram 26   Figure 6. Programmable Feedback Resistor 26   Figure 7. Transmitter Configurations Supported by MIC3002 26   Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain 27   Figure 9. MIC3002 Power-ON Timing 28   Figure 10. Fault Comparator Logic 28   Figure 11. Saturation Detector 29   Figure 12. RXLOS Comparator Logic 29   Figure 13. Control and Status I/O Logic 33   Figure 14. Transmitter ON-OFF Timing 34   Figure 15. Initialization Timing with TXDISABLE Asserted 34   Figure 16. Initialization Timing with TXDISABLE Not Asserted 34   Figure 17. Loss-of-Signal (LOS) Timing 35   Figure 18. Transmit Fault Timing 28   Figure 19. Successfully Clearing a Fault Condition 36   Figure 20. Unsuccessful Attempt to Clear a Fault 36   Figure 21. Write Byte Protocol 38   Figure 22. Read Byte Protocol 38   Figure 23. Read_Word Protocol 38                                                                                       | Figure 3. Internal Calibration RX Power Linear Approximation      | 25 |
| Figure 6. Programmable Feedback Resistor 26   Figure 7. Transmitter Configurations Supported by MIC3002 26   Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain 27   Figure 9. MIC3002 Power-ON Timing 28   Figure 10. Fault Comparator Logic 28   Figure 11. Saturation Detector 29   Figure 12. RXLOS Comparator Logic 29   Figure 13. Control and Status I/O Logic 33   Figure 14. Transmitter ON-OFF Timing 34   Figure 15. Initialization Timing with TXDISABLE Asserted 34   Figure 16. Initialization Timing with TXDISABLE Not Asserted 34   Figure 17. Loss-of-Signal (LOS) Timing 35   Figure 18. Transmit Fault Timing 28   Figure 19. Successfully Clearing a Fault Condition 36   Figure 20. Unsuccessful Attempt to Clear a Fault 36   Figure 21. Write Byte Protocol 38   Figure 22. Read Byte Protocol 38   Figure 23. Read_Word Protocol 38                                                                                                                                                       | Figure 4. RXPOT Block Diagram                                     | 25 |
| Figure 7. Transmitter Configurations Supported by MIC3002 26   Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain 27   Figure 9. MIC3002 Power-ON Timing 28   Figure 10. Fault Comparator Logic 28   Figure 11. Saturation Detector 29   Figure 12. RXLOS Comparator Logic 29   Figure 13. Control and Status I/O Logic 33   Figure 14. Transmitter ON-OFF Timing 34   Figure 15. Initialization Timing with TXDISABLE Asserted 34   Figure 16. Initialization Timing with TXDISABLE Not Asserted 34   Figure 17. Loss-of-Signal (LOS) Timing 35   Figure 18. Transmit Fault Timing 28   Figure 19. Successfully Clearing a Fault Condition 36   Figure 20. Unsuccessful Attempt to Clear a Fault 36   Figure 21. Write Byte Protocol 38   Figure 22. Read Byte Protocol 38   Figure 23. Read_Word Protocol 38   Figure 23. Read_Word Protocol 38                                                                                                                                                                  | Figure 5. MIC3002 APC and Modulation Control Block Diagram        | 26 |
| Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain 27   Figure 9. MIC3002 Power-ON Timing 28   Figure 10. Fault Comparator Logic 28   Figure 11. Saturation Detector 29   Figure 12. RXLOS Comparator Logic 29   Figure 13. Control and Status I/O Logic 33   Figure 14. Transmitter ON-OFF Timing 34   Figure 15. Initialization Timing with TXDISABLE Asserted 34   Figure 16. Initialization Timing with TXDISABLE Not Asserted 34   Figure 17. Loss-of-Signal (LOS) Timing 35   Figure 18. Transmit Fault Timing 28   Figure 19. Successfully Clearing a Fault Condition 36   Figure 20. Unsuccessful Attempt to Clear a Fault 36   Figure 21. Write Byte Protocol 38   Figure 22. Read Byte Protocol 38   Figure 23. Read_Word Protocol 38                                                                                                                                                                                                                                                                    | Figure 6. Programmable Feedback Resistor                          | 26 |
| Figure 9. MIC3002 Power-ON Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 7. Transmitter Configurations Supported by MIC3002         | 26 |
| Figure 10. Fault Comparator Logic28Figure 11. Saturation Detector29Figure 12. RXLOS Comparator Logic29Figure 13. Control and Status I/O Logic33Figure 14. Transmitter ON-OFF Timing34Figure 15. Initialization Timing with TXDISABLE Asserted34Figure 16. Initialization Timing with TXDISABLE Not Asserted34Figure 17. Loss-of-Signal (LOS) Timing35Figure 18. Transmit Fault Timing28Figure 19. Successfully Clearing a Fault Condition36Figure 20. Unsuccessful Attempt to Clear a Fault36Figure 21. Write Byte Protocol38Figure 22. Read Byte Protocol38Figure 23. Read_Word Protocol38                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figure 8. V <sub>MOD</sub> Configured as Voltage Output with Gain | 27 |
| Figure 11. Saturation Detector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Figure 9. MIC3002 Power-ON Timing                                 | 28 |
| Figure 12. RXLOS Comparator Logic29Figure 13. Control and Status I/O Logic33Figure 14. Transmitter ON-OFF Timing34Figure 15. Initialization Timing with TXDISABLE Asserted34Figure 16. Initialization Timing with TXDISABLE Not Asserted34Figure 17. Loss-of-Signal (LOS) Timing35Figure 18. Transmit Fault Timing28Figure 19. Successfully Clearing a Fault Condition36Figure 20. Unsuccessful Attempt to Clear a Fault36Figure 21. Write Byte Protocol38Figure 22. Read Byte Protocol38Figure 23. Read_Word Protocol38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 10. Fault Comparator Logic                                 | 28 |
| Figure 13. Control and Status I/O Logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure 11. Saturation Detector                                    | 29 |
| Figure 14. Transmitter ON-OFF Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 12. RXLOS Comparator Logic                                 | 29 |
| Figure 15. Initialization Timing with TXDISABLE Asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 13. Control and Status I/O Logic                           | 33 |
| Figure 16. Initialization Timing with TXDISABLE Not Asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 14. Transmitter ON-OFF Timing                              | 34 |
| Figure 17. Loss-of-Signal (LOS) Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 15. Initialization Timing with TXDISABLE Asserted          | 34 |
| Figure 18. Transmit Fault Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 16. Initialization Timing with TXDISABLE Not Asserted      | 34 |
| Figure 19. Successfully Clearing a Fault Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 17. Loss-of-Signal (LOS) Timing                            | 35 |
| Figure 20. Unsuccessful Attempt to Clear a Fault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 18. Transmit Fault Timing                                  | 28 |
| Figure 21. Write Byte Protocol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Figure 19. Successfully Clearing a Fault Condition                | 36 |
| Figure 22. Read Byte Protocol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 20. Unsuccessful Attempt to Clear a Fault                  | 36 |
| Figure 23. Read_Word Protocol38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 21. Write Byte Protocol                                    | 38 |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 22. Read Byte Protocol                                     | 38 |
| Figure 24. Four-Byte Page_White Protocol39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Figure 23. Read_Word Protocol                                     | 38 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 24. Four-Byte Page_White Protocol                          | 39 |

## **List of Tables**

| Table 1. MIC3002 Address Map, Serial Address = A0 <sub>h</sub>                | 15 |
|-------------------------------------------------------------------------------|----|
| Table 2. MIC3002 Address Map, Serial Address = A2 <sub>h</sub>                | 15 |
| Table 3. Temperature Compensation Tables, Serial Address = A4 <sub>h</sub>    | 16 |
| Table 4. OEM Configuration Registers, Serial Address = A6 <sub>h</sub>        | 17 |
| Table 5. A/D Input Signal Ranges and Resolutions                              | 19 |
| Table 6. V <sub>AUX</sub> Input Signal Ranges and Resolutions                 | 19 |
| Table 7. LUT for Temperature Reading Compensation                             | 20 |
| Table 8. Alarms Interrupt Sources Masking Bits                                | 20 |
| Table 9. Warnings Interrupt Sources Masking Bits                              | 21 |
| Table 10. LSB Values of Offset Coefficients                                   |    |
| Table 11. Internal Calibration Coefficient Memory Map – Part I                | 24 |
| Table 12. Internal Calibration Coefficient Memory Map – Part II               | 24 |
| Table 13. Shutdown State of SHDN vs. Configuration Bits                       | 27 |
| Table 14. Shutdown State of V <sub>BIAS</sub> vs. Configuration Bits          | 27 |
| Table 15. Shutdown State of V <sub>MOD</sub> vs. Configuration Bits           | 27 |
| Table 16. Temperature Compensation Look-up Tables                             | 30 |
| Table 17. APC Temperature Compensation Look-Up Table                          |    |
| Table 18. V <sub>MOD</sub> Temperature Compensation Look-Up Table             | 31 |
| Table 19. I <sub>BIAS</sub> Comparator Temperature Compensation Look-Up Table | 31 |
| Table 20. BIAS Current High Alarm Temperature Compensation Table              | 31 |
| Table 22. MIC3002 Events                                                      | 33 |
| Table 23. Power-On Hour Meter Result Format                                   | 36 |
| Table 24. Test and Diagnostic Features                                        | 37 |

## **Pin Configuration**



24-Pin QFN

# **Pin Description**

| Pin Number | Pin Name   | Pin Function                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | FB         | Analog Input. Feedback voltage for the APC loop op-amp. Polarity and scale are programmable via the APC configuration bits. Connect to V <sub>BIAS</sub> if APC is not used.                                                                                                                                                                                                                   |
| 2          | VMPD       | Analog Input. Multiplexed A/D converter input for monitoring transmitted optical power via a monitor photodiode. In most applications, VMPD will be connected directly to FB. The input range is 0 - V <sub>REF</sub> or 0 - V <sub>REF</sub> /4 depending on the setting of the APC configuration bits                                                                                        |
| 3          | GNDA       | Ground return for analog functions.                                                                                                                                                                                                                                                                                                                                                            |
| 4          | VDDA       | Power supply input for analog functions.                                                                                                                                                                                                                                                                                                                                                       |
| 5          | VILD-      | Analog Input. Reference terminal for the multiplexed pseudo-differential A/D converter inputs for monitoring laser bias current via a sense resistor (VILD+ is the sensing input). Tie to V <sub>DD</sub> or GND to reference the voltage sensed on VILD+ to V <sub>DD</sub> or GND, respectively. Limited common-mode voltage range, see "Applications Information" section for more details. |
| 6          | VILD+      | Analog Input. Multiplexed A/D input for monitoring laser bias current via a sense resistor (signal input); accommodates inputs referenced to V <sub>DD</sub> or GND (see pin 5 description). Limited common-mode voltage range, see "Applications Information" section for more details.                                                                                                       |
| 7          | SHDN/TXFIN | Digital output/Input; programmable polarity. When used as shutdown output (SHDN), OEMCFG3-2 set to 0, SHDN is asserted at the detection of a fault condition if OEMCFG4-7 is set to 0. If the latter bit is set to 1, a fault condition will not assert SHDN. When programmed as TXFIN, it is an input for external fault signals to be ORed with the internal fault sources to drive TXFAULT. |
| 8          | VRX        | Analog Input. Multiplexed A/D converter input for monitoring received optical power. The input range is 0 to V <sub>REF</sub> . A 5-bit programmable EEPOT on this pin provides for coarse calibration and ranging of the RX power measurement.                                                                                                                                                |
| 9          | XPN        | Analog Input/Output. Optional connection to an external PN junction for sensing temperature at a remote location. The Zone bit in OEMCFG1 determines whether temperature is measured using the on-chip sensor or the remote PN junction.                                                                                                                                                       |
| 10         | TXFAULT    | Digital Output; Open-Drain, programmable polarity. If OEMCFG5-4 is set to 0, a high level indicates a hardware fault impeding transmitter operation. The state of this pin is always reflected in the TXFLT bit.                                                                                                                                                                               |

# **Pin Description**

| Pin Number | Pin Name  | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11         | TXDISABLE | Digital Input; Active High. The transmitter is disabled when this line is high or the STXDIS bit is set. The state of this input is always reflected in the TXDIS bit.                                                                                                                                                                                                                                                                                                                                                |
| 12         | DATA      | Digital I/O; Open-drain. Bi-directional serial data input/output.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 13         | CLK       | Digital Input; Serial clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14         | VIN/INT   | If bit 4 (IE) in USRCTL register is set to 0 (default), this pin is configured as analog input. If IE bit is set to 1, this pin is configured as open-drain output. Analog Input: Multiplexed A/D input for monitoring supply voltage. 0V to 5.5V input range. Open-drain output: outputs the internally generated interrupt signal /INT.                                                                                                                                                                             |
| 15         | RSIN      | Digital Input; Rate Select Input; ORed with rate select bit to determine the state of the RSOUT pin. The state of this pin is always reflected in the RSEL bit.                                                                                                                                                                                                                                                                                                                                                       |
| 16         | GNDD      | Ground return for digital functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 17         | NC        | No connection. This pin is used for test purposes and must be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 18         | VDDD      | Power supply input for digital functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 19         | RXLOS     | Digital Output; programmable polarity Open-Drain. Indicates the loss of the received signal as indicated by a level of received optical power below the programmed RXLOS comparator threshold; may be wire-ORed with external signals. Normal operation is indicated by a Low level when OEMCFG6-3 is set to 0 and a high level when OEMCFG6-3 is set to 1. RXLOS is deasserted when VRX > LOSFLTn. The LOS bit reflects the state of RXLOS whether driven by the MIC3002 or an external circuit.                     |
| 20         | RS0/GPO   | Digital Output. Open-Drain or push-pull. When used as rate select output, it represents the receiver rate select as per SFF. This output is controlled by the SRSEL bit ORed with RSIN input and is open drain only. When used as a general-purpose, non-volatile output, it is controlled by the GPO configuration bits in OEMCFG3.                                                                                                                                                                                  |
| 21         | COMP      | Analog Output, compensation terminal. Connect a capacitor between this pin and GNDA or V <sub>DDA</sub> with appropriate value to tune the APC loop time constant to a desirable value.                                                                                                                                                                                                                                                                                                                               |
| 22         | VBIAS     | Analog Output. Buffered DAC output capable of sourcing or sinking up to 10mA under control of the APC function to drive an external transistor for laser diode D.C. bias. The output and feedback polarity are programmable to accommodate either a NPN or a PNP transistor to drive a common-anode or common-cathode laser diode.                                                                                                                                                                                    |
| 23         | VMOD-     | Analog Input. Inverting terminal of VMOD buffer op-amp. Connect to $V_{MOD}$ + (gain = 1) or feedback resistors network to set a different gain                                                                                                                                                                                                                                                                                                                                                                       |
| 24         | VMOD+     | Analog Output. Buffered DAC output to set the modulation current on the laser driver IC. Operates with either a 0– V <sub>REF</sub> or a (V <sub>DD</sub> –V <sub>REF</sub> ) – V <sub>DD</sub> output swing so as to generate either a ground-referenced or a V <sub>DD</sub> referenced programmed voltage. A simple external circuit can be used to generate a programmable current for those drivers that require a current rather than a voltage input. See "Applications Information" section for more details. |

## Absolute Maximum Ratings<sup>(1)</sup>

| Power Supply Voltage, V <sub>DD</sub>        | +3.8V               |
|----------------------------------------------|---------------------|
| Voltage on CLK, DATA, TXFAULT, VIN, RXLC     | OS,                 |
| DISABLE, RSIN0.3V                            |                     |
| Voltage On Any Other Pin0.3V to V            | <sub>DD</sub> +0.3V |
| Power Dissipation, T <sub>A</sub> = 85°C     | 1.5W                |
| Junction Temperature (T <sub>J</sub> )       | 150°C               |
| Storage Temperature (T <sub>S</sub> )65°C to | +150°C              |
| ESD Ratings <sup>(3)</sup>                   |                     |
| Human Body Model                             | 2kV                 |
| Machine Model                                | 300V                |
| Soldering (20sec)                            | 260ºC               |

## Operating Ratings<sup>(2)</sup>

Power Supply Voltage,  $V_{DDA}/V_{DDD}.....+3.0V$  to +3.6VAmbient Temperature Range (T<sub>A</sub>) ... -40°C to +105°C Package Thermal Resistance QFN (θ<sub>JA</sub>)......43°C/W

## **Electrical Characteristics**

For typical values,  $T_A = 25$ °C,  $V_{DDA} = V_{DDD} = +3.3$ V, unless otherwise noted. **Bold** values are guaranteed for +3.0V  $\leq$  $(V_{DDA} = V_{DDD}) \le 3.6V, T_{(min)} \le T_A \le T_{(max)}(8)$ 

| Symbol                            | Parameter                                | Condition                                                                                                                                              | Min   | Тур   | Max   | Units |
|-----------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Power Sup                         | ply                                      |                                                                                                                                                        | 1     | ı     | l.    | Į.    |
| I <sub>DD</sub>                   | Supply Current                           | CLK = DATA = V <sub>DDD</sub> = V <sub>DDA</sub> ;<br>TXDISABLE low; all DACs at full-<br>scale; all A/D inputs at full-scale; all<br>other pins open. |       | 2.3   | 3.5   | mA    |
|                                   |                                          | CLK = DATA = V <sub>DDD</sub> = V <sub>DDA</sub> ;<br>TXDISABLE high; FLTDAC at full-<br>scale; all A/D inputs at full-scale; all<br>other pins open.  |       | 2.3   | 3.5   | mA    |
| V <sub>POR</sub>                  | Power-on Reset Voltage                   | All registers reset to default values; A/D conversions initiated.                                                                                      |       | 2.9   | 2.98  | V     |
| V <sub>UVLO</sub>                 | Under-Voltage Lockout Threshold          | Note 5                                                                                                                                                 | 2.5   | 2.73  |       | V     |
| V <sub>HYST</sub>                 | Power-on Reset Hysteresis Voltage        |                                                                                                                                                        |       | 170   |       | mV    |
| t <sub>POR</sub>                  | Power-on Reset Time                      | $V_{DD} > V_{POR}^{(4)}$                                                                                                                               |       | 50    |       | μs    |
| V <sub>REF</sub>                  | Reference Voltage                        |                                                                                                                                                        | 1.210 | 1.225 | 1.240 | V     |
| $\Delta V_{REF} / \Delta V_{DDA}$ | Voltage Reference Line Regulation        |                                                                                                                                                        |       | 1.7   |       | mV/V  |
| Temperatu                         | re-to-Digital Converter Characteristi    | cs                                                                                                                                                     | 1     | l     | I .   | I     |
|                                   | Local Temperature Measurement Error      | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}^{(6)}$                                                                           |       | ±1    | ±3    | °C    |
|                                   | Remote Temperature<br>Measurement Error  | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}^{(6)}$                                                                           |       | ±1    | ±3    | °C    |
| t <sub>CONV</sub>                 | Conversion Time                          | Note 4                                                                                                                                                 |       |       | 60    | ms    |
| t <sub>SAMPLE</sub>               | Sample Period                            |                                                                                                                                                        |       |       | 100   | ms    |
| Remote Te                         | mperature Input, XPN                     |                                                                                                                                                        |       |       |       |       |
| I <sub>F</sub>                    | Current to External Diode <sup>(4)</sup> | XPN at high level, clamped to 0.6V.                                                                                                                    |       | 192   | 400   | μΑ    |
|                                   |                                          | XPN at low level, clamped to 0.6V.                                                                                                                     | 7     | 12    | _     | μА    |

# $\mbox{Voltage-to-Digital Converter Characteristics} \mbox{ } (\mbox{V}_{\mbox{RX}},\mbox{V}_{\mbox{AUX}},\mbox{V}_{\mbox{BIAS}},\mbox{V}_{\mbox{MPD}},\mbox{V}_{\mbox{ILD}^{\pm}})$

| Symbol              | Parameter                                                                                           | Condition                                                                    | Min                    | Тур   | Max                 | Units |
|---------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------|-------|---------------------|-------|
|                     | Voltage Measurement Error                                                                           | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}^{(6)}$ |                        | ±1    | ±2.0                | %fs   |
| t <sub>CONV</sub>   | Conversion Time                                                                                     | Note 4                                                                       |                        |       | 10                  | ms    |
| t <sub>SAMPLE</sub> | Sample Period                                                                                       | Note 4                                                                       |                        |       | 100                 | ms    |
| Voltage Ir          | nput, V <sub>IN</sub> (Pin 14 used as an ADC Inp                                                    | out)                                                                         |                        |       |                     |       |
| V <sub>IN</sub>     | Input Voltage Range                                                                                 | $-0.3 \le V_{DD} \le 3.6V$                                                   | GNDA                   |       | 5.5                 | V     |
| I <sub>LEAK</sub>   | Input Current                                                                                       | $V_{IN} = V_{DD}$ or GND; $V_{AUX} = V_{IN}$                                 |                        | 55    |                     | μΑ    |
| C <sub>IN</sub>     | nput Capacitance                                                                                    |                                                                              |                        | 10    |                     | pF    |
| Digital-to-         | -Voltage Converter Characteristics (                                                                | (VMOD, VBIAS)                                                                | <u>'</u>               |       | •                   | JI.   |
|                     | Accuracy                                                                                            | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}^{(6)}$ |                        | ±1    | 2.0                 | %fs   |
| t <sub>CONV</sub>   | Conversion Time                                                                                     | Note 4                                                                       |                        |       | 20                  | ms    |
| DNL                 | Differential Non-linearity Error                                                                    | Note 4                                                                       |                        | ±0.5  | ±1                  | LSB   |
| Bias Curr           | rent Sense Inputs, V <sub>ILD</sub> +, V <sub>ILD</sub> -                                           |                                                                              |                        |       |                     |       |
| $V_{ILD}$           | Differential Input Signal Range,<br>  V <sub>ILD</sub> <sup>+</sup> – V <sub>ILD</sub> <sup>-</sup> |                                                                              | 0                      |       | V <sub>REF</sub> /4 | mV    |
| I <sub>IN+</sub>    | V <sub>ILD</sub> + input current                                                                    |                                                                              |                        |       | ±1                  | μΑ    |
| I <sub>IN</sub> _   | V <sub>ILD</sub> - input current                                                                    | V <sub>ILD</sub> <sup>-</sup> referred to V <sub>DDA</sub>                   |                        | +150  |                     | μΑ    |
|                     | $ V_{ILD}^+ - V_{ILD}^-  = 0.3V$                                                                    | V <sub>ILD</sub> - referred to GND                                           |                        | -150  |                     | μΑ    |
| C <sub>IN</sub>     | Input Capacitance                                                                                   |                                                                              |                        | 10    |                     | pF    |
|                     | Amp, FB, V <sub>BIAS</sub> , COMP                                                                   |                                                                              |                        |       |                     | 1     |
| GBW                 | Gain Bandwidth Product                                                                              | C <sub>COMP</sub> = 20pF; Gain = 1                                           |                        | 1     |                     | MHz   |
| TC <sub>VOS</sub>   | Input Offset Voltage Temperature Coefficient <sup>(4)</sup>                                         |                                                                              |                        | 1     |                     | μV/°C |
| V <sub>OUT</sub>    | Output Voltage Swing                                                                                | I <sub>OUT</sub> = 10mA, SRCE bit = 1                                        | GNDA                   |       | 1.25                | V     |
|                     |                                                                                                     | I <sub>OUT</sub> = -10mA, SRCE bit = 0                                       | V <sub>DDA</sub> -1.25 |       | $V_{DDA}$           | V     |
| I <sub>SC</sub>     | Output Short-Circuit Current                                                                        |                                                                              |                        | 55    |                     | mA    |
| t <sub>SC</sub>     | Short Circuit Withstand Time                                                                        | T <sub>J</sub> ≤ 150°C <sup>(4)</sup>                                        |                        |       |                     | sec   |
| PSRR                | Power Supply Rejection Ratio                                                                        | C <sub>COMP</sub> = 20pF; Gain = 1, to GND                                   |                        | 55    |                     | dB    |
|                     |                                                                                                     | $C_{COMP} = 20pF$ ; Gain = 1, to $V_{DD}$                                    |                        | 40    |                     |       |
| A <sub>MIN</sub>    | Minimum Stable Gain                                                                                 | C <sub>COMP</sub> = 20pF, Note 4                                             |                        |       | 1                   | V/V   |
| ΔV/Δt               | Slew Rate                                                                                           | C <sub>COMP</sub> = 20pF; Gain = 1                                           |                        | 3     |                     | V/µs  |
| ΔRFB                | Internal Feedback Resistor Tolerance                                                                |                                                                              |                        | ±20   |                     | %     |
| ΔRFB/Δt             | Internal Feedback Resistor<br>Temperature Coefficient                                               |                                                                              |                        | 25    |                     | ppm/C |
| I <sub>START</sub>  | Laser Start-up Current Magnitude                                                                    | START = 01 <sub>h</sub>                                                      |                        | 0.375 |                     | mA    |
|                     |                                                                                                     | START = 02 <sub>h</sub>                                                      |                        | 0.750 |                     | mA    |
|                     |                                                                                                     | START = 04 <sub>h</sub>                                                      |                        | 1.500 |                     | mA    |
|                     |                                                                                                     | START = 08 <sub>h</sub>                                                      |                        | 3.000 |                     | mA    |
| C <sub>IN</sub>     | Pin Capacitance                                                                                     |                                                                              |                        | 10    |                     | pF    |

## **Electrical Characteristics**

| Symbol                    | Parameter                                         | Condition                                  | Min                                | Тур  | Max                   | Units |
|---------------------------|---------------------------------------------------|--------------------------------------------|------------------------------------|------|-----------------------|-------|
| V <sub>MOD</sub> Buffe    | er Op-Amp, V <sub>MOD</sub> +, V <sub>MOD</sub> – |                                            |                                    |      | •                     | •     |
| GBW                       | Gain Bandwidth                                    | C <sub>COMP</sub> = 20pF; Gain = 1         |                                    | 1    |                       | MHz   |
| TC <sub>VOS</sub>         | Input Offset Voltage<br>Temperature Coefficient   |                                            |                                    | 1    |                       | μV/°C |
| I <sub>BIAS</sub>         | V <sub>MOD</sub> - Input Current                  |                                            |                                    | ±0.1 | ±1                    | μΑ    |
| V <sub>OUT</sub>          | Output Voltage Swing                              | I <sub>OUT</sub> = ±1mA                    | GNDA+75                            |      | V <sub>DDA</sub> -75  | mV    |
| I <sub>SC</sub>           | Output Short-Circuit Current                      |                                            |                                    | 35   |                       | mA    |
| t <sub>SC</sub>           | Short Circuit Withstand Time                      | T <sub>J</sub> ≤ 150°C <sup>(4)</sup>      |                                    |      |                       | sec   |
| PSRR                      | Power Supply Rejection Ratio                      | C <sub>COMP</sub> = 20pF; Gain = 1, to GND |                                    | 65   |                       | dB    |
|                           |                                                   | $C_{COMP} = 20pF$ ; Gain = 1, to $V_{DD}$  |                                    | 44   |                       | dB    |
| A <sub>MIN</sub>          | Minimum Stable Gain                               | C <sub>COMP</sub> = 20pF                   |                                    |      | 1                     | V/V   |
| ΔV/ΔΤ                     | Slew Rate                                         | C <sub>COMP</sub> = 20pF; Gain = 1         |                                    | 1    |                       | V/µs  |
| C <sub>IN</sub>           | Pin Capacitance                                   |                                            |                                    | 10   |                       | pF    |
| Control and               | Status I/O, TXDISABLE, TXFAU                      | LT, RSIN, RSOUT(GPO), SHDN(TXF             | IN), RXLOS, /                      | INT  |                       | l .   |
| V <sub>IL</sub>           | Low Input Voltage                                 |                                            |                                    |      | 8.0                   | V     |
| V <sub>IH</sub>           | High Input Voltage                                |                                            | 2.0                                |      |                       | V     |
| V <sub>OL</sub>           | Low Output Voltage                                | I <sub>OL</sub> ≤ 3mA                      |                                    |      | 0.3                   | V     |
| V <sub>OH</sub>           | High Output Voltage (applies to SHDN only)        | I <sub>OH</sub> ≤ 3mA                      |                                    |      | V <sub>DDD</sub> -0.3 | ٧     |
| I <sub>LEAK</sub>         | Input Current                                     |                                            |                                    |      | ±1                    | μΑ    |
| C <sub>IN</sub>           | Input Capacitance                                 |                                            |                                    | 10   |                       | pF    |
| Transmit Op               | otical Power Input, V <sub>MPD</sub>              |                                            |                                    |      | •                     | •     |
| V <sub>IN</sub>           | Input Voltage Range                               | Note 4                                     | GNDA                               |      | $V_{DDA}$             | V     |
| V <sub>RX</sub>           | Input Signal Range                                | BIASREF=0                                  |                                    |      | V <sub>REF</sub>      | V     |
|                           |                                                   | BIASREF=1                                  | V <sub>DDA</sub> -V <sub>REF</sub> |      | $V_{DDA}$             | V     |
| C <sub>IN</sub>           | Input Capacitance                                 | Note 4                                     |                                    | 10   |                       | pF    |
| I <sub>LEAK</sub>         | Input Current                                     |                                            |                                    |      | ±1                    | μΑ    |
| Received O                | ptical Power Input, VRX, RXPOT                    |                                            | 1                                  |      |                       |       |
|                           | Input Voltage Range                               | Note 4                                     | GNDA                               |      | $V_{DDA}$             | V     |
| V <sub>RX</sub>           | Valid Input Signal Range<br>(ADC Input Range)     |                                            | 0                                  |      | V <sub>REF</sub>      | ٧     |
| R <sub>RXPOT(32)</sub>    | End-to-End Resistance                             | RXPOT = 1F <sub>h</sub>                    |                                    | 32   |                       | ΚΩ    |
| ΔRXPOT                    | Resistor Tolerance                                |                                            |                                    | ±20  |                       | %     |
| ΔΡΧΡΟΤ/ΔΤ                 | Resistor Temperature<br>Coefficient               |                                            |                                    | 25   |                       | ppm/C |
| $\Delta V_{RX} V_{RXPOT}$ | Divider Ratio Accuracy                            | 00 ≤ RXPOT ≤ 1F <sub>h</sub>               | -5                                 |      | +5                    | %     |
| I <sub>LEAK</sub>         | Input Current                                     | RXPOT = 0 (disconnected)                   |                                    |      | ±1                    | μΑ    |
| C <sub>IN</sub>           | Input Capacitance                                 | Note 4                                     |                                    | 10   |                       | pF    |
| I <sub>LEAK</sub>         | Input Current                                     |                                            |                                    |      | ±1                    | μΑ    |

## **Electrical Characteristics**

| Symbol                | Parameter                                              | Condition                                                                                                         | Min    | Тур | Max   | Units  |
|-----------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------|-----|-------|--------|
| Control and           | d Status I/O Timing, TXFAULT, TX                       | DISABLE, RSIN, RSOUT, and RXLOS                                                                                   |        |     |       |        |
| t <sub>OFF</sub>      | TXDISABLE Assert Time                                  | From input asserted to optical output at 10% of nominal, $C_{COMP} = 10$ nF.                                      |        |     | 10    | μs     |
| t <sub>ON</sub>       | TXDISABLE De-assert Time                               | From input de-asserted to optical output at 90% of nominal, C <sub>COMP</sub> = 10nF.                             |        |     | 1     | ms     |
| t <sub>INIT</sub>     | Initialization Time                                    | From power on or transmitter enabled to optical output at 90% of nominal and TX_FAULT de-asserted. <sup>(4)</sup> |        |     | 300   | ms     |
| t <sub>INIT2</sub>    | Power-on Initialization Time                           | From power on to APC loop-enabled.                                                                                |        |     | 200   | ms     |
| t <sub>FAULT</sub>    | TXFAULT Assert Time                                    | From fault condition to TXFAULT assertion.(4)                                                                     |        |     | 95    | μѕ     |
| t <sub>RESET</sub>    | Fault Reset Time                                       | Length of time TXDISABLE must be asserted to reset fault condition.                                               | 10     |     |       | μs     |
| t <sub>LOSS_ON</sub>  | RXLOS Assert Time                                      | From loss of signal to RXLOS asserted.                                                                            |        |     | 95    | μs     |
| t <sub>LOSS_OFF</sub> | RXLOS De-assert Time                                   | From signal acquisition to LOS deasserted.                                                                        |        |     | 100   | μs     |
| t <sub>DATA</sub>     | Analog Parameter Data Ready                            | From power on to valid analog parameter data available. (4)                                                       |        |     | 400   | ms     |
| t <sub>PROP_IN</sub>  | TXFAULT, TXDISABLE, RXLOS, RSIN Input Propagation Time | Time from input change to corresponding internal register bit set or cleared. <sup>(4)</sup>                      |        |     | 1     | μs     |
| t <sub>PROP_OUT</sub> | TXFAULT, RSOUT, /INT Output<br>Propagation Time        | From an internal register bit set or cleared to corresponding output change. (4)                                  |        |     | 1     | μs     |
| Fault Comp            | parators                                               |                                                                                                                   |        |     |       |        |
| φ <sub>FLTTMR</sub>   | Fault Suppression Timer Clock<br>Period                | Note 4                                                                                                            | 0.475  | 0.5 | 0.525 | ms     |
|                       | Accuracy                                               |                                                                                                                   | -3     |     | +3    | %/F.S. |
| t <sub>REJECT</sub>   | Glitch Rejection                                       | Maximum length pulse that will not cause output to change state. (4)                                              | 4.5    |     |       | μs     |
| $V_{SAT}$             | Saturation Detection Threshold                         | High level                                                                                                        |        | 95  |       | %VDDA  |
|                       |                                                        | Low level                                                                                                         |        | 5   |       | %VDDA  |
| Power-On I            | Hour Meter                                             |                                                                                                                   | 1      |     | 1     | 1      |
|                       | Timebase Accuracy                                      | $0^{\circ}\text{C} \le \text{T}_{\text{A}} \le +70^{\circ}\text{C}^{(4)}$                                         | +5     |     | -5    | %      |
|                       |                                                        | -40°C ≤ T <sub>A</sub> ≤ +105°C                                                                                   | +10    |     | -10   | %      |
|                       | Resolution                                             | Note 4                                                                                                            |        | 10  |       | hours  |
| Non-Volatil           | e (FLASH) Memory                                       |                                                                                                                   |        |     |       |        |
| t <sub>WR</sub>       | Write Cycle Time(7)                                    | From STOP of a one to four-byte write transaction.(4)                                                             |        |     | 13    | ms     |
|                       | Data Retention                                         |                                                                                                                   | 100    |     |       | years  |
| Endurance             | Minimum Permitted Number<br>Write Cycles               |                                                                                                                   | 10,000 |     |       | cycles |

## Serial Data I/O Pin, Data

| Symbol            | Parameter          | Condition      | Min | Тур | Max | Units |
|-------------------|--------------------|----------------|-----|-----|-----|-------|
| V <sub>OL</sub>   | Low Output Voltage | $I_{OL} = 3mA$ |     |     | 0.4 | ٧     |
|                   |                    | $I_{OL} = 6mA$ |     |     | 0.6 | ٧     |
| V <sub>IL</sub>   | Low Input Voltage  |                |     |     | 0.8 | ٧     |
| V <sub>IH</sub>   | High Input Voltage |                | 2.1 |     |     | ٧     |
| I <sub>LEAK</sub> | Input Current      |                |     |     | ±1  | μΑ    |
| C <sub>IN</sub>   | Input Capacitance  | Note 4         |     | 10  |     | pF    |

## Serial Clock Input, CLK

| V <sub>IL</sub>   | Low Input Voltage  | $2.7V \le V_{DD} \le 3.6V$ |     |    | 0.8 | V  |
|-------------------|--------------------|----------------------------|-----|----|-----|----|
| V <sub>IH</sub>   | High Input Voltage | $2.7V \le V_{DD} \le 3.6V$ | 2.1 |    |     | V  |
| I <sub>LEAK</sub> | Input Current      |                            |     |    | ±1  | μΑ |
| C <sub>IN</sub>   | Input Capacitance  | Note 4                     |     | 10 |     | pF |

## Serial Interface Timing<sup>(4)</sup>

| t <sub>1</sub>    | CLK (clock) Period                    |                                                                                                        | 2.5 |     | μs |
|-------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|----|
| t <sub>2</sub>    | Data In Setup Time to CLK High        |                                                                                                        | 100 |     | ns |
| t <sub>3</sub>    | Data Out Stable After CLK Low         |                                                                                                        | 300 |     | ns |
| t <sub>4</sub>    | Data Low Setup Time to CLK<br>Low     | Start Condition                                                                                        | 100 |     | ns |
| t <sub>5</sub>    | Data High Hold Time After CLK<br>High | Stop Condition                                                                                         | 100 |     | ns |
| t <sub>DATA</sub> | Data Ready Time                       | From power on to completion of one set of ADC conversions; analog data available via serial interface. |     | 400 | ms |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- Devices are ESD sensitive. Handling precautions recommended. 3.
- 4. Guaranteed by designing and/or testing of related parameters. Not 100% tested in production.
- The MIC3000 will attempt to enter its shutdown state when  $V_{\text{DD}}$  falls below  $V_{\text{UVLO}}$ . This operation requires time to complete. If the supply voltage falls too rapidly, the operation may not be completed.
- 6. Does not include quantization error.
- The MIC3002 will not respond to serial bus transactions during an EEPROM write-cycle. The host will receive a NACK during twelf. 7.
- Final test on outgoing product is performed at  $T_A = +25$ °C.

# **Timing Diagram**



**Serial Interface Timing** 

## **Address Map**

| Address(s) | Field Size<br>(Bytes) | Name                         | Description                                                       |
|------------|-----------------------|------------------------------|-------------------------------------------------------------------|
| 0 –95      | 96                    | Serial ID defined by SEP MSA | G-P NVRAM; R/W under valid OEM password.                          |
| 96 – 127   | 32                    | Vendor Specific              | Vendor specific EEPROM                                            |
| 128 – 255  | 128                   | Reserved                     | Reserved for future use. G-P NVRAM; R/W under valid OEM password. |

Table 1. MIC3002 Address Map, Serial Address = A0<sub>h</sub>

| Address(s) |         | Field Size |                                       |                                                                                                                                                                    |
|------------|---------|------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HEX        | DEC     | (Bytes)    | Name                                  | Description                                                                                                                                                        |
| 00-27      | 0-39    | 40         | Alarm and Warning<br>Threshold        | High/low limits for warning and alarms; writeable using OEM p/w; readonly otherwise.                                                                               |
| 28-37      | 40-55   | 16         | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 38-5B      | 56-91   | 36         | Calibration Constants                 | Numerical constants for external calibration; writeable using OEM p/w; read-only otherwise.                                                                        |
| 5C-5E      | 92-94   | 3          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 5F         | 95      | 1          | Checksum                              | G-P NVRAM; writeable using OEM p/w; ready only otherwise.                                                                                                          |
| 60-69      | 96-105  | 10         | Analog Data                           | Real time analog parameter data.                                                                                                                                   |
| 6A-6D      | 106-109 | 4          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 6E         | 110     | 1          | Control/Status Bits                   | Control and status bits.                                                                                                                                           |
| 6F         | 111     | 1          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 70-71      | 112-113 | 2          | Alarm Flags                           | Alarm status bits; read only.                                                                                                                                      |
| 72-73      | 114-115 | 2          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 74-75      | 116-117 | 2          | Warning Flags                         | Warning status bits; read only.                                                                                                                                    |
| 76-77      | 118-119 | 2          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| 78-7E      | 120-126 | 7          | OEMPW                                 | OEM password entry field. The OEM password location can be selected to be 78-7B (120-123) or 7B-7E (123-126) by setting the bit OEMCFG5 bit 2 to 0 (default) or 1. |
| 7F         | 127     | 1          | Vendor Specific                       | Vendor specific. Reserved – do not write; reads undefined.                                                                                                         |
| 80-DD      | 128-221 | 94         | User Scratchpad                       | User writeable EEPROM. G-P NVRAM; R/W using any valid password.                                                                                                    |
| DE         | 222     | 1          | ALT_USRCTL                            | Alternate location for USRCTL register. Set bit OEMCFG6-2 to 1 to select this location. Can be used as a scratch pad if not selected.                              |
| DF-F5      | 223-245 | 23         | User Scratchpad                       | User writeable EEPROM. G-P NVRAM; R/W using any valid password.                                                                                                    |
| F6         | 246     | 1          | USRPWSET                              | User password setting; read/write using any p/w; returns zero otherwise.                                                                                           |
| F7         | 247     | 1          | USRPW                                 | User password register                                                                                                                                             |
| F8-F9      | 248-249 | 2          | Alarms Masks                          | Bit =1: corresponding alarm not masked                                                                                                                             |
|            |         |            |                                       | Bit = 0: corresponding alarm masked                                                                                                                                |
| FA-FB      | 250-251 | 2          | Warnings Masks                        | Bit =1: corresponding warning not masked                                                                                                                           |
|            |         |            | Bit = 0: corresponding warning masked |                                                                                                                                                                    |
| FC-FE      | 252-254 | 3          | Reserved                              | Reserved – do not write; reads undefined.                                                                                                                          |
| FF         | 255     | 1          | USRCTL                                | End-user control and status bits If ALT-USRCTL is not selected. Can be used as a scratch pad if not selected.                                                      |

Table 2. MIC3002 Address Map, Serial Address = A2h

| Addı  | ress(s) | Field Size |          |                                                                                                                                     |
|-------|---------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| HEX   | DEC     | (Bytes)    | Name     | Description                                                                                                                         |
| 00-3F | 0-63    | 64         | BIASLUT1 | Bias temperature compensation L.U.T. first 64 entries. Additional 12 entries are located in A6: 90-9B.                              |
| 40-7F | 64-127  | 64         | MODLUT1  | Modulation temperature compensation L.U.T. first 64 entries. Additional 12 entries are located in A6: A0-AB.                        |
| 80-BF | 128-191 | 64         | IFTLUT1  | Bias current fault threshold temperature compensation L.U.T. first 64 entries. Additional 12 entries are located in A6: B0-BB.      |
| C0-FF | 192-255 | 64         | HATLUT1  | Bias current high alarm threshold temperature compensation L.U.T. first 64 entries. Additional 12 entries are located in A6: C0-CB. |

Table 3. Temperature Compensation Tables, Serial Address = A4<sub>h</sub>

| Address(s) Field Size |       |         |          |                                                                                   |
|-----------------------|-------|---------|----------|-----------------------------------------------------------------------------------|
| HEX                   | DEC   | (Bytes) | Name     | Description                                                                       |
| 00                    | 0     | 1       | OEMCFG0  | OEM configuration register 0                                                      |
| 01                    | 1     | 1       | OEMCFG1  | OEM configuration register 1                                                      |
| 02                    | 2     | 1       | OEMCFG2  | OEM configuration register 2                                                      |
| 03                    | 3     | 1       | APCSET0  | APC setpoint register 0                                                           |
| 04                    | 4     | 1       | APCSET1  | APC setpoint register 1                                                           |
| 05                    | 5     | 1       | APCSET2  | APC setpoint register 2                                                           |
| 06                    | 6     | 1       | MODSET0  | Modulation setpoint register 0                                                    |
| 07                    | 7     | 1       | IBFLT    | Bias current fault-comparator threshold. This register is temperature compensated |
| 08                    | 8     | 1       | TXPFLT   | TX power fault threshold                                                          |
| 09                    | 9     | 1       | LOSFLT   | RX LOS fault-comparator threshold                                                 |
| 0A                    | 10    | 1       | FLTTMR   | Fault comparator timer setting                                                    |
| 0B                    | 11    | 1       | FLTMSK   | Fault source mask bits                                                            |
| 0C-0F                 | 12-15 | 4       | OEMPWSET | Password for access to OEM areas                                                  |
| 10                    | 16    | 1       | OEMCAL0  | OEM calibration register 0                                                        |
| 11                    | 17    | 1       | OEMCAL1  | OEM calibration register 1                                                        |
| 12                    | 18    | 1       | LUTINDX  | Look-up table index read-back                                                     |
| 13                    | 19    | 1       | OEMCFG3  | OEM configuration register 3                                                      |
| 14                    | 20    | 1       | APCDAC   | Reads back current APC DAC value (setpoint+offset)                                |
| 15                    | 21    | 1       | MODDAC   | Reads back current modulation DAC value (setpoint+offset)                         |
| 16                    | 22    | 1       | OEMREAD  | Reads back OEM calibration data                                                   |
| 17                    | 23    | 1       | LOSFLTn  | LOS De-assert threshold                                                           |
| 18                    | 24    | 1       | RXPOT    | RXPOT tap selection                                                               |
| 19                    | 25    | 1       | OEMCFG4  | OEM configuration register 4                                                      |
| 1A                    | 26    | 1       | OEMCFG5  | OEM configuration register 5                                                      |
| 1B                    | 27    | 1       | OEMCFG6  | OEM configuration register 6                                                      |
| 1C-1D                 | 28-29 | 2       | SCRATCH  | Reserved – do not write; reads undefined.                                         |
| 1E                    | 30    | 1       | MODSET 1 | Modulation setpoint register 1                                                    |
| 1F                    | 31    | 1       | MODSET 2 | Modulation setpoint register 2                                                    |

| 20-27 | 32-39   | 8   | POHDATA          | Power-on hour meter scratchpad                                                                                  |
|-------|---------|-----|------------------|-----------------------------------------------------------------------------------------------------------------|
| 28-47 | 40-71   | 32  | RXLUT            | RX power calibration look-up table. Eight sets of slope and offset                                              |
| 48-57 | 72-87   | 16  | CALCOEF          | Slope and offset coefficients used for Temperature, Voltage, Bias, and TXPOWER internal calibration             |
| 58-5F | 88-95   | 8   | SCRATCH          | OEM scratchpad area                                                                                             |
| 60-86 | 96-134  | 39  | TCTRLUT          | LUT to temperature-compensate temperature results and/or temperature to be used by parameters compensation LUT. |
| 87-8F | 135-143 | 9   | SCRATCH          | OEM scratchpad area.                                                                                            |
| 90-9B | 144-155 | 12  | BIASLUT2         | Bias temperature compensation L.U.T. additional 12 entries.                                                     |
| 9C-9F | 156-159 | 4   | SCRATCH          | OEM scratchpad area                                                                                             |
| A0-AB | 160-171 | 12  | MODLUT2          | Modulation temperature compensation L.U.T. additional 12 entries.                                               |
| AC-AF | 172-175 | 14  | SCRATCH          | OEM scratchpad area.                                                                                            |
| B0-BB | 176-187 | 12  | IFTLUT2          | Bias current fault threshold temperature compensation L.U.T. additional 12 entries.                             |
| BC-BF | 188-191 | 4   | SCRATCH          | OEM scratchpad area                                                                                             |
| C0-CB | 192-203 | 12  | HATLUT2          | Bias current high alarm threshold temperature compensation L.U.T. additional 12 entries.                        |
| CC-CF | 204-207 | 4   | SCRATCH          | OEM scratchpad area                                                                                             |
| D0-DD | 208-221 | 14  | RXLUTSEG         | RXPWR calibration segments delimiters. Each of the eight segments can have its own slope and offset.            |
| DE-FA | 222-250 | 128 | SCRATCH          | OEM scratchpad area                                                                                             |
| FB-FC | 251-252 | 2   | POH              | Power on hour meter result; read only                                                                           |
| FD    | 253     | 1   | Data Ready Flags | Data ready bits for each measured parameter; read only                                                          |
| FE    | 254     | 1   | MFG_ID           | Manufacturer identification (Micrel = 42 = 2Ah)                                                                 |
| FF    | 255     | 1   | DEV_ID           | Device and die revision                                                                                         |

Table 4. OEM Configuration Registers, Serial Address = A6<sub>h</sub>

## **Block Diagram**



Figure 1. MIC3002 Block Diagram

### Analog-to-Digital Converter/Signal Monitoring

A block diagram of the monitoring circuit is shown below. Each of the five analog parameters monitored by the MIC3002 are sampled in sequence. All five parameters are sampled and the results updated within the  $t_{\text{CONV}}$  internal given in the "Electrical Characteristics" section. In OEM, Mode, the channel that is normally used to measure  $V_{\text{IN}}$  may be assigned to measure the level of the  $V_{\text{DDA}}$  pin or one of five other nodes. This provides a kind of analog loopback for debug and test purposes. The  $V_{\text{AUX}}$  bits in OEMCFG0 control which voltage source is being sampled. The various  $V_{\text{AUX}}$  channels are level-shifted differently depending on the signal source, resulting in different LSB values and signal ranges. See Table 5.



Figure 2. Analog-to-Digital Converter Block Diagram

| Channel | ADC Resolution (bits) | Conditions            | Input Range (V)                     | LSB <sup>(1)</sup> |
|---------|-----------------------|-----------------------|-------------------------------------|--------------------|
| TEMP    | 8 or 9                |                       | N/A                                 | 1°C or 0.5°C       |
| VAUX    | 8                     | See Table 6           |                                     |                    |
| VMPD    | 8                     | GAIN = 0; BIASREF = 0 | GNDA - V <sub>REF</sub>             | 4.77mV             |
|         |                       | GAIN = 0; BIASREF = 1 | $V_{DDA} - (V_{DDA} - V_{REF})$     |                    |
|         |                       | GAIN = 1; BIASREF = 0 | GNDA - V <sub>REF</sub> /4          | 1.17mV             |
|         |                       | GAIN = 1; BIASREF = 1 | $V_{DDA} - (V_{DDA} - V_{REF}^{4})$ |                    |
| VILD    | 8                     | VILD- = VDDA          | $V_{DDA} - (V_{DDA} - V_{REF})$     | 4.77mV             |
|         |                       | VILD- = GNDA          | GNDA - V <sub>REF</sub>             |                    |
| VRX     | 12                    | RXPOT = 00            | 0 - V <sub>REF</sub>                | 0.298mV            |

Table 5. A/D Input Signal Ranges and Resolutions

#### Note:

1. Assumes typical VREF value of 1.22V.

| Channel         | VAUX [2:0]            | Input Range (V)        | LSB <sup>(1)</sup> (mV) |
|-----------------|-----------------------|------------------------|-------------------------|
| V <sub>IN</sub> | 000 = 00h             | 0.5V to 5.5V           | 25.6mV                  |
| $V_{DDA}$       | $0001 = 01_h$         | 0.5V to 5.5V           | 25.6mV                  |
| $V_{BIAS}$      | $010 = 02_h$          | 0.5V to 5.5V           | 25.6mV                  |
| $V_{MOD}$       | $011 = 03_h$          | 0.5V to 5.5V           | 25.6mV                  |
| APCDAC          | $100 = 04_h$          | 0V to V <sub>REF</sub> | 4.77mV                  |
| MODDAC          | 101 = 05 <sub>h</sub> | 0V to V <sub>REF</sub> | 4.77mV                  |
| FLTDAC          | 110 = 06 <sub>h</sub> | 0V to V <sub>REF</sub> | 4.77mV                  |

Table 6. V<sub>AUX</sub> Input Signal Ranges and Resolutions

## Note:

1. Assumes typical V<sub>REF</sub> value of 1.22V.

### **Temperature Reading Compensation**

The sensed temperature by the MIC3002 can be temperature compensated and converted to the optical module case temperature to be monitored or used for modulation and other parameters (L.U.T.s). There are 39 entries (bytes) at address A6: 96-134 (60-86h) where the OEM can enter the temperature difference between the chip (sensed) temperature and the measured module case temperature over the operating temperature range. Table 7 shows the correspondence between the entries and temperature intervals.

The resolution of this table is  $0.5^{\circ}$ C/bit. The number entered should be twice the temperature difference. For example if the chip-case temperature difference is  $5^{\circ}$ C, the value to be entered should be 2x5=10.

| Entry | Address       | Temperature Range   |  |  |
|-------|---------------|---------------------|--|--|
| 0     | A6: 96 (60h)  | t ≤ -45 ºC          |  |  |
| 1     | A6: 97 (61h)  | -44 ºC ≤ t ≤ -41 ºC |  |  |
| 2     | A6: 98 (62h)  | -40 °C ≤ t ≤ -37 °C |  |  |
|       |               |                     |  |  |
|       |               |                     |  |  |
| 36    | A6: 97 (61h)  | 96 ºC ≤ t ≤ 99 °C   |  |  |
| 37    | A6: 97 (61h)  | 100 ≤ t ≤ 103 °C    |  |  |
| 38    | A6: 134 (86h) | t ≥ 104 °C          |  |  |

Table 7. L.U.T. for Temperature Reading Compensation

## **Alarms and Warnings Interrupt Source Masking**

Alarms and warnings set the flags and Interrupt when they are asserted if they are not masked (default). If an alarm or warning is masked, it will not set the Interrupt. Table 8 shows the locations of the masking bits. The warning or alarm is masked if the corresponding bit is set to 1.

| Serial Address A2h |     | Default Value                                    | Description                                          |
|--------------------|-----|--------------------------------------------------|------------------------------------------------------|
| Byte               | Bit |                                                  |                                                      |
|                    | 7   | 0                                                | Masking bit for Temp High Alarm interrupt source     |
|                    | 6   | 0                                                | Masking bit for Temp Low Alarm interrupt source      |
|                    | 5   | 0                                                | Masking bit for Voltage High Alarm interrupt source  |
| 248 4 3            | 4   | 0                                                | Masking bit for Voltage Low Alarm interrupt source   |
|                    | 0   | Masking bit for Bias High Alarm interrupt source |                                                      |
|                    | 2   | 0                                                | Masking bit for Bias Low Alarm interrupt source      |
|                    | 1   | 0                                                | Masking bit for TX Power High Alarm interrupt source |
|                    | 0   | 0                                                | Masking bit for TX Power Low Alarm interrupt source  |
|                    | 7   | 0                                                | Masking bit for RX Power High Alarm interrupt source |
|                    | 6   | 1                                                | Masking bit for RX Power Low Alarm interrupt source  |
|                    | 5   | Reserved                                         |                                                      |
| 249                | 4   | Reserved                                         |                                                      |
|                    | 3   | Reserved                                         |                                                      |
|                    | 2   | Reserved                                         |                                                      |
|                    | 1   | Reserved                                         |                                                      |
|                    | 0   | Reserved                                         |                                                      |

**Table 8. Alarms Interrupt Sources Masking Bits** 

| Serial Address A2h |     | Default Value | Description                                            |
|--------------------|-----|---------------|--------------------------------------------------------|
| Byte               | Bit | 1             |                                                        |
| 250                | 7   | 0             | Masking bit for Temp High Warning interrupt source     |
|                    | 6   | 0             | Masking bit for Temp Low Warning interrupt source      |
|                    | 5   | 0             | Masking bit for Voltage High Warning interrupt source  |
|                    | 4   | 0             | Masking bit for Voltage Low Warning interrupt source   |
|                    | 3   | 0             | Masking bit for Bias High Warning interrupt source     |
|                    | 2   | 0             | Masking bit for Bias Low Warning interrupt source      |
|                    | 1   | 0             | Masking bit for TX Power High Warning interrupt source |
|                    | 0   | 0             | Masking bit for TX Power Low Warning interrupt source  |
| 251                | 7   | 0             | Masking bit for RX Power High Warning interrupt source |
|                    | 6   | 1             | Masking bit for RX Power Low Warning interrupt source  |
|                    | 5   | Reserved      |                                                        |
|                    | 4   | Reserved      |                                                        |
|                    | 3   | Reserved      |                                                        |
|                    | 2   | Reserved      |                                                        |
|                    | 1   | Reserved      |                                                        |
|                    | 0   | Reserved      |                                                        |

**Table 9. Warnings Interrupt Sources Masking Bits** 

## Alarms and Warnings as TXFAULT Source

Alarms and warnings are not sources for TXFAULT with the default setting. To set alarms as a TXFAULT source set OEMCFG4 bit 6 to 1. To set warnings as a TXFAULT, source set OEMCFG4 bit 7 to 1. The alarms and warnings TXFAULT sources can be masked individually in the same way shown in Tables 7 and 8.

### **Alarms and Warnings Latch**

Alarms and warnings are latched with the default setting, i.e., the flags once asserted remain ON until the register is read or TXDSABLE is toggled. If OEMCFG4 bit 5 is set to 1, the warnings are not latched and will be set and reset with the warning condition. Reading the register or toggling TXDISABLE will clear the flag. If OEMCFG4 bit 4 is set to 1, the alarms are not latched and will be set and reset with the alarm condition. Reading the register or toggling TXDISABLE will clear the flag.

### **SMBus Multipart Support**

If more than one MIC3002 device shares the same serial interface and multipart mode is selected on them (OEMCFG5 bit 3 = 1), then pin 7 and pin 20 become SMBus address bits 3 and 4 respectively. Therefore, the parts should have a different setting on those pins to create four address combinations based upon pin 7 and pin 20 state, (00, 01, 10, 11) where 0 is a pull down to GND and 1 is a pull up to VCC. The parts come from the factory with the same address (A0) and multipart mode OFF (OEMCFG5 bit 3 = 0). After power up, write 1 to OEMCFG5 bit 3 to turn ON multipart mode, which is done to all parts at the same time since they all respond to serial address A0 at this point. With multipart mode ON, the parts have different addresses based on the states of pins 7 and 20. Another option is to access each part individually, set their single mode address in OEMCFG2 bits [4-7] to different values and then turn OFF multipart mode to return to normal mode where the parts have new different address.

### **Calibration Modes**

The default mode of calibration in the MIC3002 is external calibration, for which INTCAL bit (bit 0 in OEMCF3 register) is set to 0. The internal calibration mode is selected by setting INTCAL bit to 1.

### A/ External Calibration

The voltage and temperature values returned by the MIC3002's A/D converter are internally calibrated. The binary values of TEMPh:TEMPI and VOLTh:VOLTI are in the format called for by SFF-8472 under Internal Calibration.

SFF-8472 calls for a set of calibration constants to be stored by the transceiver OEM at specific non-volatile memory locations; refer to SFF-8472 specifications for memory map of calibration coefficient. The MIC3002 provides the non-volatile memory required for the storage of these constants. The Digital Diagnostic Monitoring Interface specification should be consulted for full details. Slopes and offsets are stored for use with voltage, temperature, bias current, and transmitted power measurements. Coefficients for a fourth-order polynomial are provided for use with received power measurements. The host system can retrieve these constants and use them to process the measured data.

#### Voltage

The voltage values returned by the MIC3002's A/D converter are internally calibrated. The binary values of VOLTh:VOLTI are in the format called for by SFF-8472 under Internal Calibration. Since VINh:VINI requires no processing, the corresponding slope should be set to one and the offset to zero.

## Temperature

The temperature values returned by the MIC3002's A/D converter are internally calibrated. The binary values of TEMPh:TEMPI are in the format called for by SFF-8472 under Internal Calibration.

#### Bias Current

Bias current is sensed via an external sense resistor as a voltage appearing between VILD+ and VILD-. The value returned by the A/D is therefore a voltage analogous to bias current. Bias current, IBIAS, is simply V<sub>VILD</sub>/R<sub>SENSE</sub>. The binary value in IBIASh (IBIASI is always zero) is related to bias current by:

$$I_{\text{BIAS}} = \frac{(0.300\text{V})\left(\frac{\text{IBIASh}}{256}\right)}{\text{Rsense}} \tag{1}$$

The value of the least significant bit (LSB) of IBIASh is given by:

LSB(IBIASh) = 
$$\frac{0.300V}{256 \times R_{SENSE}}$$
 Amps =  $\frac{300mV}{256 \times R_{SENSE}}$  mA =  $\frac{1171.9}{R_{SENSE}}$   $\mu$ A

Per SFF-8472, the value of the bias current LSB is 2µA. The conversion factor, "slope", needed is therefore:

$$Slope = \frac{1171.9 \mu A}{512 \mu A \times R_{SENSE}} = 2.289 \div R_{SENSE}$$

The tolerance of the sense resistor directly impacts the accuracy of the bias current measurement. It is recommended that the sense resistor chosen be 1% accurate or better. The offset correction, if needed, can be determined by shutting down the laser, i.e., asserting TXDISABLE, and measuring the bias current. Any nonzero result gives the offset required. The offset will be equal and opposite to the result of the "zero current" measurement.

#### TX Power

Transmit power is sensed via a resistor carrying the monitor photodiode current. In most applications, the signal at VMPD will be feedback voltage on FB. The VMPD voltage may be measured relative to GND or V<sub>DDA</sub> depending on the setting of the BIASREF bit in OEMCFG1. The value returned by the A/D is therefore a voltage analogous to transmit power. The binary value in TXOPh (TXOPI is always zero) is related to transmit power by:

$$\begin{split} &P_{TX}(mW) = \frac{K \times VREF\left(\frac{TXOPh}{256}\right)}{R_{SENSE}} = \frac{K \times (1220mV)\left(\frac{TXOPh}{256}\right)}{R_{SENSE}} \\ &= \frac{K \times 4.7656 \times TXOPh}{R_{SENSE}}mW \end{split} \tag{3}$$

For a given implementation, the value of R<sub>SENSE</sub> is known. It is either the value of the external resistor or the chosen value of RFB used in the application. The constant, K, will likely have to be determined through experimentation or closed-loop calibration, as it depends on the monitoring photodiode responsivity and coupling efficiency.

It should be noted that the APC circuit acts to hold the transmitted power constant. The value of transmit power reported by the circuit should only vary by a small amount as long as APC is functioning correctly.

#### RX Power

Received power is sensed as a voltage appearing at VRX. It is assumed that this voltage is generated by a sense resistor carrying the receiver photodiode current or by the RSSI circuit of the receiver. The value returned by the A/D is therefore a voltage analogous to received power. The binary values in RXOPh and RXOPI are related to receive power by:

$$RX(mW) = K \times VREF \times (256 \times RXOPh + RXOPI/16)/65536$$
 (4)

For a given implementation, the constant, K, will likely have to be determined through experimentation or closed-loop calibration, as it depends upon the gain and efficiencies of the receiver. In SFF-8472 implementations, the external calibration constants can describe up to a fourth-order polynomial in case K is nonlinear.

### **B/Internal Calibration**

If the INTCAL bit in OEMCFG3 is set to 1 (internal calibration selected), the MIC3002 will process each piece of data coming out of the A/D converter before storing the result in memory. Linear slope/offset correction will be applied on a per-channel basis to the measured values for voltage, bias current, TX power, and RX power. Only compensation is applied to temperature.

The user must store the appropriate slope/offset parameters in memory at the time of transceiver calibration. In the case of RX power, a look-up table is provided that implements eight-segment piecewise-linear correction. This correction may be performed as a compensation of the receiver non-linearity over receive power level. If static slope/offset correction for RX power is desired, the eight coefficient sets can simply be made the same. The memory maps for these coefficients are shown in Tables 11 and 12. The user must enter the seven delimiters of the intervals that fit better the receiver response. The diagram in Figure 3 shows the link between the delimiters and the sets of slopes/offsets.

The slopes allow for the correction of gain errors. Each slope coefficient is an unsigned, sixteen-bit, fixed-point binary number in the format:

[mmmmmmmm.llllllll], where m is a data bit (5) in the most-significant byte and I is a data bit in the least significant byte

Slopes are always positive. The binary point is in between the two bytes, i.e., between bits 7 and 8. This provides a numerical range of 1/256 (0.00391) to 255.997 in steps of 1/256. The most significant byte is always stored in memory at the lower numerical address.

The offsets correct for constant errors in the measured data. Each offset is a signed, sixteen-bit, fixed-point binary number. The bit-weights of the offsets are the same as that of the final results. The sixteen-bit offsets provide a numerical range of -32768 to +32767 for voltage, bias current, transmit power, and receive power. The numerical range for the temperature offset is -32513 (-128°) to +32512 (+127°) in increments of 256 (1°). The format for offsets is:

[Smmmmmmllllllll], where S is the sign bit (6) (0 = positive, 1 = negative), m is a data bit in the most-significant byte and I is a data bit in the least significant byte

The most significant byte is always stored in memory at the lower numerical address.

Calibration of voltage, bias current, and TX power are performed using the following calculation:

Calibration of RX power is performed using the following calculation:

where m represents one of the eight linearization intervals corresponding to the RX power level.

The results of these calculations are rounded to sixteen bits in length. If the seventeenth most significant bit is a one, the result is rounded up to the next higher value. If the seventeenth most significant bit is zero, the upper sixteen bits remain unchanged. The bit-weights of the offsets are the same as that of the final results. For SFF-8472 compatible applications, these bit-weights are given in Table 10.

| Parameter    | Magnitude of LSB |
|--------------|------------------|
| Voltage      | 100μV            |
| Bias Current | 2μΑ              |
| TX Power     | 0.1μW            |
| RX Power     | 0.1μW            |

Table 10. LSB Values of Offset Coefficients

| Address(s) |       | Field |                   |                                                                                |
|------------|-------|-------|-------------------|--------------------------------------------------------------------------------|
| HEX        | DEC   | Size  | Name              | Description                                                                    |
| 48-49      | 72-73 | 2     | RESERVED          | Reserved. (There is no slope for temperature.) Do not write; reads undefined.  |
| 4A-4B      | 74-75 | 2     | RESERVED          | Reserved. (There is no offset for temperature.) Do not write; reads undefined. |
| 4C-4D      | 76-77 | 2     | VSLPh:VSLPI       | Voltage slope; unsigned fixed-point; MSB is at lower physical address.         |
| 4E-4F      | 78-79 | 2     | VOFFh:VOFFI       | Voltage offset; signed fixed point; MSB is at lower physical address.          |
| 50-51      | 80-81 | 2     | ISLPh:ISLPI       | Bias current slope; unsigned fixed-point; MSB is at lower physical address.    |
| 52-53      | 82-83 | 2     | IOFFh:IOFFI       | Bias current offset; signed fixed point; MSB is at lower physical address.     |
| 54-55      | 84-85 | 2     | TXSLPh:<br>TXSLPI | TX power slope; unsigned fixed-point; MSB is at lower physical address.        |
| 56-57      | 86-87 | 2     | TXOFFh:<br>TXOFFI | TX power offset; signed fixed point; MSB is at lower physical address.         |

Table 11. Internal Calibration Coefficient Memory Map – Part I

| Address(s) |       | Field |                     |                                                                              |
|------------|-------|-------|---------------------|------------------------------------------------------------------------------|
| HEX        | DEC   | Size  | Name                | Description                                                                  |
| 28-29      | 40-41 | 2     | RXSLP0h:<br>RXSLP0l | RX power slope 0; unsigned fixed-point; MSB is at lower physical address.    |
| 2A-2B      | 42-43 | 2     | RXOFF0h:<br>RXOFF0I | RX power offset 0; signed twos-complement; MSB is at lower physical address. |
| 2C-2D      | 44-45 | 2     | RXSLP1h:<br>RXSLP1I | RX power slope 1; unsigned fixed-point; MSB is at lower physical address.    |
| 2E-2F      | 46-47 | 2     | RXOFF1h:<br>RXOFF1I | RX power offset 1; signed twos-complement; MSB is at lower physical address. |
| 30-31      | 48-49 | 2     | RXSLP2h:<br>RXSLP2l | RX power slope 2; unsigned fixed-point; MSB is at lower physical address.    |
| 32-33      | 50-51 | 2     | RXOFF2h:<br>RXOFF2l | RX power offset 2; signed twos-complement; MSB is at lower physical address. |
| 34-35      | 52-53 | 2     | RXSLP3h:<br>RXSLP3I | RX power slope 3; unsigned fixed-point; MSB is at lower physical address.    |
| 36-37      | 54-55 | 2     | RXOFF3h:<br>RXOFF3I | RX power offset 3; signed twos-complement; MSB is at lower physical address. |
| 38-39      | 56-57 | 2     | RXSLP4h:<br>RXSLP4I | RX power slope 4; unsigned fixed-point; MSB is at lower physical address.    |
| 3A-3B      | 58-59 | 2     | RXOFF4h:<br>RXOFF4I | RX power offset 4; signed twos-complement; MSB is at lower physical address. |
| 3C-3D      | 60-61 | 2     | RXSLP5h:<br>RXSLP5I | RX power slope 5; unsigned fixed-point; MSB is at lower physical address.    |
| 3E-3F      | 62-63 | 2     | RXOFF5h:<br>RXOFF5I | RX power offset 5; signed twos-complement; MSB is at lower physical address. |
| 40-41      | 64-65 | 2     | RXSLP6h:<br>RXSLP6I | RX power slope 6; unsigned fixed-point; MSB is at lower physical address.    |
| 42-43      | 66-67 | 2     | RXOFF6h:<br>RXOFF6l | RX power offset 6; signed twos-complement; MSB is at lower physical address. |
| 44-45      | 68-69 | 2     | RXSLP7h:<br>RXSLP7l | RX power slope 7; signed twos-complement; MSB is at lower physical address.  |
| 46-47      | 70-71 | 2     | RXOFF7h:<br>RXOFF7I | RX power offset 7; signed fixed-point; MSB is at lower physical address.     |

Table 12. Internal Calibration Coefficient Memory Map - Part II



Figure 3. Internal Calibration RX Power Linear Approximation

### **Temperature Offset**

In both internal and external calibration, the temperature offset is set in the temperature reading compensation LUT (see subsection above). Bit 5 in OMCFG5 (A6:1Ah) must be set to 1 in order to enable temperature reading compensation. Since the resolution of that L.U.T. is  $0.5^{\circ}$ C, the entered value should be twice the real value. For example, if the content of the L.U.T. is 0 for all the entries and the offset is  $5^{\circ}$ C, then the offset value to be added to the entries content is 10. The new content of the L.U.T. entries will be 0+10=10.

### C/ ADC Result Registers Reading

The ADC result registers should be read as 16-bit registers under internal calibration while under external calibration they should be read as 8-bit or 16-bit registers at the MSB address. For example, TX power should be read under internal calibration as 16 bits at address  $A2_h$ : 66-67 and under external calibration as 8 bits at address  $A2_h$ :  $66_h$ . 9-bit temperature results and 12-bit receive power results should always be read as 16-bit quantities.

#### **RXPOT**

A programmable, non-volatile digitally controlled potentiometer is provided for adjusting the gain of the receive power measurement signal chain in the analog domain. Five bits in the RXPOT register are used to set and adjust the position of potentiometer. RXPOT functions as a programmable divider or attenuator. It is adjustable in steps from 1:1 (no divider action) down to 1/32 in steps of 1/32. If RXPOT is set to zero, then the divider is bypassed completely. There will be no scaling of the input signal, and the resistor network will be disconnected from the VRX pin.

At all other settings of RXPOT, there will be a  $32k\Omega$  (typical) load seen on VRX.



Figure 4. RXPOT Block Diagram

### **Laser Diode Bias Control**

The MIC3002 can be configured to generate a constant bias current using electrical feedback, or regulate average transmitted optical power using a feedback signal from a monitor photodiode, refer to Figure 5. An operational amplifier is used to control laser bias current via the  $V_{\text{BIAS}}$  output. The VBIAS pin can drive a maximum of  $\pm 10\text{mA}$ . An external bipolar transistor provides current gain. The polarity of the op amp's output is programmable BIASREF in OEMCFG1 in order to accommodate either NPN or PNP transistors that drive common anode and common cathode laser, respectively. Additionally, the polarity of the feedback signal is programmable for use with either common-emitter or emitter-follower transistor circuits.