# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# **MIC5209**

# 500 mA Low-Noise LDO Regulator

#### Features

- Output Voltage Range: 1.8V 15V
- Meets Intel<sup>®</sup> Slot 1 and Slot 2 Requirements
- Guaranteed 500 mA Output Over the Full
   Operating Temperature Range
- Low 500 mV Maximum Dropout Voltage at Full Load
- Extremely Tight Load and Line Regulation
- Thermally Efficient Surface-Mount Package
- Low Temperature Coefficient
- · Current and Thermal Limiting
- Reversed-Battery Protection
- · No-Load Stability
- 1% Output Accuracy
- Ultra-Low-Noise Capability in SOIC-8 and DDPAK
- Ultra-Small 3 mm × 3 mm DFN Package

#### **Applications**

- · Pentium II Slot 1 and Slot 2 Support Circuits
- Laptop, Notebook, and Palmtop Computers
- Cellular Telephones
- Consumer and Personal Electronics
- SMPS Post-Regulator and DC/DC Modules
- High-Efficiency Linear Power Supplies

# **Typical Application Circuits**

### **General Description**

The MIC5209 is an efficient linear voltage regulator with very low dropout voltage, typically 10 mV at light loads and less than 500 mV at full load, with better than 1% output voltage accuracy.

Designed especially for hand-held, battery-powered devices, the MIC5209 features low ground current to help prolong battery life. An enable/shutdown pin on the SOIC-8 and DDPAK versions can further improve battery life with near-zero shutdown current.

Key features include reversed-battery protection, current limiting, overtemperature shutdown, ultra-low-noise capability (SOIC-8 and DDPAK versions), and is available in thermally efficient packaging. The MIC5209 is available in adjustable or fixed output voltages.



#### Package Types



#### **Functional Diagrams**



# 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| Supply Voltage (V <sub>IN</sub> )             | –20V to +20V       |
|-----------------------------------------------|--------------------|
| Power Dissipation (P <sub>D</sub> ) (Note 1). | Internally Limited |
| ESD Rating (SOT-223)                          |                    |
| ESD Rating (DFN, SOIC-8)                      |                    |

# **Operating Ratings ‡**

| Supply Voltage (V <sub>IN</sub> )      |               |
|----------------------------------------|---------------|
| Adjustable Output Voltage Range (VOUT) | +1.8V to +15V |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**‡** Notice: The device is not guaranteed to function outside its operating ratings.

**Note 1:** The maximum allowable power dissipation at any  $T_A$  (ambient temperature) is  $P_{D(max)} = (T_{J(max)} - T_A) \times \theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. See Table 4-1 and the Thermal Considerations sub-section in Applications Information for details.

#### TABLE 1-1: ELECTRICAL CHARACTERISTICS (Note 1)

**Electrical Characteristics:**  $V_{IN} = V_{OUT} + 1V$ ;  $I_L = 100 \ \mu\text{A}$ ;  $T_J = +25^{\circ}\text{C}$ , **bold** values indicate  $-40^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$  except  $0^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$  for  $1.8V \le V_{OUT} \le 2.5V$ , unless noted.

| Parameter                                 | Symbol                                 | Min. | Тур.  | Max. | Units    | Conditions                                                                                    |  |
|-------------------------------------------|----------------------------------------|------|-------|------|----------|-----------------------------------------------------------------------------------------------|--|
|                                           | V                                      | –1   |       | 1    | 0/_      | Variation from nominal V <sub>OUT</sub>                                                       |  |
|                                           | VOUT                                   | -2   |       | 2    | /0       |                                                                                               |  |
| Output Voltage<br>Temperature Coefficient | ΔV <sub>OUT</sub> /<br>ΔT              | —    | 40    | —    | ppm/°C   | Note 2                                                                                        |  |
| Line Regulation                           | ΔV <sub>OUT</sub> /                    |      | 0.009 | 0.05 | 0/2      | $V_{11} = V_{11} = \pm 1V$ to 16V                                                             |  |
|                                           | V <sub>OUT</sub>                       | _    |       | 0.10 | 70       |                                                                                               |  |
| Load Regulation                           | ΔV <sub>OUT</sub> /                    |      | 0.05  | 0.5  | %        | $L = 100 \mu A to 500 m A$ Note 3                                                             |  |
|                                           | V <sub>OUT</sub>                       |      | —     | 0.7  | 70       |                                                                                               |  |
|                                           |                                        |      | 10    | 60   |          | $L = 100 \mu A$                                                                               |  |
|                                           |                                        | —    | —     | 80   |          |                                                                                               |  |
|                                           |                                        | _    | 115   | 175  |          | L = 50  mA                                                                                    |  |
| Dropout Voltage (Note 4)                  | V <sub>IN</sub> –                      | —    | —     | 250  | mV       |                                                                                               |  |
|                                           | V <sub>OUT</sub>                       | —    | 165   | 300  |          | L = 150  mA                                                                                   |  |
|                                           |                                        | _    | —     | 400  |          |                                                                                               |  |
|                                           |                                        | —    | 350   | 500  |          | I <sub>L</sub> = 500 mA                                                                       |  |
|                                           |                                        | _    |       | 600  |          |                                                                                               |  |
| Ground Pin Current<br>(Note 5, Note 6)    | I <sub>GND</sub>                       | _    | 80    | 130  | μA       | V <sub>EN</sub> ≥ 3.0V, I <sub>OUT</sub> = 100 μA                                             |  |
|                                           |                                        | —    | —     | 170  |          |                                                                                               |  |
|                                           |                                        | _    | 350   | 650  |          | $V_{\text{EN}} \ge 3.0 \text{V}$ low = 50 mA                                                  |  |
|                                           |                                        | _    | —     | 900  |          |                                                                                               |  |
|                                           |                                        | _    | 1.8   | 2.5  |          | $V_{EN} \ge 3.0V$ , $I_{OUT} = 150 \text{ mA}$                                                |  |
|                                           |                                        | _    | —     | 3.0  | mA       | VEN = 0.00, 1001 = 100 m/t                                                                    |  |
|                                           |                                        | _    | 8     | 20   |          | $V_{EN} \ge 3.0V$ lour = 500 mA                                                               |  |
|                                           |                                        | _    |       | 25   |          | *EN = 0.00, 001 000 mm                                                                        |  |
| Ground Pin Quiescent                      |                                        | _    | 0.05  | 3    | uА       | V <sub>EN</sub> ≤ 0.4V (shutdown)                                                             |  |
| Current, (Note 6)                         | GND                                    | _    | 0.10  | 8    | P., (    | V <sub>EN</sub> ≤ 0.18V (shutdown)                                                            |  |
| Ripple Rejection                          | PSRR                                   | _    | 75    | —    | dB       | f = 120 Hz                                                                                    |  |
| Current Limit                             | Цилат                                  | _    | 700   | 900  | mA       | $V_{OUT} = 0V$                                                                                |  |
|                                           | LIMI                                   | _    |       | 1000 |          |                                                                                               |  |
| Thermal Regulation                        | ΔV <sub>OUT</sub> /<br>ΔP <sub>D</sub> |      | 0.05  |      | %/W      | Note 7                                                                                        |  |
|                                           |                                        |      | 500   |      | - nV √Hz | $V_{OUT}$ = 2.5V, I <sub>OUT</sub> = 50 mA<br>C <sub>OUT</sub> = 2.2 µF, C <sub>BYP</sub> = 0 |  |
|                                           | ₽n                                     |      | 300   |      |          | I <sub>OUT</sub> = 50 mA, C <sub>OUT</sub> = 2.2 μF<br>C <sub>BYP</sub> = 470 pF              |  |

#### TABLE 1-1: ELECTRICAL CHARACTERISTICS (Note 1) (CONTINUED)

**Electrical Characteristics:**  $V_{IN} = V_{OUT} + 1V$ ;  $I_L = 100 \ \mu$ A;  $T_J = +25^{\circ}$ C, **bold** values indicate  $-40^{\circ}$ C  $\leq T_J \leq +125^{\circ}$ C except  $0^{\circ}$ C  $\leq T_J \leq +125^{\circ}$ C for  $1.8V \leq V_{OUT} \leq 2.5V$ , unless noted.

| Parameter              | Symbol           | Min. | Тур. | Max. | Units | Conditions                                       |  |
|------------------------|------------------|------|------|------|-------|--------------------------------------------------|--|
| Enable Input           |                  |      |      |      |       |                                                  |  |
|                        | V <sub>ENL</sub> |      | —    | 0.4  | V     | V <sub>EN</sub> = Logic-low (Regulator shutdown) |  |
| Enable Input Logic-Low |                  | _    | —    | 0.18 | v     |                                                  |  |
| Vollage                |                  | 2.0  | —    |      | V     | V <sub>EN</sub> = Logic-high (Regulator enabled) |  |
| Enable Input Current   | I <sub>ENL</sub> |      | 0.01 | -1   | μA    | V <sub>ENL</sub> ≤ 0.4V                          |  |
|                        |                  | _    | 0.01 | -2   |       | V <sub>ENL</sub> ≤ 0.18V                         |  |
| _                      | I <sub>ENH</sub> |      | 5    | 20   | μA    | V > 2 0V                                         |  |
|                        |                  |      | —    | 25   |       | V ENH ≥ 2.0 V                                    |  |
|                        |                  | _    | —    | 30   |       |                                                  |  |
|                        |                  | _    | _    | 50   |       | VENH 2 10V                                       |  |

Note 1: Specification for packaged product only.

**2:** Output voltage temperature coefficient is defined as the worst-case voltage change divided by the total temperature range.

**3:** Regulation is measured at constant junction temperature using low duty cycle pulse testing. Parts are tested for load regulation in the load range from 100 μA to 500 mA. Changes in output voltage due to heating effects are covered by the thermal regulation specification.

4: Dropout Voltage is defined as the input to output differential at which the output voltage drops 2% below its nominal value measured at 1V differential.

**5:** Ground pin current is the regulator quiescent current plus pass transistor base current. The total current drawn from the supply is the sum of the load current plus the ground pin current.

6: V<sub>EN</sub> is the voltage externally applied to devices with the EN (enable) input pin. SOIC-8 (M) and DDPAK (U) packages only.

7: Thermal regulation is the change in output voltage at a time "t" after a change in power dissipation is applied, excluding load or line regulation effects. Specifications are for a 500 mA load pulse at V<sub>IN</sub> = 16V for t = 10 ms.

8: C<sub>BYP</sub> is an optional, external bypass capacitor connected to devices with a BYP (bypass) or ADJ (adjust) pin. SOIC-8 (M) and DDPAK (U) packages only.

|                                | •                          |      | ,    |      |       |                                      |  |
|--------------------------------|----------------------------|------|------|------|-------|--------------------------------------|--|
| Parameters                     | Sym.                       | Min. | Тур. | Max. | Units | Conditions                           |  |
| Temperature Ranges             |                            |      |      |      |       |                                      |  |
| Storage Temperature Range      | Τ <sub>S</sub>             | -65  |      | +150 | °C    | —                                    |  |
| Lead Temperature               |                            |      |      | +260 | °C    | Soldering, 5 sec.                    |  |
| Junction Temperature           | TJ                         | -40  |      | +125 | °C    | $2.5V \le V_{OUT} \le 15V$           |  |
| Junction Temperature           | ТJ                         | 0    |      | +125 | °C    | 1.8V ≤ V <sub>OUT</sub> < 2.5V       |  |
| Package Thermal Resistance     | Package Thermal Resistance |      |      |      |       |                                      |  |
|                                | θ <sub>JA</sub>            | _    | 62   | —    | °C/W  | EIA/JEDEC                            |  |
| Thermal Resistance SOT-223     | $\theta_{\text{JC}}$       | _    | 15   | —    | °C/W  | JES51-751-7,<br>4 Layer Board        |  |
|                                | θ <sub>JA</sub>            | _    | 50   | —    | °C/W  | See Thermal                          |  |
| Thermal Resistance SOIC-8      | $\theta_{\rm JC}$          | _    | 25   | —    | °C/W  | Considerations for more information. |  |
|                                | θ <sub>JA</sub>            | _    | 31.4 | —    | °C/W  | EIA/JEDEC                            |  |
| Thermal Resistance DDPAK       | $\theta_{\text{JC}}$       | _    | 3    | —    | °C/W  | JES51-751-7,<br>4 Layer Board        |  |
| Thermal Resistance 3 mm x 3 mm | θ <sub>JA</sub>            | —    | 64   | —    | °C/W  | EIA/JEDEC                            |  |
| DFN                            | θ <sub>JC</sub>            | _    | 12   | _    | °C/W  | JES51-751-7,<br>4 Layer Board        |  |

# **TEMPERATURE SPECIFICATIONS (Note 1)**

**Note 1:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability.

#### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



Ratio.



Ratio.





FIGURE 2-4: Power Supply Rejection Ratio.





Ratio.



FIGURE 2-7: Power Supply Ripple Rejection vs. Voltage Drop.



FIGURE 2-8: Power Supply Ripple Rejection vs. Voltage Drop.







FIGURE 2-11: Noise Performance.



FIGURE 2-12: Dropout Voltage vs. Output Current.



FIGURE 2-13: Ground Current vs. Output Current.



Voltage.



FIGURE 2-15: Ground Current vs. Supply Voltage.

# 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| Pin Number<br>8-Pin DFN | Pin Number<br>SOT-223 | Pin Number<br>SOIC-8 | Pin Number<br>DDPAK | Pin Name | Description                                                                                                                                                               |
|-------------------------|-----------------------|----------------------|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                    | 1                     | 2                    | 2                   | IN       | Supply Input.                                                                                                                                                             |
| 7                       | 2, TAB                | 5, 6, 7, 8           | 3, TAB              | GND      | Ground: SOT-223 Pin 2 and TAB are<br>internally connected. SOIC-8 Pins 5<br>through 8 are internally connected.                                                           |
| 3, 4                    | 3                     | 3                    | 4                   | OUT      | Regulator Output: Pins 3 and 4 must be tied together.                                                                                                                     |
| 5                       | _                     | _                    | _                   | NC       | Not Connected.                                                                                                                                                            |
| 8                       |                       | 1                    | 1                   | EN       | Enable (Input): CMOS-compatible<br>control input. Logic-High = Enable;<br>Logic-Low = Shutdown.                                                                           |
| _                       | _                     | 4 (Fixed)            | 5 (Fixed)           | ВҮР      | Reference Bypass: Connect external<br>470 pF capacitor to GND to reduce<br>output noise. Can be left open. For<br>1.8V or 2.5V operation, see Application<br>Information. |
| 6                       | _                     | 4 (Adjustable)       | 5 (Adjustable)      | ADJ      | Adjust (Input): Feedback input.<br>Connect to resistive voltage-divider<br>network.                                                                                       |
| EP                      | _                     | _                    | _                   | ePad     | Exposed Thermal Pad: Connect to GND for best thermal performance.                                                                                                         |

#### TABLE 3-1: PIN FUNCTION TABLE

# 4.0 APPLICATIONS INFORMATION

#### 4.1 Enable/Shutdown

Enable is not available on devices in the SOT-223 (S) package.

Forcing EN (enable/shutdown) high (> 2V) enables the regulator. EN is compatible with CMOS logic. If the enable/shutdown feature is not required, connect EN to IN (supply input).

#### 4.2 Input Capacitor

A 1  $\mu$ F capacitor should be placed from IN to GND if there is more than 10 inches of wire between the input and the AC filter capacitor or if a battery is used as the input.

#### 4.3 Output Capacitor

An output capacitor is required between OUT and GND to prevent oscillation. The minimum size of the output capacitor is dependent upon whether a reference bypass capacitor is used. 1  $\mu$ F minimum is recommended when C<sub>BYP</sub> is not used (see Figure 4-1). 2.2  $\mu$ F minimum is recommended when C<sub>BYP</sub> is 470 pF (see Figure 4-2). Larger values improve the regulator's transient response.

The output capacitor should have an ESR (equivalent series resistance) of about  $1\Omega$  and a resonant frequency above 1 MHz. Ultra-low-ESR and ceramic capacitors can cause a low amplitude oscillation on the output and/or underdamped transient response. Most tantalum or aluminum electrolytic capacitors are adequate; film types will work, but are more expensive. Since many aluminum electrolytics have electrolytes that freeze at about  $-30^{\circ}$ C, solid tantalums are recommended for operation below  $-25^{\circ}$ C.

At lower values of output current, less output capacitance is needed for output stability. The capacitor can be reduced to 0.47  $\mu$ F for current below 10 mA or 0.33  $\mu$ F for currents below 1 mA.

# 4.4 No-Load Stability

The MIC5209 will remain stable and in regulation with no load (other than the internal voltage divider) unlike many other voltage regulators. This is especially important in CMOSRAM keep-alive applications.

#### 4.5 Reference Bypass Capacitor

Reference bypass (BYP) is available only on devices in SOIC-8 and DDPAK packages.

BYP is connected to the internal voltage reference. A 470 pF capacitor ( $C_{BYP}$ ) connected from BYP to GND quiets this reference, providing a significant reduction in output noise (ultra-low-noise performance). Because

 $C_{BYP}$  reduces the phase margin, the output capacitor should be increased to at least 2.2  $\mu F$  to maintain stability.

The start-up speed of the MIC5209 is inversely proportional to the size of the reference bypass capacitor. Applications requiring a slow ramp-up of output voltage should consider larger values of  $C_{BYP}$  Likewise, if rapid turn-on is necessary, consider omitting  $C_{BYP}$ 

If output noise is not a major concern, omit  $\mathrm{C}_{\mathrm{BYP}}$  and leave BYP open.

#### 4.6 Thermal Considerations

The SOT-223 has a ground tab that allows it to dissipate more power than the SOIC-8 (refer to the Slot-1 Power Supply sub-section for details). At +25°C ambient, it will operate reliably at 1.6W dissipation with "worst-case" mounting (no ground plane, minimum trace widths, and FR4 printed circuit board).

Thermal resistance values for the SOIC-8 represent typical mounting on a 1"-square, copper-clad, FR4 circuit board. For greater power dissipation, SOIC-8 versions of the MIC5209 feature a fused internal lead frame and die bonding arrangement that reduces thermal resistance when compared to standard SOIC-8 packages.

TABLE 4-1: MIC5209 THERMAL RESISTANCE

| Package      | $\theta_{JA}$ | θ <sub>JC</sub> |
|--------------|---------------|-----------------|
| SOT-223 (S)  | 62°C/W        | 15°C/W          |
| SOIC-8 (M)   | 50°C/W        | 25°C/W          |
| DDPAK (U)    | 31.4°C/W      | 3°C/W           |
| 3x3 DFN (ML) | 64°C/W        | 12°C/W          |

Multilayer boards with a ground plane, wide traces near the pads, and large supply-bus lines will have better thermal conductivity and will also allow additional power dissipation.

For additional heat sink characteristics, refer to Application Hint 17. For a full discussion of heat sinking and thermal effects on voltage regulators, refer to the "Regulator Thermals" section of the Designing with Low-Dropout Voltage Regulators handbook.

#### 4.7 Low-Voltage Operation

The MIC5209-1.8 and MIC5209-2.5 require special consideration when used in voltage-sensitive systems. They may momentarily overshoot their nominal output voltages unless appropriate output and bypass capacitor values are chosen.

During regulator power up, the pass transistor is fully saturated for a short time, while the error amplifier and voltage reference are being powered up more slowly from the output (see Functional Diagrams). Selecting larger output and bypass capacitors allows additional time for the error amplifier and reference to turn on and prevent overshoot.

To ensure that no overshoot is present when starting up into a light load (100  $\mu$ A), use a 4.7  $\mu$ F output capacitance and 470 pF bypass capacitance. This slows the turn-on enough to allow the regulator to react and keep the output voltage from exceeding its nominal value. At heavier loads, use a 10  $\mu$ F output capacitance and 470 pF bypass capacitance. Lower values of output and bypass capacitance can be used, depending on the sensitivity of the system.

Applications that can withstand some overshoot on the output of the regulator can reduce the output capacitor and/or reduce or eliminate the bypass capacitor. Applications that are not sensitive to overshoot due to power-on reset delays can use normal output and bypass capacitor configurations.

Please note the junction temperature range of the regulator with an output less than 2.5V (fixed and adjustable) is  $0^{\circ}$ C to +125°C.

#### 4.8 Fixed Regulator Applications

Figure 4-1 shows a basic MIC5209-x.xYM (SOIC-8) fixed-voltage regulator circuit. See Figure 5 for a similar configuration using the more thermally-efficient MIC5209-x.xYS (SOT-223). A 1  $\mu$ F minimum output capacitor is required for basic fixed-voltage applications.





Low-Noise Fixed-Voltage

Figure 4-2 includes the optional 470 pF noise bypass capacitor between BYP and GND to reduce output noise. Note that the minimum value of  $C_{OUT}$  must be increased when the bypass capacitor is used.



FIGURE 4-2: Ultra-Low-Noise Fixed-Voltage Application.

#### 4.9 Adjustable Regulator Applications

The MIC5209YM, MIC5209YU, and MIC5209YML can be adjusted to a specific output voltage by using two external resistors (Figure 4-3). The resistors set the output voltage based on the equation:

#### **EQUATION 4-1:**

$$V_{OUT} = 1.242 V \times \left(1 + \frac{R2}{R1}\right)$$

This equation is correct due to the configuration of the bandgap reference. The bandgap voltage is relative to the output, as seen in the Functional Diagrams. Traditional regulators normally have the reference voltage relative to ground; therefore, their equations are different from the equation for the MIC5209Y.

Although ADJ is a high-impedance input and, for best performance, R2 should not exceed 470  $k\Omega.$ 



FIGURE 4-3: Low-Noise Adjustable-Voltage Application.

Figure 4-4 includes the optional 470 pF bypass capacitor from ADJ to GND to reduce output noise.



FIGURE 4-4:Ultra-Low-Noise AdjustableApplication.

# 4.10 Slot-1 Power Supply

Intel's Pentium II processors have a requirement for a  $2.5V \pm 5\%$  power supply for a clock synthesizer and its associated loads. The current requirement for the 2.5V supply is dependent upon the clock synthesizer used,

the number of clock outputs, and the type of level shifter (from core logic levels to 2.5V levels). Intel estimates a "worst-case" load of 320 mA.

The MIC5209 was designed to provide the 2.5V power requirement for Slot-1 applications. Its guaranteed performance of  $2.5V \pm 3\%$  at 500 mA allows adequate margin for all systems, and the dropout voltage of 500 mV means that it operates from a "worst-case" 3.3V supply where the voltage can be as low as 3.0V.



FIGURE 4-5: Slot-1 Power Supply.

A Slot-1 power supply (Figure 4-5) is easy to implement. Only two capacitors are necessary, and their values are not critical.  $C_{IN}$  bypasses the internal circuitry and should be at least 0.1 µF.  $C_{OUT}$  provides output filtering, improves transient response, and compensates the internal regulator control loop. Its value should be at least 22 µF.  $C_{IN}$  and  $C_{OUT}$  can be increased as much as desired.

#### 4.10.1 SLOT-1 POWER SUPPLY POWER DISSIPATION

Powered from a 3.3V supply, the Slot-1 power supply illustrated in Figure 4-5 has a nominal efficiency of 75%. At the maximum anticipated Slot-1 load (320 mA), the nominal power dissipation is only 256 mW.

The SOT-223 package has sufficient thermal characteristics for wide design margins when mounted on a single-layer copper-clad printed circuit board. The power dissipation of the MIC5209 is calculated using the voltage drop across the device output current plus supply voltage ground current.

Considering "worst-case" tolerances, the power dissipation could be as high as:

#### EQUATION 4-2:

$$(V_{IN(MAX)} - V_{OUT(MAX)}) \times I_{OUT} + V_{IN(MAX)} \times I_{GND}$$

So:

#### **EQUATION 4-3:**

$$[(3.6V - 2.375V) \times 320mA] + (3.6V \times 4mA)$$

Resulting in:

#### **EQUATION 4-4:**

$$P_D = 407 mW$$

Using the maximum junction temperature of +125°C and a  $\theta_{JC}$  of 15°C/W for the SOT-223, 25°C/W for the SOIC-8, or 3°C/W for the DDPAK package, the following worst-case heat-sink thermal resistance ( $\theta_{SA}$ ) requirements are:

#### **EQUATION 4-5:**

$$\theta_{JA} = \frac{T_{J(MAX)} - T_A}{P_D}$$

Where:  $\theta_{SA} = \theta_{JA} - \theta_{JC}$ 

Table 4-2 and Figure 4-6 show that the Slot-1 powersupply application can be implemented with a minimumfootprint layout.

TABLE 4-2: MAXIMUM ALLOWABLE THERMAL RESISTANCE

| T <sub>A</sub>             | +40°C   | +50°C   | +60°C   | +70°C   |
|----------------------------|---------|---------|---------|---------|
| $\theta_{JA}$ Limit        | 209°C/W | 184°C/W | 160°C/W | 135°C/W |
| θ <sub>SA</sub><br>SOT-223 | 194°C/W | 169°C/W | 145°C/W | 120°C/W |
| θ <sub>SA</sub><br>SOIC-8  | 184°C/W | 159°C/W | 135°C/W | 110°C/W |
| θ <sub>SA</sub><br>DDPAK   | 206°C/W | 181°C/W | 157°C/W | 132°C/W |

Figure 4-6 shows the necessary copper pad area to obtain specific heatsink thermal resistance ( $\theta_{SA}$ ) values. The  $\theta_{SA}$  values highlighted in Table 4-2 require much less than 500 mm<sup>2</sup> of copper and, per Figure 4-6, can be easily accomplished with the minimum footprint.



Resistance.

# 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(€3)<br>*<br>•, ▲, ♥<br>mark).      | Product code or customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (@3)<br>can be found on the outer packaging for this package.<br>Pin one index is identified by a dot, delta up, or delta down (triangle |
|--------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the ever<br>be carried<br>characters<br>the corpora<br>Underbar ( | t the full Microchip part number cannot be marked on one line, it will<br>l over to the next line, thus limiting the number of available<br>for customer-specific information. Package may or may not include<br>ate logo.<br>() and/or Overbar ( <sup>-</sup> ) symbol may not be to scale.                                                                                                                                                                                         |







#### 5-Lead DDPAK Package Outline and Recommended Land Pattern

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-012B





#### 8-Lead 3 mm x 3 mm DFN Package Outline and Recommended Land Pattern





#### 8-Lead SOIC Package Outline and Recommended Land Pattern

# **MIC5209**

NOTES:

# APPENDIX A: REVISION HISTORY

# **Revision A (February 2017)**

- Converted Micrel document MIC5209 to Microchip data sheet DS20005720A.
- Minor text changes throughout.
- Updated TO-263-5 packaging spec to DDPAK.
- Updated Thermal Resistance values to be current with Microchip packaging.