

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### **Freescale Semiconductor**

Data Sheet: Technical Data

#### Document Number: K12P80M50SF4

Rev. 4.1, 08/2013

## K12P80M50SF4

## K12 Sub-Family

Supports the following: MK12DX128VLK5, MK12DX256VLK5, MK12DN512VLK5

#### **Features**

- · Operating Characteristics
  - Voltage range: 1.71 to 3.6 V
  - Flash write voltage range: 1.71 to 3.6 V
  - Temperature range (ambient): -40 to 105°C
- Performance
  - Up to 50 MHz ARM Cortex-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz
- Memories and memory interfaces
  - Up to 512 KB of program flash for devices without FlexNVM
  - Up to 256 KB program flash for devices with FlexNVM.
  - 64 KB FlexNVM on FlexMemory devices
  - 4 KB FlexRAM on FlexMemory devices
  - Up to 64 KB RAM
  - Serial programming interface (EzPort)
- Clocks
  - 3 to 32 MHz crystal oscillator
  - 32 kHz crystal oscillator
  - Multi-purpose clock generator
- System peripherals
  - Multiple low-power modes to provide power optimization based on application requirements
  - 16-channel DMA controller, supporting up to 63 request sources
  - External watchdog monitor
  - Software watchdog
  - Low-leakage wakeup unit



- Security and integrity modules
  - Hardware CRC module to support fast cyclic redundancy checks
  - 128-bit unique identification (ID) number per chip
- Human-machine interface
  - General-purpose input/output
- Analog modules
  - 16-bit SAR ADC
  - 12-bit DAC
  - Two analog comparators (CMP) containing a 6-bit DAC and programmable reference input
  - Voltage reference
- · Timers
  - Programmable delay block
  - Eight-channel motor control/general purpose/PWM timer
  - Two 2-channel general purpose timers, one with quadrature decoder functionality
  - Periodic interrupt timers
  - 16-bit low-power timer
  - Carrier modulator transmitter
  - Real-time clock
- Communication interfaces
  - USB Device Charger detect
  - Two SPI modules
  - Two I2C modules
  - Four UART modules
  - I2S module





# **Table of Contents**

| 1 Orde   | ring parts                                        | 3  | 5.4    | Therm   | nal specifications2                                  | 20 |
|----------|---------------------------------------------------|----|--------|---------|------------------------------------------------------|----|
| 1.1      | Determining valid orderable parts                 | 3  |        | 5.4.1   | Thermal operating requirements2                      | 21 |
| 2 Part i | dentification                                     | 3  |        | 5.4.2   | Thermal attributes                                   | 21 |
| 2.1      | Description                                       | 3  | 6 Peri | pheral  | operating requirements and behaviors2                | 22 |
| 2.2      | Format                                            | 3  | 6.1    | Core r  | modules2                                             | 22 |
| 2.3      | Fields                                            | 3  |        | 6.1.1   | JTAG electricals                                     | 22 |
| 2.4      | Example                                           | 4  | 6.2    | Syster  | m modules2                                           | 25 |
| 2.5      | Small package marking                             | 4  | 6.3    | Clock   | modules2                                             | 25 |
| 3 Term   | inology and guidelines                            | 5  |        | 6.3.1   | MCG specifications                                   | 25 |
| 3.1      | Definition: Operating requirement                 | 5  |        | 6.3.2   | Oscillator electrical specifications2                | 27 |
| 3.2      | Definition: Operating behavior                    | 5  |        | 6.3.3   | 32 kHz oscillator electrical characteristics2        | 29 |
| 3.3      | Definition: Attribute                             | 6  | 6.4    | Memo    | ries and memory interfaces                           | 30 |
| 3.4      | Definition: Rating                                | 6  |        | 6.4.1   | Flash electrical specifications                      | 30 |
| 3.5      | Result of exceeding a rating                      | 7  |        | 6.4.2   | EzPort switching specifications                      | 33 |
| 3.6      | Relationship between ratings and operating        |    | 6.5    | Securi  | ity and integrity modules                            | 34 |
| 1        | requirements                                      | 7  | 6.6    | Analog  | g                                                    | 34 |
| 3.7      | Guidelines for ratings and operating requirements | 8  |        | 6.6.1   | ADC electrical specifications                        | 34 |
| 3.8      | Definition: Typical value                         | 8  |        | 6.6.2   | CMP and 6-bit DAC electrical specifications3         | 38 |
| 3.9      | Typical value conditions                          | 9  |        | 6.6.3   | 12-bit DAC electrical characteristics                | 41 |
| 4 Ratin  | gs                                                | 9  |        | 6.6.4   | Voltage reference electrical specifications          | 44 |
| 4.1      | Thermal handling ratings                          | 9  | 6.7    | Timers  | 34                                                   | 45 |
| 4.2      | Moisture handling ratings                         | 10 | 6.8    | Comm    | nunication interfaces4                               | 45 |
| 4.3      | ESD handling ratings                              | 10 |        | 6.8.1   | DSPI switching specifications (limited voltage       |    |
| 4.4      | Voltage and current operating ratings             | 10 |        |         | range)                                               | 45 |
| 5 Gene   | eral                                              | 10 |        | 6.8.2   | DSPI switching specifications (full voltage range).4 | 47 |
| 5.1      | AC electrical characteristics                     | 11 |        | 6.8.3   | I2C switching specifications                         | 49 |
| 5.2      | Nonswitching electrical specifications            | 11 |        | 6.8.4   | UART switching specifications4                       | 49 |
| !        | 5.2.1 Voltage and current operating requirements  | 11 |        | 6.8.5   | Normal Run, Wait and Stop mode performance           |    |
| !        | 5.2.2 LVD and POR operating requirements          | 12 |        |         | over the full operating voltage range                | 49 |
| !        | 5.2.3 Voltage and current operating behaviors     | 13 |        | 6.8.6   | VLPR, VLPW, and VLPS mode performance                |    |
| !        | 5.2.4 Power mode transition operating behaviors   | 13 |        |         | over the full operating voltage range                | 51 |
| !        | 5.2.5 Power consumption operating behaviors       | 14 | 7 Dim  | ensions | s                                                    | 53 |
|          | 5.2.6 EMC radiated emissions operating behaviors  | 18 | 7.1    | Obtain  | ning package dimensions                              | 53 |
| !        | 5.2.7 Designing with radiated emissions in mind   | 19 | 8 Pind | out     |                                                      | 53 |
| !        | 5.2.8 Capacitance attributes                      | 19 | 8.1    | K12 S   | ignal Multiplexing and Pin Assignments               | 53 |
| 5.3      | Switching specifications                          | 19 | 8.2    | K12 P   | inouts                                               | 57 |
| !        | 5.3.1 Device clock specifications                 | 19 | 9 Rev  | ision H | istory                                               | 58 |
| !        | 5.3.2 General switching specifications            | 20 |        |         |                                                      |    |



## 1 Ordering parts

#### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK12 and MK12.

#### 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K12                                                                                      |
| А     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...



#### rarı identification

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                         |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Т     | Temperature range (°C)      | • V = -40 to 105<br>• C = -40 to 85                                                                                                                                                                                                                                                                                                                                                                  |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                           |
| N     | Packaging type              | R = Tape and reel (Blank) = Trays                                                                                                                                                                                                                                                                                                                                                                    |

# 2.4 Example

This is an example part number:

MK12DX128VLK5

# 2.5 Small package marking

In an effort to save space, small package devices use special marking on the chip. These markings have the following format:

Q##CFTPP

This table lists the possible values for each field in the part number for small packages (not all combinations are valid):



| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | MC = 121 MAPBGA                                                                            |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |
|----------------------|-----------------------|
| MK12DX256VLF5        | M12GHVLF              |
| MK12DN512VLH5        | M12G9VLH              |

# 3 Terminology and guidelines

### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### **3.1.1 Example**

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |



reminology and guidelines

### 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

## 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 3.5 Result of exceeding a rating



## 3.6 Relationship between ratings and operating requirements



## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

### 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:





## 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.



## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

### 4.4 Voltage and current operating ratings

| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                         | _                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| $V_{BAT}$        | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

#### 5 General



#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

### 5.2 Nonswitching electrical specifications

## 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                              | Min.                   | Max.                 | Unit | Notes |
|------------------------------------|------------------------------------------------------------------------------------------|------------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                                                           | 1.71                   | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                                                    | 1.71                   | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                   | 0.1                  | V    |       |
| V <sub>SS</sub> - V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                   | 0.1                  | V    |       |
| V <sub>BAT</sub>                   | RTC battery supply voltage                                                               | 1.71                   | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                       |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                        | $0.7 \times V_{DD}$    | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                        | $0.75 \times V_{DD}$   | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                        |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                        | _                      | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                        | _                      | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                         | 0.06 × V <sub>DD</sub> | _                    | V    |       |
| I <sub>ICIO</sub>                  | I/O pin DC injection current — single pin                                                |                        |                      |      | 1     |
|                                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                        |                      | mA   |       |
|                                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                     | _                    |      |       |
|                                    |                                                                                          | _                      | +3                   |      |       |

Table continues on the next page...



#### Genera

Table 1. Voltage and current operating requirements (continued)

| Symbol              | Description                                                                                                                                                                                                              | Min.                  | Max.    | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|------|-------|
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins  • Negative current injection  • Positive current injection | -25<br>—              | <br>+25 | mA   |       |
| $V_{RAM}$           | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                           | 1.2                   | _       | V    |       |
| V <sub>RFVBAT</sub> | V <sub>BAT</sub> voltage required to retain the VBAT register file                                                                                                                                                       | V <sub>POR_VBAT</sub> | _       | V    |       |

<sup>1.</sup> All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.

#### 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$        | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$        | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$        | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{\text{LVW4H}}$ | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | 80   | _    | mV   |       |
| $V_{LVDL}$         | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$        | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$        | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$        | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$        | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| $V_{HYSL}$         | Low-voltage inhibit reset/recover hysteresis — low range    | _    | 60   | _    | mV   |       |
| $V_{BG}$           | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |



1. Rising threshold is the sum of falling threshold and hysteresis voltage

Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

## 5.2.3 Voltage and current operating behaviors

#### Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                          | Min.                  | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                            |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -9 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -3 mA                          | V <sub>DD</sub> - 0.5 | _    | V    |       |
|                  | Output high voltage — low drive strength                                             |                       |      |      |       |
|                  | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V, I <sub>OH</sub> = -2 mA                           | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA              | V <sub>DD</sub> - 0.5 | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                              | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                             |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$  | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA                 | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                              |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$  | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA               | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                               | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                      |                       |      |      |       |
|                  | @ full temperature range                                                             | _                     | 1.0  | μA   | 1     |
|                  | • @ 25 °C                                                                            | _                     | 0.1  | μΑ   |       |
| l <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                           | _                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                              | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                            | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                          | 22                    | 50   | kΩ   | 3     |

<sup>1.</sup> Tested by ganged leakage method

<sup>2.</sup> Measured at Vinput = V<sub>SS</sub>

<sup>3.</sup> Measured at Vinput =  $V_{DD}$ 



General

#### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

• CPU and system clocks = 50 MHz

• Bus clock = 50 MHz

• Flash clock = 25 MHz

• MCG mode: FEI

Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                               | Min. | Max.                                | Unit | Notes |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                     | μs   | 1     |
|                  | • 1.71 V/(V <sub>DD</sub> slew rate) ≤ 300 μs                                                                                                                             | _    | 300                                 |      |       |
|                  | • 1.71 V/(V <sub>DD</sub> slew rate) > 300 μs                                                                                                                             | _    | 1.7 V / (V <sub>DD</sub> slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                               | _    | 135                                 | μs   |       |
|                  | VLLS1 → RUN                                                                                                                                                               | _    | 135                                 | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                               | _    | 85                                  | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                               | _    | 85                                  | μs   |       |
|                  | • LLS → RUN                                                                                                                                                               | _    | 6                                   | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                              | _    | 5.2                                 | μs   |       |
|                  | • STOP → RUN                                                                                                                                                              | _    | 5.2                                 | μs   |       |

<sup>1.</sup> Normal boot (FTFL\_OPT[LPBOOT]=1)

#### 5.2.5 Power consumption operating behaviors

Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | _    | _     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page...



Table 6. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from flash   |      |       |      |      | 3, 4  |
|                       | • @ 1.8 V                                                                     | _    | 17.04 | 19.3 | mA   |       |
|                       | • @ 3.0 V                                                                     |      |       | 10.0 |      |       |
|                       | • @ 25°C                                                                      | _    | 17.01 | 18.9 | mA   |       |
|                       | • @ 125°C                                                                     | _    | 19.8  | 21.3 | mA   |       |
| I <sub>DD_WAIT</sub>  | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    | _    | 7.95  | 9.5  | mA   | 2     |
| I <sub>DD_WAIT</sub>  | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _    | 5.88  | 7.4  | mA   | 5     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    | _    | 320   | 436  | μA   |       |
|                       | @ -40 to 25°C     @ 50°C                                                      |      | 360   | 489  |      |       |
|                       | • @ 70°C                                                                      |      | 410   | 620  |      |       |
|                       | • @ 105°C                                                                     |      | 610   | 1100 |      |       |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 754   | _    | μΑ   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.1   | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | _    | 437   | _    | μA   | 8     |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V  • @ -40 to 25°C                    | _    | 7.33  | 24.2 | μΑ   |       |
|                       | • @ 50°C                                                                      |      | 14    | 32   |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                         |      | 28    | 48   |      |       |
|                       | 9 100 0                                                                       |      | 110   | 280  |      |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        | _    | 3.14  | 4.8  | μA   |       |
|                       | @ -40 to 25°C     @ 50°C                                                      |      | 6.48  | 28.3 |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                         |      | 13.85 | 44.6 |      |       |
|                       | 9 W 105 C                                                                     |      | 55.53 | 71.3 |      |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 | _    | 2.19  | 3.4  | μΑ   |       |
|                       | • @ -40 to 25°C                                                               |      | 4.35  | 4.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                          |      | 8.92  | 24.6 |      |       |
|                       | • @ 105°C                                                                     |      | 35.33 | 45.3 |      |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 | _    | 1.77  | 3.1  | μA   |       |
|                       | @ -40 to 25°C     @ 50°C                                                      |      | 2.81  | 13.8 |      |       |
|                       | • @ 70°C                                                                      |      | 5.20  | 22.3 |      |       |
|                       | • @ 105°C                                                                     |      | 19.88 | 34.2 |      |       |

Table continues on the next page...



#### Genera

Table 6. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V  • @ -40 to 25°C                 | _    | 1.03  | 1.8  | μΑ   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | _    | 0.543 | 1.1  | μΑ   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _    | 0.359 | 0.95 | μA   |       |
|                       | • @ –40 to 25°C                                                                |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ –40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

#### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL





Figure 2. Run mode supply current vs. core frequency







Figure 3. VLPR mode supply current vs. core frequency

#### 5.2.6 EMC radiated emissions operating behaviors

Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 19   | dΒμV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 21   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150-500              | 19   | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 11   | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | L    | _    | 3, 4  |

- 1. This data was collected on a MK20DN128VLH5 64pin LQFP device.
- 2. Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



- 3.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 12 \,^{\circ}\text{MHz}$  (crystal),  $f_{SYS} = 48 \,^{\circ}\text{MHz}$ ,  $f_{BUS} = 48 \,^{\circ}\text{MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

#### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching specifications

#### 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
|                          | Normal run mode                | 9    | •    |      |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 50   | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | _    | 50   | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR</sub>       | LPTMR clock                    | _    | 25   | MHz  |       |
|                          | VLPR mode <sup>1</sup>         |      |      |      |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 4    | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | _    | 4    | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | _    | 1    | MHz  |       |
| f <sub>ERCLK</sub>       | External reference clock       | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock |      | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  |      | 4    | MHz  |       |



#### General

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

#### 5.3.2 General switching specifications

These general purpose specifications apply to all pins configured for:

- GPIO signaling
- Other peripheral module signaling not explicitly stated elsewhere

Table 10. General switching specifications

| Symbol | Description                                                                                                 | Min. | Max. | Unit             | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns               | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns               | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns               | 3     |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                  | 4     |
|        | Slew disabled                                                                                               |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 13   | ns               |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 7    | ns               |       |
|        | Slew enabled                                                                                                |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns               |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 24   | ns               |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                  | 5     |
|        | Slew disabled                                                                                               |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 12   | ns               |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                                                                              | _    | 6    | ns               |       |
|        | Slew enabled                                                                                                |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns               |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                                                                              | _    | 24   | ns               |       |

<sup>1.</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.

- 4. 75 pF load
- 5. 15 pF load

<sup>2.</sup> The greater synchronous and asynchronous timing must be met.

<sup>3.</sup> This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.



## 5.4 Thermal specifications

#### 5.4.1 Thermal operating requirements

Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                                     | 80 LQFP | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 50      | °C/W | 1, 2  |
| Four-layer (2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 35      | °C/W | 1, 3  |
| Single-layer (1s) | R <sub>0JMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 39      | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 29      | °C/W | 1,3   |
| _                 | R <sub>eJB</sub>  | Thermal resistance, junction to board                                                           | 19      | °C/W | 4     |
| _                 | R <sub>θJC</sub>  | Thermal resistance, junction to case                                                            | 8       | °C/W | 5     |
|                   | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 2       | °C/W | 6     |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

<sup>2.</sup> Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.



#### reripheral operating requirements and behaviors

- 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions—Forced Convection (Moving Air)* with the board horizontal.
- 4. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.
- 5. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 6. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)*.

## 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 JTAG electricals

Table 12. JTAG limited voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 20   | _    | ns   |
|        | Serial Wire Debug                                  | 10   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |
| J11    | TCLK low to TDO data valid                         | _    | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 17   | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



## Table 13. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



Figure 4. Test clock input timing





Figure 5. Boundary scan (JTAG) timing



**Figure 6. Test Access Port timing** 





Figure 7. TRST timing

# 6.2 System modules

There are no specifications necessary for the device's system modules.

#### 6.3 Clock modules

## 6.3.1 MCG specifications

Table 14. MCG specifications

| Symbol                   | Description                                                                                                    | Min.                            | Тур.      | Max.    | Unit              | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------|
| f <sub>ints_ft</sub>     | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                           | _                               | 32.768    | _       | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25                           | _         | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM only        | _                               | ± 0.2     | ± 0.5   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over voltage and temperature                           | _                               | +0.5/-0.7 | ± 2     | %f <sub>dco</sub> | 1, 2  |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C     | _                               | ± 0.3     | ±1      | %f <sub>dco</sub> | 1, 2  |
| f <sub>intf_ft</sub>     | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C                            | _                               | 4         | _       | MHz               |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                              | 3                               | _         | 5       | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency — RANGE = 00                                                          | (3/5) x<br>f <sub>ints_t</sub>  | _         | _       | kHz               |       |
| f <sub>loc_high</sub>    | Loss of external clock minimum frequency — RANGE = 01, 10, or 11                                               | (16/5) x<br>f <sub>ints_t</sub> | _         | _       | kHz               |       |

Table continues on the next page...