Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China Rev. 4, 07/2016 #### **NXP Semiconductors** Data Sheet: Technical Data ### MKE06P80M48SF0 # **KE06 Sub-Family Data Sheet** Supports the following: MKE06Z64VLD4(R), MKE06Z128VLD4(R), MKE06Z64VQH4(R), MKE06Z128VQH4(R), MKE06Z64VLH4(R), MKE06Z128VLH4(R), MKE06Z64VLK4(R), and MKE06Z128VLK4(R) #### **Key features** - Operating characteristics - Voltage range: 2.7 to 5.5 V - Flash write voltage range: 2.7 to 5.5 V - Temperature range (ambient): -40 to 105°C - · Performance - Up to 48 MHz ARM® Cortex-M0+ core - Single cycle 32-bit x 32-bit multiplier - Single cycle I/O access port - Memories and memory interfaces - Up to 128 KB flash - Up to 16 KB RAM - · Clocks - Oscillator (OSC) supports 32.768 kHz crystal or 4 MHz to 24 MHz crystal or ceramic resonator; choice of low power or high gain oscillators - Internal clock source (ICS) internal FLL with internal or external reference, 37.5 kHz pre-trimmed internal reference for 48 MHz system clock - Internal 1 kHz low-power oscillator (LPO) - System peripherals - Power management module (PMC) with three power modes: Run, Wait, Stop - Low-voltage detection (LVD) with reset or interrupt, selectable trip points - Watchdog with independent clock source (WDOG) - Programmable cyclic redundancy check module (CRC) - Serial wire debug interface (SWD) - Aliased SRAM bitband region (BIT-BAND) - Bit manipulation engine (BME) - · Security and integrity modules - 80-bit unique identification (ID) number per chip - Human-machine interface - Up to 71 general-purpose input/output (GPIO) - Two 32-bit keyboard interrupt modules (KBI) - External interrupt (IRQ) - · Analog modules - One up to 16-channel 12-bit SAR ADC, operation in Stop mode, optional hardware trigger (ADC) - Two analog comparators containing a 6-bit DAC and programmable reference input (ACMP) - Timers - One 6-channel FlexTimer/PWM (FTM) - Two 2-channel FlexTimer/PWM (FTM) - One 2-channel periodic interrupt timer (PIT) - One pulse width timer (PWT) - One real-time clock (RTC) - · Communication interfaces - Two SPI modules (SPI) - Up to three UART modules (UART) - Two I2C modules (I2C) - One MSCAN module (MSCAN) - Package options - 80-pin LQFP - 64-pin QFP/LQFP - 44-pin LQFP NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products. # **Table of Contents** | 1 | Ord | ering par | ts4 | |---|------|-----------|-----------------------------------| | | 1.1 | Determ | ining valid orderable parts | | 2 | Part | identific | eation4 | | | 2.1 | Descrip | otion4 | | | 2.2 | Format | 4 | | | 2.3 | Fields | 4 | | | 2.4 | Examp | le5 | | 3 | Para | meter cl | assification5 | | 4 | Rati | ngs | 6 | | | 4.1 | Therma | al handling ratings6 | | | 4.2 | Moistu | re handling ratings6 | | | 4.3 | ESD ha | andling ratings6 | | | 4.4 | Voltage | e and current operating ratings | | 5 | Gen | eral | 7 | | | 5.1 | Nonsw | itching electrical specifications | | | | 5.1.1 | DC characteristics | | | | 5.1.2 | Supply current characteristics | | | | 5.1.3 | EMC performance | | | 5.2 | Switchi | ing specifications | | | | 5.2.1 | Control timing | | | | 5.2.2 | FTM module timing | | | 5.5 | HICHHI | a specifications | 10 | |---|------|-----------------------|---------------------------------------------|----| | | | 5.3.1 | Thermal operating requirements | 18 | | | | 5.3.2 | Thermal characteristics | 19 | | 6 | Peri | pheral o <sub>l</sub> | perating requirements and behaviors | 20 | | | 6.1 | Core m | odules | 20 | | | | 6.1.1 | SWD electricals | 20 | | | 6.2 | Externa | al oscillator (OSC) and ICS characteristics | 21 | | | 6.3 | NVM s | pecifications | 23 | | | 6.4 | Analog | | 24 | | | | 6.4.1 | ADC characteristics | 24 | | | | 6.4.2 | Analog comparator (ACMP) electricals | 27 | | | 6.5 | Commu | unication interfaces | 27 | | | | 6.5.1 | SPI switching specifications | 27 | | | | 6.5.2 | MSCAN | 30 | | 7 | Dim | ensions. | | 31 | | | 7.1 | Obtaini | ng package dimensions | 31 | | 8 | Pinc | out | | 31 | | | 8.1 | Signal 1 | multiplexing and pin assignments | 31 | | | 8.2 | Device | pin assignment | 34 | | 9 | Rev | ision his | tory | 37 | ### 1 Ordering parts ### 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **nxp.com** and perform a part number search for the following device numbers: KE06Z. ### 2 Part identification ### 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 2.2 Format Part numbers for this device have the following format: Q KE## A FFF R T PP CC N ### 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | | | | | |-------|---------------------------|--------------------------------------------------------------------------------------------|--|--|--|--| | Q | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | | | | | KE## | Kinetis family | • KE06 | | | | | | Α | Key attribute | • Z = M0+ core | | | | | | FFF | Program flash memory size | • 128 = 128 KB | | | | | | R | Silicon revision | <ul><li>(Blank) = Main</li><li>A = Revision after main</li></ul> | | | | | | Т | Temperature range (°C) | • V = -40 to 105 | | | | | | PP | Package identifier | • LD = 44 LQFP (10 mm x 10 mm) | | | | | Table continues on the next page... | Field | Description | Values | |-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>QH = 64 QFP (14 mm x 14 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>LK = 80 LQFP (14 mm x 14 mm)</li> </ul> | | CC | Maximum CPU frequency (MHz) | • 4 = 48 MHz | | N | Packaging type | R = Tape and reel (Blank) = Trays | ### 2.4 Example This is an example part number: MKE06Z128VLK4 ### 3 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate: Table 1. Parameter classifications | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 ### 4 Ratings ### 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | 1 | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -6000 | +6000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C | -100 | +100 | mA | 3 | - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test. - Test was performed at 125 °C case temperature (Class II). - I/O pins pass ±100 mA I-test with I<sub>DD</sub> current limit at 400 mA. - I/O pins pass +50/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA. - Supply groups pass 1.5 V<sub>ccmax</sub>. - RESET pin was only tested with negative I-test due to product conditioning requirement. ### 4.4 Voltage and current operating ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in the following table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. **Symbol Description** Min. Unit Max. ٧ $V_{DD}$ Digital supply voltage 6.0 -0.3120 $I_{DD}$ Maximum current into V<sub>DD</sub> mΑ $V_{DD} + 0.3^{1}$ ٧ $V_{IN}$ Input voltage except true open drain pins -0.3-0.3Input voltage of true open drain pins -25 25 $I_D$ Instantaneous maximum current single pin limit (applies to all mΑ port pins) $V_{DDA}$ Analog supply voltage $V_{DD} - 0.3$ $V_{DD} + 0.3$ V Table 2. Voltage and current operating ratings ### 5 General ### 5.1 Nonswitching electrical specifications ### 5.1.1 DC characteristics This section includes information about power supply requirements and I/O pin characteristics. Table 3. DC characteristics | | Symbol | С | Descriptions | Min | Typical <sup>1</sup> | Max | Unit | | |---|--------|---|-------------------|-----|----------------------|-----|------|---| | Γ | _ | _ | Operating voltage | _ | 2.7 | _ | 5.5 | V | Table continues on the next page... KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 <sup>1.</sup> Maximum rating of V<sub>DD</sub> also applies to V<sub>IN</sub>. ### Nonswitching electrical specifications Table 3. DC characteristics (continued) | Symbol | С | | Descriptions | Min | Typical <sup>1</sup> | Max | Unit | | |------------------------------|---|-----------------------------|----------------------------------------------------|-----------------------------------|------------------------|-----|---------------------------|----| | V <sub>OH</sub> | Р | Output | All I/O pins, except PTA2 | 5 V, I <sub>load</sub> = -5 mA | V <sub>DD</sub> – 0.8 | _ | _ | ٧ | | | С | high<br>voltage | and PTA3, standard-<br>drive strength | 3 V, $I_{load} = -2.5 \text{ mA}$ | V <sub>DD</sub> – 0.8 | _ | _ | V | | | Р | | High current drive pins, | 5 V, $I_{load} = -20 \text{ mA}$ | $V_{DD}-0.8$ | | | V | | | С | | high-drive strength <sup>2</sup> | 3 V, $I_{load} = -10 \text{ mA}$ | $V_{DD} - 0.8$ | | _ | V | | I <sub>OHT</sub> | D | Output | Max total I <sub>OH</sub> for all ports | 5 V | _ | _ | -100 | mA | | | | high<br>current | | 3 V | _ | _ | -60 | | | V <sub>OL</sub> | Р | Output | All I/O pins, standard- | 5 V, $I_{load} = 5 \text{ mA}$ | | _ | 0.8 | V | | | С | low<br>voltage | drive strength | 3 V, $I_{load} = 2.5 \text{ mA}$ | | _ | 8.0 | V | | | Р | | High current drive pins, | 5 V, I <sub>load</sub> =20 mA | _ | _ | 8.0 | V | | | С | | high-drive strength <sup>2</sup> | 3 V, I <sub>load</sub> = 10 mA | _ | _ | 8.0 | V | | I <sub>OLT</sub> | D | Output | Max total I <sub>OL</sub> for all ports | 5 V | _ | _ | 100 | mA | | | | low<br>current | | 3 V | _ | _ | 60 | | | V <sub>IH</sub> | Р | Input | All digital inputs | 4.5≤V <sub>DD</sub> <5.5 V | $0.65 \times V_{DD}$ | _ | _ | ٧ | | | | high<br>voltage | | 2.7≤V <sub>DD</sub> <4.5 V | $0.70 \times V_{DD}$ | _ | _ | | | V <sub>IL</sub> | Р | Input low voltage | All digital inputs | 4.5≤V <sub>DD</sub> <5.5 V | _ | | 0.35 ×<br>V <sub>DD</sub> | V | | | | | | 2.7≤V <sub>DD</sub> <4.5 V | _ | _ | 0.30 ×<br>V <sub>DD</sub> | | | V <sub>hys</sub> | С | Input<br>hysteresi<br>s | All digital inputs | _ | 0.06 × V <sub>DD</sub> | _ | _ | mV | | I <sub>In</sub> | Р | Input<br>leakage<br>current | Per pin (pins in high impedance input mode) | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μΑ | | II <sub>INTOT</sub> I | С | | | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | _ | 2 | μА | | R <sub>PU</sub> | Р | | | _ | 30.0 | _ | 50.0 | kΩ | | R <sub>PU</sub> <sup>3</sup> | Р | Pullup resistors | PTA2 and PTA3 pins | _ | 30.0 | _ | 60.0 | kΩ | | I <sub>IC</sub> | D | DC | Single pin limit | $V_{IN} < V_{SS}, V_{IN} >$ | -2 | _ | 2 | mA | | | | | Total MCU limit, includes sum of all stressed pins | V <sub>DD</sub> | -5 | _ | 25 | | | C <sub>In</sub> | С | Input | capacitance, all pins | _ | | _ | 7 | pF | | V <sub>RAM</sub> | С | · · | M retention voltage | _ | 2.0 | _ | _ | V | | * HAIVI | | 10, | : Storition Tollago | | | | | | <sup>1.</sup> Typical values are measured at 25 $^{\circ}\text{C}.$ Characterized, not tested. #### Nonswitching electrical specifications - 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0 (64-pin and 80-pin packages only), and PTH1 (64-pin and 80-pin packages only) support high current output. - 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. - 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to $V_{SS}$ and $V_{DD}$ . PTA2 and PTA3 are true open drain I/O pins that are internally clamped to $V_{SS}$ . - 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger value. - 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock is present, or clock rate is very low (which would reduce overall power consumption). Table 4. LVD and POR specification | Symbol | С | Desc | ription | Min | Тур | Max | Unit | |--------------------|---|-------------------------------------|-------------------------------------------------------------------------|------|------|--------------|------| | V <sub>POR</sub> | D | POR re-arm voltage <sup>1</sup> | | 1.5 | 1.75 | 2.0 | V | | V <sub>LVDH</sub> | С | threshold—hig | Falling low-voltage detect threshold—high range (LVDV = 1) <sup>2</sup> | | 4.3 | 4.4 | V | | V <sub>LVW1H</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | V <sub>LVW2H</sub> | С | warning<br>threshold—<br>high range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | С | riigir range | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | V <sub>LVW4H</sub> | С | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | С | | High range low-voltage detect/warning hysteresis | | 100 | <del>_</del> | mV | | V <sub>LVDL</sub> | С | threshold—lov | Falling low-voltage detect threshold—low range (LVDV = 0) | | 2.61 | 2.66 | V | | V <sub>LVW1L</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 2.62 | 2.7 | 2.78 | V | | V <sub>LVW2L</sub> | С | warning<br>threshold—<br>low range | Level 2 falling<br>(LVWV = 01) | 2.72 | 2.8 | 2.88 | V | | V <sub>LVW3L</sub> | С | low range | Level 3 falling<br>(LVWV = 10) | 2.82 | 2.9 | 2.98 | V | | V <sub>LVW4L</sub> | С | | Level 4 falling<br>(LVWV = 11) | 2.92 | 3.0 | 3.08 | V | | V <sub>HYSDL</sub> | С | | Low range low-voltage detect hysteresis | | 40 | | mV | | V <sub>HYSWL</sub> | С | | low-voltage<br>hysteresis | _ | 80 | _ | mV | | $V_{BG}$ | Р | Buffered ban | dgap output 3 | 1.14 | 1.16 | 1.18 | V | - 1. Maximum is highest voltage that POR is guaranteed. - 2. Rising thresholds are falling threshold + hysteresis. - 3. voltage Factory trimmed at $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C I<sub>OH</sub>(mA) Figure 1. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (standard drive strength) ( $V_{DD}$ = 5 V) $I_{OH}(mA)$ Figure 2. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (standard drive strength) ( $V_{DD}$ = 3 V) Figure 3. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (high drive strength) ( $V_{DD}$ = 5 V) $I_{OH}(mA)$ Figure 4. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (high drive strength) ( $V_{DD}$ = 3 V) $I_{OH}(mA)$ $I_{OL}(mA)$ Figure 5. Typical $V_{OL}$ Vs. $I_{OL}$ (standard drive strength) ( $V_{DD} = 5 \text{ V}$ ) $I_{OL}(mA)$ Figure 6. Typical $V_{OL}$ Vs. $I_{OL}$ (standard drive strength) ( $V_{DD}$ = 3 V) 13 $I_{OL}(mA)$ Figure 7. Typical $V_{OL}$ Vs. $I_{OL}$ (high drive strength) ( $V_{DD} = 5 \text{ V}$ ) $I_{OL}(mA)$ Figure 8. Typical $V_{OL}$ Vs. $I_{OL}$ (high drive strength) ( $V_{DD} = 3 \text{ V}$ ) ### 5.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. Table 5. Supply current characteristics | С | Parameter | Symbol | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | Temp | |---|-----------------------------------------------------------------|------------------|------------------|---------------------|----------------------|------------------|------|---------------| | С | Run supply current FEI | RI <sub>DD</sub> | 48/24 MHz | 5 | 11.1 | _ | mA | -40 to 105 °C | | С | mode, all modules clocks<br>enabled; run from flash | | 24/24 MHz | | 8 | _ | | | | С | enabled, full from flash | | 12/12 MHz | | 5 | _ | | | | С | | | 1/1 MHz | | 2.4 | _ | | | | С | | | 48/24 MHz | 3 | 11 | _ | | | | С | | | 24/24 MHz | | 7.9 | _ | | | | С | | | 12/12 MHz | | 4.9 | _ | | | | | | | 1/1 MHz | | 2.3 | _ | | | | С | Run supply current FEI | RI <sub>DD</sub> | 48/24 MHz | 5 | 7.8 | _ | mA | -40 to 105 °C | | С | mode, all modules clocks disabled and gated; run | | 24/24 MHz | | 5.5 | _ | | | | С | from flash | | 12/12 MHz | | 3.8 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | С | | | 48/24 MHz | 3 | 7.7 | _ | | | | С | | | 24/24 MHz | | 5.4 | _ | | | | С | | | 12/12 MHz | | 3.7 | _ | | | | С | | | 1/1 MHz | | 2.2 | _ | | | | С | Run supply current FBE | $RI_{DD}$ | 48/24 MHz | 5 | 14.7 | _ | mA | -40 to 105 °C | | Р | mode, all modules clocks<br>enabled; run from RAM | | 24/24 MHz | | 9.8 | 14.9 | | | | С | | | 12/12 MHz | | 6 | _ | | | | С | | | 1/1 MHz | | 2.4 | _ | | | | С | | | 48/24 MHz | 3 | 14.6 | _ | | | | Р | | | 24/24 MHz | | 9.6 | 12.8 | | | | С | | | 12/12 MHz | | 5.9 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | С | Run supply current FBE | $RI_DD$ | 48/24 MHz | 5 | 11.4 | _ | mA | -40 to 105 °C | | Р | mode, all modules clocks<br>disabled and gated; run<br>from RAM | | 24/24 MHz | | 7.7 | 12.5 | | | | С | | | 12/12 MHz | | 4.7 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | С | | | 48/24 MHz | 3 | 11.3 | _ | | | | Р | | | 24/24 MHz | | 7.6 | 9.5 | | | | С | | | 12/12 MHz | | 4.6 | _ | | | | | | | 1/1 MHz | | 2.2 | _ | | | Table continues on the next page... | Table 5. | Supply | current | characte | ristics ( | (continued | I) | |----------|--------|---------|----------|-----------|------------|----| |----------|--------|---------|----------|-----------|------------|----| | С | Parameter | Symbol | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | Temp | |---|--------------------------------------------------------|------------------|------------------|---------------------|----------------------|------------------|------|---------------| | С | Wait mode current FEI | WI <sub>DD</sub> | 48/24 MHz | 5 | 8.4 | _ | mA | -40 to 105 °C | | Р | mode, all modules clocks<br>enabled | | 24/24 MHz | | 6.5 | 7.2 | | | | С | enabled | | 12/12 MHz | | 4.3 | _ | | | | С | | | 1/1 MHz | | 2.4 | _ | | | | С | | | 48/24 MHz | 3 | 8.3 | _ | | | | Р | | | 24/24 MHz | | 6.4 | 7 | | | | С | | | 12/12 MHz | | 4.2 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | Р | Stop mode supply current | SI <sub>DD</sub> | _ | 5 | 2 | 105 | μA | -40 to 105 °C | | Р | no clocks active (except 1 kHz LPO clock) <sup>3</sup> | | _ | 3 | 1.9 | 95 | | -40 to 105 °C | | С | ADC adder to Stop | _ | _ | 5 | 86 | _ | μA | -40 to 105 °C | | С | ADLPC = 1 | | | 3 | 82 | _ | | | | | ADLSMP = 1 | | | | | | | | | | ADCO = 1 | | | | | | | | | | MODE = 10B | | | | | | | | | | ADICLK = 11B | | | | | | | | | С | ACMP adder to Stop | _ | _ | 5 | 12 | _ | μA | -40 to 105 °C | | С | | | | 3 | 12 | _ | | | | С | LVD adder to Stop <sup>4</sup> | _ | _ | 5 | 130 | _ | μA | -40 to 105 °C | | С | | | | 3 | 125 | _ | | | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. The Max current is observed at high temperature of 105 °C. - 3. RTC adder cause <1 µA I<sub>DD</sub> increase typically, RTC clock source is 1 kHz LPO clock. - 4. LVD is periodically woken up from Stop by 5% duty cycle. The period is equal to or less than 2 ms. ### 5.1.3 EMC performance Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation play a significant role in EMC performance. The system designer must consult the following applications notes, available on nxp.com for advice and guidance specifically targeted at optimizing EMC performance. - AN2321: Designing for Board Level Electromagnetic Compatibility - AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers - AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 #### **Switching specifications** - AN2764: Improving the Transient Immunity Performance of Microcontroller-Based **Applications** - AN1259: System Design and Layout Techniques for Noise Reduction in MCU-**Based Systems** #### 5.1.3.1 **EMC** radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors for 80-pin LQFP package | Symbol | Description | Frequency band (MHz) | Тур. | Unit | Notes | |---------------------|-----------------------------------------------------|----------------------|----------------|------|-------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 6 | dΒμV | 1, 2 | | V <sub>RE2</sub> | V <sub>RE2</sub> Radiated emissions voltage, band 2 | | 6 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 11 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 5 | dΒμV | | | V <sub>RE_IEC</sub> | IEC level | 0.15-1000 | N <sup>3</sup> | _ | 2, 4 | - 1. Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range. - 2. $V_{DD} = 5.0 \text{ V}$ , $T_A = 25 \,^{\circ}\text{C}$ , $f_{OSC} = 8 \text{ MHz}$ (crystal), $f_{SYS} = 40 \,^{\circ}\text{MHz}$ , $f_{BUS} = 20 \,^{\circ}\text{MHz}$ - 3. IEC/SAE Level Maximums: N≤12 dBµV, M≤18 dBµV, K≤30 dBµV, I ≤36 dBµV, H≤42 dBµV. - 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method ### 5.2 Switching specifications ### 5.2.1 Control timing Table 7. Control timing | Num | С | Rating | J | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|--------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|-----|------| | 1 | D | System and core clock | | f <sub>Sys</sub> | DC | _ | 48 | MHz | | 2 | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | ) | f <sub>Bus</sub> | DC | _ | 24 | MHz | | 3 | Р | Internal low power oscillato | f <sub>LPO</sub> | 0.67 | 1.0 | 1.25 | KHz | | | 4 | D | External reset pulse width <sup>2</sup> | t <sub>extrst</sub> | 1.5 × | _ | _ | ns | | | | | | | t <sub>cyc</sub> | | | | | | 5 | D | Reset low drive | | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 6 | D | IRQ pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | | _ | ns | | | D | | Synchronous path <sup>3</sup> | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | | _ | ns | Table continues on the next page... KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 17 | Table 7. | Control | timing | (continued) | |----------|---------|--------|-------------| |----------|---------|--------|-------------| | Num | С | Rating | | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------|--------------------------------|-------------------|----------------------|----------------------|-----|------| | 7 | D | Keyboard interrupt pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | D | | Synchronous path | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 8 | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 10.2 | _ | ns | | | С | Normal drive strength<br>(load = 50 pF) <sup>4</sup> | | t <sub>Fall</sub> | _ | 9.5 | _ | ns | | | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 5.4 | _ | ns | | | С | high drive strength (load = 50 pF) <sup>4</sup> | ı (load = | | _ | 4.6 | _ | ns | - 1. Typical values are based on characterization data at $V_{DD} = 5.0 \text{ V}$ , 25 °C unless otherwise stated. - 2. This is the shortest pulse that is guaranteed to be recognized as a RESET pin request. - 3. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized. - 4. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 105 °C. Figure 10. KBIPx timing ### 5.2.2 FTM module timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. Table 8. FTM input timing | С | Function | Symbol | Min | Max | Unit | |---|--------------------------|--------------------|------------------|-----------------------|------| | D | Timer clock frequency | f <sub>Timer</sub> | f <sub>Bus</sub> | f <sub>Sys</sub> | Hz | | D | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Timer</sub> /4 | Hz | Table continues on the next page... KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 Table 8. FTM input timing (continued) | С | Function | Symbol | Min | Max | Unit | |---|---------------------------|-------------------|-----|-----|------------------------| | D | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>Timer</sub> , 1 | | D | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>Timer</sub> 1 | | D | External clock low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>Timer</sub> 1 | | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>Timer</sub> 1 | 1. $t_{Timer} = 1/f_{Timer}$ Figure 11. Timer external clock Figure 12. Timer input capture pulse # 5.3 Thermal specifications ### 5.3.1 Thermal operating requirements Table 9. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |----------------|--------------------------|------|------|------|-------| | T <sub>J</sub> | Die junction temperature | -40 | 125 | °C | | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | 1 | 1. Maximum $T_A$ can be exceeded only if the user ensures that $T_J$ does not exceed maximum $T_J$ . The simplest method to determine $T_J$ is: $T_J = T_A + \theta_{JA} x$ chip power dissipation ### 5.3.2 Thermal characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. | Board type | Symbol | Description | 64<br>LQFP | 64 QFP | 44<br>LQFP | 80<br>LQFP | Unit | Notes | |-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|--------|------------|------------|------|-------| | Single-layer (1S) | $R_{ heta JA}$ | Thermal resistance, junction to ambient (natural convection) | 71 | 61 | 75 | 57 | °C/W | 1, 2 | | Four-layer (2s2p) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 53 | 47 | 53 | 44 | °C/W | 1, 3 | | Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 59 | 50 | 62 | 47 | °C/W | 1, 3 | | Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 46 | 41 | 47 | 38 | °C/W | 1, 3 | | _ | R <sub>0JB</sub> | Thermal resistance, junction to board | 35 | 32 | 34 | 28 | °C/W | 4 | | _ | R <sub>0JC</sub> | Thermal resistance, junction to case | 20 | 23 | 20 | 15 | °C/W | 5 | | _ | Ψ <sub>JT</sub> | Thermal characterization parameter, junction to package top outside center (natural convection) | 5 | 8 | 5 | 3 | °C/W | 6 | Table 10. Thermal attributes - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored. - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization. The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from: $$T_J = T_A + (P_D \times \theta_{JA})$$ KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 Peripheral operating requirements and behaviors Where: $T_A = Ambient temperature, °C$ $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power $P_{I/O}$ = Power dissipation on input and output pins - user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_I$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_I + 273 \, ^{\circ}C)$$ Solving the equations above for K gives: $$K = P_D \times (T_A + 273 \text{ }^{\circ}\text{C}) + \theta_{JA} \times (P_D)^2$$ where K is a constant pertaining to the particular part. K can be determined by measuring $P_D$ (at equilibrium) for an known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ and $P_D$ are obtained by solving the above equations iteratively for any value of $P_D$ . # 6 Peripheral operating requirements and behaviors ### 6.1 Core modules ### 6.1.1 SWD electricals Table 11. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 2.7 | 5.5 | V | | J1 | SWD_CLK frequency of operation | | | | | | Serial wire debug | 0 | 24 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width | | | | | | Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 3 | _ | ns | Table continues on the next page... Table 11. SWD full voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|------------------------------------|------|------|------| | J11 | SWD_CLK high to SWD_DIO data valid | _ | 35 | ns | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | Figure 13. Serial wire clock input timing Figure 14. Serial wire data timing #### External oscillator (OSC) and ICS characteristics 6.2 Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) | Num | С | Characteristic | | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------|------------------------|-----------------|-------|----------------------|---------|------| | 1 | С | Crystal or | Low range (RANGE = 0) | f <sub>lo</sub> | 31.25 | 32.768 | 39.0625 | kHz | | | С | resonator<br>frequency | High range (RANGE = 1) | f <sub>hi</sub> | 4 | <del>_</del> | 24 | MHz | Table continues on the next page... KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 21 **NXP Semiconductors** Peripheral operating requirements and behaviors Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued) | Num | m C Cha | | haracteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---------|--------------------------------------------------------------|---------------------------------------------|----------------------|-------|-----------------------|---------|------| | 2 | D | Lo | oad capacitors | C1, C2 | | See Note <sup>2</sup> | | | | 3 | D | Feedback<br>resistor | Low Frequency, Low-Power Mode <sup>3</sup> | R <sub>F</sub> | _ | _ | _ | ΜΩ | | | | | Low Frequency, High-Gain<br>Mode | | _ | 10 | _ | ΜΩ | | | | | High Frequency, Low-<br>Power Mode | | _ | 1 | _ | ΜΩ | | | | | High Frequency, High-Gain<br>Mode | | _ | 1 | _ | ΜΩ | | 4 | D | Series resistor - | Low-Power Mode <sup>3</sup> | R <sub>S</sub> | _ | 0 | _ | kΩ | | | | Low Frequency | High-Gain Mode | | _ | 200 | _ | kΩ | | 5 | D | Series resistor -<br>High Frequency | Low-Power Mode <sup>3</sup> | R <sub>S</sub> | _ | 0 | _ | kΩ | | | D | Series resistor - | 4 MHz | | _ | 0 | _ | kΩ | | | D | High<br>Frequency, | 8 MHz | | _ | 0 | _ | kΩ | | | D | High-Gain Mode | 16 MHz | | _ | 0 | _ | kΩ | | 6 | С | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | С | time low range<br>= 32.768 kHz | Low range, high gain | | _ | 800 | _ | ms | | | С | crystal; High | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | С | range = 20 MHz<br>crystal <sup>4,5</sup> | High range, high gain | | _ | 1.5 | _ | ms | | 7 | Т | Internal re | eference start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | Р | Internal reference | e clock (IRC) frequency trim range | f <sub>int_t</sub> | 31.25 | _ | 39.0625 | kHz | | 9 | Р | Internal<br>reference clock<br>frequency,<br>factory trimmed | T = 25 °C, V <sub>DD</sub> = 5 V | f <sub>int_ft</sub> | _ | 37.5 | _ | kHz | | 10 | Р | DCO output frequency range | FLL reference = fint_t, flo,<br>or fhi/RDIV | f <sub>dco</sub> | 40 | _ | 50 | MHz | | 11 | Р | Factory trimmed internal oscillator accuracy | T = 25 °C, V <sub>DD</sub> = 5 V | Δf <sub>int_ft</sub> | -0.5 | _ | 0.5 | % | | 12 | С | Deviation of IRC over | Over temperature range from -40 °C to 105°C | Δf <sub>int_t</sub> | -1 | _ | 0.5 | % | | | | temperature when trimmed at T = 25 °C, V <sub>DD</sub> = 5 V | Over temperature range from 0 °C to 105°C | Δf <sub>int_t</sub> | -0.5 | _ | 0.5 | | | 13 | С | Frequency accuracy of | Over temperature range from -40 °C to 105°C | $\Delta f_{dco\_ft}$ | -1.5 | _ | 1 | % | | | | DCO output<br>using factory<br>trim value | Over temperature range from 0 °C to 105°C | $\Delta f_{dco\_ft}$ | -1 | _ | 1 | | Table continues on the next page... 23 Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued) | Num | С | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|---------------------------------------------------------------------------------|----------------------|-----|----------------------|-----|-------------------| | 14 | С | FLL acquisition time <sup>4,6</sup> | t <sub>Acquire</sub> | _ | _ | 2 | ms | | 15 | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>7</sup> | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. See crystal or resonator manufacturer's recommendation. - 3. Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = - 4. This parameter is characterized and not tested on each device. - 5. Proper PC board layout procedures must be followed to achieve specifications. - 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 7. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. Figure 15. Typical crystal or resonator circuit ### 6.3 NVM specifications This section provides details about program/erase times and program/erase endurance for the flash memories. Table 13. Flash characteristics | С | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |---|---------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------| | D | Supply voltage for program/erase -40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7 | _ | 5.5 | V | | D | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | _ | 5.5 | V | Table continues on the next page... KE06 Sub-Family Data Sheet, Rev. 4, 07/2016 Table 13. Flash characteristics (continued) | С | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |---|-----------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------| | D | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 24 | MHz | | D | NVM Operating frequency | f <sub>NVMOP</sub> | 0.8 | 1 | 1.05 | MHz | | D | Erase Verify All Blocks | $t_{VFYALL}$ | _ | _ | 2605 | t <sub>cyc</sub> | | D | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | _ | 2579 | t <sub>cyc</sub> | | D | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | _ | 485 | t <sub>cyc</sub> | | D | Read Once | t <sub>RDONCE</sub> | _ | _ | 464 | t <sub>cyc</sub> | | D | Program Flash (2 word) | t <sub>PGM2</sub> | 0.12 | 0.13 | 0.31 | ms | | D | Program Flash (4 word) | t <sub>PGM4</sub> | 0.21 | 0.21 | 0.49 | ms | | D | Program Once | t <sub>PGMONCE</sub> | 0.20 | 0.21 | 0.21 | ms | | D | Erase All Blocks | t <sub>ERSALL</sub> | 95.42 | 100.18 | 100.30 | ms | | D | Erase Flash Block | t <sub>ERSBLK</sub> | 95.42 | 100.18 | 100.30 | ms | | D | Erase Flash Sector | t <sub>ERSPG</sub> | 19.10 | 20.05 | 20.09 | ms | | D | Unsecure Flash | t <sub>UNSECU</sub> | 95.42 | 100.19 | 100.31 | ms | | D | Verify Backdoor Access Key | $t_{VFYKEY}$ | _ | _ | 482 | t <sub>cyc</sub> | | D | Set User Margin Level | t <sub>MLOADU</sub> | _ | _ | 415 | t <sub>cyc</sub> | | С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 105 °C | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | _ | years | - 1. Minimum times are based on maximum $f_{NVMOP}$ and maximum $f_{NVMBUS}$ - 2. Typical times are based on typical $f_{NVMOP}$ and maximum $f_{NVMBUS}$ - 3. Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging - 4. $t_{cyc} = 1 / f_{NVMBUS}$ Program and erase operations do not require any special power sources other than the normal V<sub>DD</sub> supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual. # 6.4 Analog ### 6.4.1 ADC characteristics Table 14. 5 V 12-bit ADC operating conditions | Characteri<br>stic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | Comment | |---------------------|------------------------------------|-------------------|---------------------|------------------|---------------------|------|---------| | Reference potential | <ul><li>Low</li><li>High</li></ul> | V <sub>REFL</sub> | V <sub>SSA</sub> | _ | V <sub>DDA</sub> /2 | V | _ | | poteritiai | - Tilgii | $V_{REFH}$ | V <sub>DDA</sub> /2 | _ | $V_{DDA}$ | | | Table continues on the next page... | Table 14. | 5 V 12-bit AD0 | Coperating condit | ions (continued) | |-----------|----------------|-------------------|------------------| |-----------|----------------|-------------------|------------------| | Characteri<br>stic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------------|---------------------------------------------------------------|-------------------|------------|------------------|-------------------|------|--------------------| | Supply | Absolute | V <sub>DDA</sub> | 2.7 | _ | 5.5 | V | _ | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | _ | | Input<br>voltage | | V <sub>ADIN</sub> | $V_{REFL}$ | _ | V <sub>REFH</sub> | V | _ | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | _ | | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | | Analog<br>source | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | R <sub>AS</sub> | _ | _ | 2 | kΩ | External to<br>MCU | | resistance | • f <sub>ADCK</sub> < 4 MHz | _ | _ | _ | 5 | | | | | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | | <u> </u> | _ | 5 | | | | | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 10 | | | | | 8-bit mode | | _ | _ | 10 | | | | | (all valid f <sub>ADCK</sub> ) | | | | | | | | ADC | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | conversion<br>clock<br>frequency | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. Figure 16. ADC input impedance equivalency diagram