

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







#### Freescale Semiconductor

Data Sheet: Technical Data

Document Number: KL25P80M48SF0 Rev. 3, 9/19/2012



# **KL25 Sub-Family Data Sheet**

Supports the following:
MKL25Z32VFM4, MKL25Z64VFM4,
MKL25Z128VFM4, MKL25Z32VFT4,
MKL25Z64VFT4, MKL25Z128VFT4,
MKL25Z32VLH4, MKL25Z64VLH4,
MKL25Z128VLH4, MKL25Z32VLK4,
MKL25Z64VLK4, and MKL25Z128VLK4

#### **Features**

- · Operating Characteristics
  - Voltage range: 1.71 to 3.6 V
  - Flash write voltage range: 1.71 to 3.6 V
  - Temperature range (ambient): -40 to 105°C
- Performance
  - Up to 48 MHz ARM® Cortex-M0+ core
- · Memories and memory interfaces
  - Up to 128 KB program flash memory
  - Up to 16 KB RAM
- Clocks
  - 32 kHz to 40 kHz or 3 MHz to 32 MHz crystal oscillator
  - Multi-purpose clock source
- System peripherals
  - Nine low-power modes to provide power optimization based on application requirements
  - 4-channel DMA controller, supporting up to 63 request sources
  - COP Software watchdog
  - Low-leakage wakeup unit
  - SWD interface and Micro Trace buffer
  - Bit Manipulation Engine (BME)

### **KL25P80M48SF0**



- Security and integrity modules
  - 80-bit unique identification (ID) number per chip
- Human-machine interface
  - Low-power hardware touch sensor interface (TSI)
  - General-purpose input/output
- · Analog modules
  - 16-bit SAR ADC
  - 12-bit DAC
  - Analog comparator (CMP) containing a 6-bit DAC and programmable reference input
- Timers
  - Six channel Timer/PWM (TPM)
  - Two 2-channel Timer/PWM (TPM)
  - Periodic interrupt timers
  - 16-bit low-power timer (LPTMR)
  - Real-time clock
- Communication interfaces
  - USB full-/low-speed On-the-Go controller with onchip transceiver and 5 V to 3.3 V regulator
  - Two 8-bit SPI modules
  - Two I2C modules
  - One low power UART module
  - Two UART modules



# **Table of Contents**

| 1 Ord | dering parts3                                      | 5.3.1 Device clock specifications                 | 21 |
|-------|----------------------------------------------------|---------------------------------------------------|----|
| 1.1   | Determining valid orderable parts3                 | 5.3.2 General Switching Specifications            | 22 |
| 2 Pa  | rt identification3                                 | 5.4 Thermal specifications                        | 22 |
| 2.1   | Description3                                       | 5.4.1 Thermal operating requirements              | 22 |
| 2.2   | Format3                                            | 5.4.2 Thermal attributes                          | 22 |
| 2.3   | Fields3                                            | 6 Peripheral operating requirements and behaviors | 23 |
| 2.4   | Example4                                           | 6.1 Core modules                                  | 23 |
| 3 Te  | rminology and guidelines4                          | 6.1.1 SWD Electricals                             | 23 |
| 3.1   | Definition: Operating requirement4                 | 6.2 System modules                                | 25 |
| 3.2   | Definition: Operating behavior4                    | 6.3 Clock modules                                 | 25 |
| 3.3   | Definition: Attribute5                             | 6.3.1 MCG specifications                          | 25 |
| 3.4   | Definition: Rating5                                | 6.3.2 Oscillator electrical specifications        | 27 |
| 3.5   | Result of exceeding a rating6                      | 6.4 Memories and memory interfaces                | 29 |
| 3.6   | Relationship between ratings and operating         | 6.4.1 Flash electrical specifications             | 29 |
|       | requirements6                                      | 6.5 Security and integrity modules                | 30 |
| 3.7   | Guidelines for ratings and operating requirements7 | 6.6 Analog                                        | 31 |
| 3.8   | Definition: Typical value7                         | 6.6.1 ADC electrical specifications               | 31 |
| 3.9   | Typical Value Conditions8                          | 6.6.2 CMP and 6-bit DAC electrical specifications | 35 |
| 4 Ra  | tings8                                             | 6.6.3 12-bit DAC electrical characteristics       | 36 |
| 4.1   | Thermal handling ratings8                          | 6.7 Timers                                        | 39 |
| 4.2   | Moisture handling ratings9                         | 6.8 Communication interfaces                      | 39 |
| 4.3   | ESD handling ratings9                              | 6.8.1 USB electrical specifications               | 39 |
| 4.4   | Voltage and current operating ratings9             | 6.8.2 USB VREG electrical specifications          | 39 |
| 5 Ge  | neral9                                             | 6.8.3 SPI switching specifications                | 40 |
| 5.1   | AC electrical characteristics10                    | 6.8.4 I2C                                         | 44 |
| 5.2   | Nonswitching electrical specifications10           | 6.8.5 UART                                        | 44 |
|       | 5.2.1 Voltage and current operating requirements10 | 6.9 Human-machine interfaces (HMI)                | 45 |
|       | 5.2.2 LVD and POR operating requirements11         | 6.9.1 TSI electrical specifications               | 45 |
|       | 5.2.3 Voltage and current operating behaviors12    | 7 Dimensions                                      | 45 |
|       | 5.2.4 Power mode transition operating behaviors13  | 7.1 Obtaining package dimensions                  | 45 |
|       | 5.2.5 Power consumption operating behaviors13      | 8 Pinout                                          | 45 |
|       | 5.2.6 EMC radiated emissions operating behaviors20 | 8.1 KL25 Signal Multiplexing and Pin Assignments  | 45 |
|       | 5.2.7 Designing with radiated emissions in mind21  | 8.2 KL25 Pinouts                                  | 48 |
|       | 5.2.8 Capacitance attributes21                     | 9 Revision History                                | 52 |
| 5.3   | Switching specifications                           |                                                   |    |

# 1 Ordering parts

#### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PKL25 and MKL25

#### 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description               | Values                                                                                         |
|-------|---------------------------|------------------------------------------------------------------------------------------------|
| Q     | Qualification status      | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>     |
| KL##  | Kinetis family            | • KL25                                                                                         |
| Α     | Key attribute             | • Z = Cortex-M0+                                                                               |
| FFF   | Program flash memory size | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> </ul> |

#### Terminology and guidelines

| Field | Description                 | Values                                                                                                                                                       |
|-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R     | Silicon revision            | (Blank) = Main     A = Revision after main                                                                                                                   |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                                                                                             |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | • 4 = 48 MHz                                                                                                                                                 |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                                                                                  |

### 2.4 Example

This is an example part number:

MKL25Z64VLK4

# 3 Terminology and guidelines

### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### 3.1.1 Example

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

### 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements



### 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

### 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

<sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

<sup>2.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

### 4.4 Voltage and current operating ratings

| Symbol              | Description                                                               | Min.                  | Max.                  | Unit |
|---------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>     | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>     | Digital supply current                                                    | _                     | 120                   | mA   |
| V <sub>DIO</sub>    | Digital pin input voltage (except RESET)                                  | -0.3                  | 3.6                   | V    |
| V <sub>AIO</sub>    | Analog pins <sup>1</sup> and RESET pin input voltage                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>      | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25       | 25                    | mA   |
| $V_{DDA}$           | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB_DP</sub> | USB_DP input voltage                                                      | -0.3                  | 3.63                  | V    |
| V <sub>USB_DM</sub> | USB_DM input voltage                                                      | -0.3                  | 3.63                  | V    |
| VREGIN              | USB regulator input                                                       | -0.3                  | 6.0                   | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

#### 5 General

#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assumes:

- 1. output pins
  - have  $C_L=30pF$  loads,
  - are slew rate disabled, and
  - are normal drive strength

# 5.2 Nonswitching electrical specifications

#### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                               | Min.                 | Max.                 | Unit | Notes |
|------------------------------------|-----------------------------------------------------------|----------------------|----------------------|------|-------|
| $V_{DD}$                           | Supply voltage                                            | 1.71                 | 3.6                  | V    |       |
| $V_{DDA}$                          | Analog supply voltage                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>SS</sub> - V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                        |                      |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$     | $0.7 \times V_{DD}$  | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                         |                      |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                         | _                    | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | _                    | $0.3 \times V_{DD}$  | V    |       |

Table 1. Voltage and current operating requirements (continued)

| Symbol              | Description                                                                                                                                                                                                              | Min.                 | Max.    | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|------|-------|
| V <sub>HYS</sub>    | Input hysteresis                                                                                                                                                                                                         | $0.06 \times V_{DD}$ | _       | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                                                                                        | -5                   | _       | mA   | 1     |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> pin DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V (Negative current injection)  • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)                | -5<br>—              | —<br>+5 | mA   | 3     |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins  • Negative current injection  • Positive current injection | -25<br>—             | <br>+25 | mA   |       |
| $V_{RAM}$           | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                           | 1.2                  | _       | V    |       |

- All digital I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than V<sub>DIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
- 3. All analog pins are internally clamped to  $V_{SS}$  and  $V_{DD}$  through ESD protection diodes. If  $V_{IN}$  is greater than  $V_{AIO\_MIN}$  (= $V_{SS}$ -0.3V) and  $V_{IN}$  is less than  $V_{AIO\_MAX}$ (= $V_{DD}$ +0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as  $R=(V_{AIO\_MIN}-V_{IN})/|I_{IC}|$ . The positive injection current limiting resistor is calculated as  $R=(V_{IN}-V_{AIO\_MAX})/|I_{IC}|$ . Select the larger of these two calculated resistances.

#### 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{\text{LVW1H}}$ | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$        | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$        | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$        | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±60  | _    | mV   |       |
| $V_{LVDL}$         | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |

Table 2.  $V_{DD}$  supply LVD and POR operating requirements (continued)

| Symbol             | Description                                              | Min. | Тур. | Max. | Unit | Notes |
|--------------------|----------------------------------------------------------|------|------|------|------|-------|
|                    | Low-voltage warning thresholds — low range               |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range | _    | ±40  | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed   | 900  | 1000 | 1100 | μs   |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

## 5.2.3 Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                           | Min.                  | Max.  | Unit | Notes |
|------------------|---------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad                                                |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$  | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -1.5 mA                         | V <sub>DD</sub> – 0.5 | _     | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad                                                  |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -18 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -6 mA                           | V <sub>DD</sub> – 0.5 | _     | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                               | _                     | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                 |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$   | _                     | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 1.5 mA                | _                     | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                   |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 18 \text{ mA}$  | _                     | 0.5   | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OL</sub> = 6 mA                            | _                     | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                | _                     | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                            | _                     | 1     | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                              | _                     | 0.025 | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                     | _                     | 65    | μΑ   | 2     |
| l <sub>oz</sub>  | Hi-Z (off-state) leakage current (per pin)                                            | _                     | 1     | μΑ   |       |

Table 3. Voltage and current operating behaviors (continued)

| Symbol          | Description                 | Min. | Max. | Unit | Notes |
|-----------------|-----------------------------|------|------|------|-------|
| R <sub>PU</sub> | Internal pullup resistors   | 20   | 50   | kΩ   | 3     |
| R <sub>PD</sub> | Internal pulldown resistors | 20   | 50   | kΩ   | 4     |

- 1. PTB0, PTB1, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.
- 2. Measured at V<sub>DD</sub> = 3.6 V
- 3. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$
- 4. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{DD}$

#### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- FEI clock mode

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   |       |
|                  | • VLLS0 → RUN                                                                                                                                                     | _    | 95   | 115  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                     | _    | 93   | 115  | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                     | _    | 42   | 53   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                       | _    | 4    | 4.6  | μs   |       |
|                  | VLPS → RUN                                                                                                                                                        | _    | 4    | 4.4  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                      | _    | 4    | 4.4  | μs   |       |

# 5.2.5 Power consumption operating behaviors

#### Table 5. Power consumption operating behaviors

| Symbol                       | Description                                                                                                                                                                        | Min. | Тур. | Max.     | Unit | Notes |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>             | Analog supply current                                                                                                                                                              | _    | _    | See note | mA   | 1     |
| I <sub>DD_RUNCO_</sub><br>CM | Run mode current in compute operation - 48 MHz core / 24 MHz flash/ bus disabled, LPTMR running using 4MHz internal reference clock, CoreMark® benchmark code executing from flash | _    | 6.4  | _        | mA   | 2     |
|                              | • at 3.0 V                                                                                                                                                                         |      |      |          |      |       |
| I <sub>DD_RUNCO</sub>        | Run mode current in compute operation - 48 MHz core / 24 MHz flash / bus clock disabled, code of while(1) loop executing from flash                                                | _    | 4.1  | 5.2      | mA   | 3     |
|                              | • at 3.0 V                                                                                                                                                                         |      |      |          |      |       |
| I <sub>DD_RUN</sub>          | Run mode current - 48 MHz core / 24 MHz bus<br>and flash, all peripheral clocks disabled, code of<br>while(1) loop executing from flash                                            |      | 5.1  | 6.3      | mΛ   | 3     |
|                              | • at 3.0 V                                                                                                                                                                         | _    | 5.1  | 0.3      | mA   |       |
| I <sub>DD_RUN</sub>          | Run mode current - 48 MHz core / 24 MHz bus<br>and flash, all peripheral clocks enabled, code of<br>while(1) loop executing from flash                                             |      |      |          |      | 3, 4, |
|                              | • at 3.0 V                                                                                                                                                                         |      | 0.4  | 7.0      | A    |       |
|                              | • at 25 °C                                                                                                                                                                         | _    | 6.4  | 7.8      | mA   |       |
|                              | • at 125 °C                                                                                                                                                                        | _    | 6.8  | 8.3      | mA   |       |
| I <sub>DD_WAIT</sub>         | Wait mode current - core disabled / 48 MHz<br>system / 24 MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled<br>• at 3.0 V                           | _    | 3.7  | 5.0      | mA   | 3     |
| I <sub>DD_WAIT</sub>         | Wait mode current - core disabled / 24 MHz<br>system / 24 MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled<br>• at 3.0 V                           | _    | 2.9  | 4.2      | mA   | 3     |
| I <sub>DD_PSTOP2</sub>       | Stop mode current with partial stop 2 clocking option - core and system disabled / 10.5 MHz bus  • at 3.0 V                                                                        | _    | 2.5  | 3.7      | mA   | 3     |
| I <sub>DD_VLPRCO</sub>       | Very low power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, code of while(1) loop executing from flash  • at 3.0 V                     | _    | 188  | 570      | μА   | 5     |
| I <sub>DD_VLPR</sub>         | Very low power run mode current - 4 MHz core / 0.8 MHz bus and flash, all peripheral clocks disabled, code of while(1) loop executing from flash • at 3.0 V                        | _    | 224  | 613      | μА   | 5     |

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                                                                                                     | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very low power run mode current - 4 MHz core / 0.8 MHz bus and flash, all peripheral clocks enabled, code of while(1) loop executing from flash  • at 3.0 V     | _    | 300  | 745  | μΑ   | 5, 4  |
| I <sub>DD_VLPW</sub>  | Very low power wait mode current - core disabled / 4 MHz system / 0.8 MHz bus / flash disabled (flash doze enabled), all peripheral clocks disabled  • at 3.0 V | _    | 135  | 496  | μА   | 5     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                                                                                                      |      |      |      |      |       |
|                       | at 25 °C                                                                                                                                                        | _    | 345  | 490  |      |       |
|                       | at 50 °C                                                                                                                                                        | _    | 357  | 827  | μA   |       |
|                       | at 70 °C                                                                                                                                                        | _    | 392  | 869  |      |       |
|                       | at 85 °C                                                                                                                                                        | _    | 438  | 927  |      |       |
|                       | at 105 °C                                                                                                                                                       | _    | 551  | 1065 |      |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                                                                                                       |      |      |      |      |       |
|                       | at 25 °C                                                                                                                                                        | _    | 4.4  | 16   |      |       |
|                       | at 50 °C                                                                                                                                                        | _    | 10   | 35   | μA   |       |
|                       | at 70 °C                                                                                                                                                        | _    | 20   | 50   |      |       |
|                       | at 85 °C                                                                                                                                                        | _    | 37   | 112  |      |       |
|                       | at 105 °C                                                                                                                                                       | _    | 81   | 201  |      |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                                                                                                          |      |      |      |      |       |
|                       | at 25 °C                                                                                                                                                        | _    | 1.9  | 3.7  | μA   |       |
|                       | at 50 °C                                                                                                                                                        | _    | 3.6  | 39   |      |       |
|                       | at 70 °C                                                                                                                                                        | _    | 6.5  | 43   |      |       |
|                       | at 85 °C                                                                                                                                                        | _    | 13   | 49   |      |       |
|                       | at 105 °C                                                                                                                                                       | _    | 30   | 69   |      |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                                                                                                   |      |      |      | _    |       |
|                       | at 25 °C                                                                                                                                                        | _    | 1.4  | 3.2  | μA   |       |
|                       | at 50 °C                                                                                                                                                        | _    | 2.5  | 19   |      |       |
|                       | at 70 °C                                                                                                                                                        | _    | 5.1  | 21   |      |       |
|                       | at 85 °C                                                                                                                                                        | _    | 9.2  | 26   |      |       |
|                       | at 105 °C                                                                                                                                                       | _    | 21   | 38   |      |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0V                                                                                                                    |      |      |      |      |       |
|                       | at 25°C                                                                                                                                                         | _    | 0.7  | 1.4  |      |       |
|                       | at 50°C                                                                                                                                                         | _    | 1.3  | 13   | μΑ   |       |
|                       | at 70°C                                                                                                                                                         | _    | 2.3  | 14   |      |       |
|                       | at 85°C                                                                                                                                                         | _    | 5.1  | 17   |      |       |
|                       | at 105°C                                                                                                                                                        | _    | 13   | 25   |      |       |

#### General

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                          | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|--------------------------------------|------|-------|-------|------|-------|
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current |      |       |       | ^    |       |
|                       | (SMC_STOPCTRL[PORPO] = 0) at 3.0 V   | _    | 381   | 943   | nA   |       |
|                       | at 25 °C                             | _    | 956   | 11760 |      |       |
|                       | at 50 °C                             | _    | 2370  | 13260 |      |       |
|                       | at 70 °C                             | _    | 4800  | 15700 |      |       |
|                       | at 85 °C                             | _    | 12410 | 23480 |      |       |
|                       | at 105 °C                            |      | 12110 | 20.00 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current |      |       |       |      | 6     |
|                       | (SMC_STOPCTRL[PORPO] = 1) at 3.0 V   | _    | 176   | 860   |      |       |
|                       | at 25 °C                             | _    | 760   | 3577  | nA   |       |
|                       | at 50 °C                             | _    | 2120  | 11660 |      |       |
|                       | at 70 °C                             | _    | 4500  | 18450 |      |       |
|                       | at 85 °C                             | _    | 12130 | 22441 |      |       |
|                       | at 105 °C                            |      | 12100 |       |      |       |

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. MCG configured for PEE mode. CoreMark benchmark compiled using Keil 4.54 with optimization level 3, optimized for time.
- 3. MCG configured for FEI mode.
- 4. Incremental current consumption from peripheral activity is not included.
- 5. MCG configured for BLPI mode.
- 6. No brownout

Table 6. Low power mode peripheral adders — typical value

| Symbol         | Description                                                                                                |     | Temperature (°C) |     |     |     |     | Unit |
|----------------|------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|------|
|                |                                                                                                            | -40 | 25               | 50  | 70  | 85  | 105 |      |
| lirefsten4mHz  | 4 MHz internal reference clock (IRC) adder. Measured by entering STOP or VLPS mode with 4 MHz IRC enabled. | 56  | 56               | 56  | 56  | 56  | 56  | μΑ   |
| lirefsten32kHz | 32 kHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 32 kHz IRC enabled.   | 52  | 52               | 52  | 52  | 52  | 52  | μА   |
| lerefsten4mHz  | External 4MHz crystal clock adder. Measured by entering STOP or VLPS mode with the crystal enabled.        | 206 | 228              | 237 | 245 | 251 | 258 | uA   |

Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol                     | Description                                                                                                                                                                                                                                                                           |     | •   | Tempera | ature (°C | ;)  |     | Uı |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|----|
|                            |                                                                                                                                                                                                                                                                                       | -40 | 25  | 50      | 70        | 85  | 105 |    |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by                                                                                                                                                                                  |     |     |         |           |     |     |    |
|                            | entering all modes with the crystal                                                                                                                                                                                                                                                   | 440 | 490 | 540     | 560       | 570 | 580 |    |
|                            | enabled.                                                                                                                                                                                                                                                                              | 440 | 490 | 540     | 560       | 570 | 580 |    |
|                            | VLLS1                                                                                                                                                                                                                                                                                 | 490 | 490 | 540     | 560       | 570 | 680 | n  |
|                            | VLLS3                                                                                                                                                                                                                                                                                 | 510 | 560 | 560     | 560       | 610 | 680 |    |
|                            | LLS                                                                                                                                                                                                                                                                                   | 510 | 560 | 560     | 560       | 610 | 680 |    |
|                            | VLPS                                                                                                                                                                                                                                                                                  |     |     |         |           |     |     |    |
|                            | STOP                                                                                                                                                                                                                                                                                  |     |     |         |           |     |     |    |
| I <sub>CMP</sub>           | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                                                                 | 22  | 22  | 22      | 22        | 22  | 22  | Ļ  |
| I <sub>RTC</sub>           | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption.                                            | 432 | 357 | 388     | 475       | 532 | 810 | r  |
| l <sub>uart</sub>          | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption.                                                                                       | 00  | 00  | 00      | 00        | 00  | 00  |    |
|                            | MCGIRCLK (4MHz internal reference clock)                                                                                                                                                                                                                                              | 66  | 66  | 66      | 66        | 66  | 66  | μ  |
|                            | OSCERCLK (4MHz external crystal)                                                                                                                                                                                                                                                      | 214 | 237 | 246     | 254       | 260 | 268 |    |
| I <sub>TPM</sub>           | TPM peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source configured for output compare generating 100Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents. |     |     |         |           |     |     | ļ. |
|                            | MCGIRCLK (4MHz internal reference clock)                                                                                                                                                                                                                                              | 86  | 86  | 86      | 86        | 86  | 86  |    |
|                            | OSCERCLK (4MHz external crystal)                                                                                                                                                                                                                                                      | 235 | 256 | 265     | 274       | 280 | 287 |    |
| I <sub>BG</sub>            | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode.                                                                                                                                                                                                  | 45  | 45  | 45      | 45        | 45  | 45  | μ  |

#### General

Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol           | Description                                                                                                                                                                                              |     | Temperature (°C) |     |     |     |     | Unit |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|------|
|                  |                                                                                                                                                                                                          | -40 | 25               | 50  | 70  | 85  | 105 |      |
| I <sub>ADC</sub> | ADC peripheral adder combining the measured values at VDD and VDDA by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 366 | 366              | 366 | 366 | 366 | 366 | μА   |

#### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode, and BLPE for VLPR mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA



Figure 2. Run mode supply current vs. core frequency

#### General



Figure 3. VLPR mode current vs. core frequency

#### 5.2.6 EMC radiated emissions operating behaviors

Table 7. EMC radiated emissions operating behaviors for 64-pin LQFP package

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 13   | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 15   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 12   | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 7    | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | М    | _    | 2, 3  |

Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150
kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of
Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband
TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported
emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the
measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 8 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 48 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

#### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching specifications

#### 5.3.1 Device clock specifications

| Symbol                 | Description                                            | Min. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------|------|------|------|-------|
|                        | Normal run mo                                          | de   | •    | •    |       |
| f <sub>SYS</sub>       | System and core clock                                  | _    | 48   | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | _    | 24   | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | _    | 24   | MHz  |       |
| f <sub>SYS_USB</sub>   | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | _    | 24   | MHz  |       |
|                        | VLPR mode                                              |      | •    | •    |       |
| f <sub>SYS</sub>       | System and core clock                                  | _    | 4    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | _    | 1    | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | _    | 1    | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | _    | 24   | MHz  |       |
| f <sub>ERCLK</sub>     | External reference clock                               | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub> | LPTMR clock                                            | _    | 24   | MHz  |       |

#### General

| Symbol                  | Description                                                                                     | Min. | Max. | Unit | Notes |
|-------------------------|-------------------------------------------------------------------------------------------------|------|------|------|-------|
| f <sub>LPTMR_ERCL</sub> | LPTMR external reference clock                                                                  |      | 16   | MHz  |       |
| f <sub>osc_hi_2</sub>   | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | _    | 16   | MHz  |       |
| f <sub>TPM</sub>        | TPM asynchronous clock                                                                          | _    | 8    | MHz  |       |
| f <sub>UART0</sub>      | UART0 asynchronous clock                                                                        | _    | 8    | MHz  |       |

<sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

#### 5.3.2 General Switching Specifications

These general purpose specifications apply to all signals configured for GPIO, UART, and I<sup>2</sup>C signals.

| Symbol | Description                                                                        | Min. | Max. | Unit                | Notes |
|--------|------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5  | _    | Bus clock<br>cycles | 1     |
|        | External RESET and NMI pin interrupt pulse width — Asynchronous path               | 100  | _    | ns                  | 2     |
|        | GPIO pin interrupt pulse width — Asynchronous path                                 | 16   | _    | ns                  | 2     |
|        | Port rise and fall time                                                            |      |      |                     | 3     |
|        |                                                                                    | _    | 36   | ns                  |       |

- 1. The greater synchronous and asynchronous timing must be met.
- 2. This is the shortest pulse that is guaranteed to be recognized.
- 3. 75 pF load

## 5.4 Thermal specifications

# 5.4.1 Thermal operating requirements

Table 9. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

Table 10. Thermal attributes

| Board type        | Symbol            | Description                                                                                     | 80<br>LQFP | 64<br>LQFP | 48 QFN | 32 QFN | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|------------|--------|--------|------|-------|
| Single-layer (1S) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 70         | 71         | 84     | 92     | °C/W | 1     |
| Four-layer (2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 53         | 52         | 28     | 33     | °C/W |       |
| Single-layer (1S) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _          | 59         | 69     | 75     | °C/W |       |
| Four-layer (2s2p) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _          | 46         | 22     | 27     | °C/W |       |
| _                 | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                           | 34         | 34         | 10     | 12     | °C/W | 2     |
| _                 | R <sub>eJC</sub>  | Thermal resistance, junction to case                                                            | 15         | 20         | 2.0    | 1.8    | °C/W | 3     |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 0.6        | 5          | 5.0    | 8      | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions*—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

### 6.1 Core modules

#### 6.1.1 SWD Electricals

Table 11. SWD full voltage range electricals

|   | Symbol | Description       | Min. | Max. | Unit |
|---|--------|-------------------|------|------|------|
| Ī |        | Operating voltage | 1.71 | 3.6  | V    |

Table continues on the next page...

KL25 Sub-Family Data Sheet Data Sheet, Rev. 3, 9/19/2012.

Table 11. SWD full voltage range electricals (continued)

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 4. Serial wire clock input timing



Figure 5. Serial wire data timing

# 6.2 System modules

There are no specifications necessary for the device's system modules.

#### 6.3 Clock modules

# 6.3.1 MCG specifications

Table 12. MCG specifications

| Symbol                  | Description                                                                                                                                    |                                                                  | Min.                            | Тур.      | Max.    | Unit                  | Notes |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------|-----------|---------|-----------------------|-------|
| f <sub>ints_ft</sub>    |                                                                                                                                                | frequency (slow clock) —<br>nominal V <sub>DD</sub> and 25 °C    | _                               | 32.768    | _       | kHz                   |       |
| f <sub>ints_t</sub>     | Internal reference trimmed                                                                                                                     | frequency (slow clock) — user                                    | 31.25                           | _         | 39.0625 | kHz                   |       |
| $\Delta_{fdco\_res\_t}$ |                                                                                                                                                | ned average DCO output<br>voltage and temperature —<br>d SCFTRIM | _                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub>     | 1     |
| $\Delta f_{dco\_t}$     |                                                                                                                                                | rimmed average DCO output tage and temperature                   | _                               | +0.5/-0.7 | ± 3     | %f <sub>dco</sub>     | 1, 2  |
| Δf <sub>dco_t</sub>     | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0 - 70 °C                                  |                                                                  | _                               | ± 0.4     | ± 1.5   | %f <sub>dco</sub>     | 1, 2  |
| f <sub>intf_ft</sub>    | Internal reference frequency (fast clock) — factory trimmed at nominal V <sub>DD</sub> and 25 °C                                               |                                                                  | _                               | 4         | _       | MHz                   |       |
| $\Delta f_{intf\_ft}$   | Frequency deviation of internal reference clock (fast clock) over temperature and voltage factory trimmed at nominal V <sub>DD</sub> and 25 °C |                                                                  | _                               | +1/-2     | ± 3     | %f <sub>intf_ft</sub> | 2     |
| f <sub>intf_t</sub>     | Internal reference trimmed at nomina                                                                                                           | frequency (fast clock) — user<br>Il V <sub>DD</sub> and 25 °C    | 3                               | _         | 5       | MHz                   |       |
| f <sub>loc_low</sub>    | Loss of external cl<br>RANGE = 00                                                                                                              | ock minimum frequency —                                          | (3/5) x<br>f <sub>ints_t</sub>  | _         | _       | kHz                   |       |
| f <sub>loc_high</sub>   | Loss of external cl<br>RANGE = 01, 10,                                                                                                         | ock minimum frequency —<br>or 11                                 | (16/5) x<br>f <sub>ints_t</sub> | _         | _       | kHz                   |       |
|                         | ,                                                                                                                                              | Fl                                                               | L                               | •         |         |                       |       |
| f <sub>fll_ref</sub>    | FLL reference freq                                                                                                                             | uency range                                                      | 31.25                           | _         | 39.0625 | kHz                   |       |
| f <sub>dco</sub>        | DCO output frequency range                                                                                                                     | Low range (DRS = 00)                                             | 20                              | 20.97     | 25      | MHz                   | 3, 4  |
|                         | inequency range                                                                                                                                | $640 \times f_{fll\_ref}$                                        |                                 |           |         |                       |       |
|                         |                                                                                                                                                | Mid range (DRS = 01)                                             | 40                              | 41.94     | 48      | MHz                   |       |
|                         |                                                                                                                                                | $1280 \times f_{fll\_ref}$                                       |                                 |           |         |                       |       |