# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Datasheet

# **1. Features and Benefits**

- 2-phase DC gate driver
  - Level shifting between MCU PWM outputs and 2 external half-bridges
     Compatible with 3.3V-5V microcontrollers
- Supported supply voltage range
  - □ Absolute maximum rating: 45V
  - □ Operating range: 4.5V-28V
  - □ 12V-28V Battery systems
  - Automotive qualified for 12V
  - $\Box$  Sleep mode with current <30µA
- Two charge pump configuration modes for
  - Low voltage operationReverse polarity N-FET protection
- High-side gate drivers with bootstrap circuits
  - □ Integrated 12V voltage regulator
  - □ Supports 6x 350nC N-FETs at 20kHz PWM
  - □ Supports 100% PWM operation

- Integrated current sense amplifier
  - Low offset and low offset drift
  - □ Fast settling time < 1µs
  - □ Programmable gain: 8x-48x
- Extensive diagnostics
  - □ Under/over voltage detection
  - Over temperature warning
  - □ Programmable V<sub>DS</sub> monitoring
  - V<sub>GS</sub> monitoring
- Serial, PWM diagnostics interface
  - Configurable diagnosticsFull diagnostic feedback
- Customer configurable EEPROM
  - Driver configuration
  - Diagnostics configuration
- Small package
  - □ 28-pin TSSOP-EP, AEC-Q100 grade 0 qualification  $(T_J=175^{\circ}C)$

# **2. Application Examples**

- Automotive 12V DC applications
  - □ Water pump / Oil pump / Fuel pump
  - □ Engine Cooling fan
  - □ HVAC blower / compressor
  - □ Wiper
  - Sunroof
  - **D** EPS

#### Industrial DC motor drivers up to 28V

- Pumps
- 🖵 Fans
- Blowers
- Compressors

# 3. Ordering Information

| Product  | Temperature       | Package                   | Option Code | Packing Form |
|----------|-------------------|---------------------------|-------------|--------------|
| MLX83100 | L(-40°C to 150°C) | GO (TSSOP28-EP 4.4x9.8mm) | DBA-000     | RE (Reel)    |

Ordering Example: "MLX83100LGO-DBA-000-RE".





# 4. Functional Diagram



Figure 4-1 Typical application diagram



Figure 4-2 Alternative application diagram with reverse polarity N-FET



# **5. General Description**

The MLX83100 is a two phase pre-driver (also called 'bridge' or 'gate' driver) IC with integrated current sense amplifier. This device is used to drive brushed DC motors in combination with a microcontroller and four discrete power N-FETs.

The device is able to control four external N-FETs for full H-bridge control in the supply range from 4.5V to 28V, by means of the integrated charge pump. The high side gate drivers are supplied via bootstrap circuits. The trickle charge pump allows 100% PWM operation despite the use of bootstrap capacitors. The bootstrap voltage regulator is optimized for gate charges up to 500nC per FET at 20 kHz PWM.

The device comprises various monitoring and protection functions, including under voltage and over voltage detection at multiple internal voltage nodes, over temperature detection, drain-source and gate-source voltage monitoring of the external N-FETs. In case of fault detection, the ICOM diagnostics interface will inform the microcontroller with a PWM signal, where the duty cycle indicates the nature of the error.

An integrated fast, high-bandwidth, low offset current sense amplifier allows for precise torque control, with programmable gain selection.

The MLX83100 provides an EEPROM for configurability, avoiding the need for a high pin-count package. The configuration allows the customer to optimize the pre-driver's operation for different applications.



# 6. Contents

| 1. Features and Benefits                                                                                   | 1        |
|------------------------------------------------------------------------------------------------------------|----------|
| 2. Application Examples                                                                                    | 1        |
| 3. Ordering Information                                                                                    | 1        |
| 4. Functional Diagram                                                                                      | 2        |
| 5. General Description                                                                                     | 3        |
| 5. Contents                                                                                                | 4        |
| 7. Pin Configuration & Definition                                                                          | 5        |
| 7.1. Pin Configuration                                                                                     | 5        |
| 7.2. Pin Definition                                                                                        | 6        |
| 3. Absolute Maximum Ratings                                                                                | 7        |
| 9. Operating Range                                                                                         | 7        |
| 10. General Electrical Specifications                                                                      | 8        |
| 10.1. MLX83100 Typical Performance Graphs                                                                  | 15       |
| 11. Block Diagram                                                                                          | 16       |
| 12. Functional Description                                                                                 | 17       |
| 12.1. Supply System                                                                                        | 17       |
| 12.2. Gate Drivers                                                                                         | 22       |
| 12.3. Integrated Current Sense Amplifier                                                                   | 23       |
| 12.4. Protection and Diagnostic Functions                                                                  | 24       |
| 12.5. EEPROM Configuration                                                                                 | 29       |
| 13. ESD Protection                                                                                         | 36       |
| 14. Package Information                                                                                    | 37       |
| 14.1. Package Marking                                                                                      | 37       |
| 14.2. Package Data                                                                                         | 38       |
| 15. Standard information regarding manufacturability of Melexis products with different solderir processes | וg<br>39 |
| 16. ESD Precautions                                                                                        | 39       |
| 17. Revision History                                                                                       | 40       |
| 18. Disclaimer                                                                                             | 41       |



# 7. Pin Configuration & Definition

# 7.1. Pin Configuration



Figure 7-1 Pin configuration



# 7.2. Pin Definition

| Pin # | Name   | Description                                                        |
|-------|--------|--------------------------------------------------------------------|
| 1     | FETT2  | High-side FET2 PWM control input (active high)                     |
| 2     | FETT3  | High-side FET3 PWM control input (active high)                     |
| 3     | VDD    | Digital supply for IO's and current sense amplifier                |
| 4     | VREF   | Current sense amplifier reference input                            |
| 5     | IBM    | Current sense amplifier negative input                             |
| 6     | IBP    | Current sense amplifier positive input                             |
| 7     | ISENSE | Current sense amplifier output                                     |
| 8     | MISO   | MISO output for SPI                                                |
| 9     | FETB2  | Low-side FET2 PWM control input (active low)<br>CLK input for SPI  |
| 10    | FETB3  | Low-side FET3 PWM control input (active low)<br>MOSI input for SPI |
| 11    | ICOM   | Bidirectional, serial diagnostics interface<br>CSB input for SPI   |
| 12    | EN     | Enable input for gate driver outputs (active high)                 |
| 13    | PHASE2 | Motor phase 2                                                      |
| 14    | GATET2 | High-side FET2 gate driver output                                  |
| 15    | CP2    | High-side FET2 bootstrap capacitor                                 |
| 16    | PHASE3 | Motor phase 3                                                      |
| 17    | GATET3 | High-side FET3 gate driver output                                  |
| 18    | CP3    | High-side FET3 bootstrap capacitor                                 |
| 19    | VBOOST | Charge pump boosted supply output                                  |
| 20    | VREG   | Driver supply output for bootstrap capacitors                      |
| 21    | GATEB2 | Low-side FET2 gate driver output                                   |
| 22    | GATEB3 | Low-side FET3 gate driver output                                   |
| 23    | DGND   | Driver ground                                                      |
| 24    | СР     | Charge pump floating capacitor                                     |
| 25    | VSUP   | Power supply input (Battery input)                                 |
| 26    | VBATF  | Battery voltage connection for VDS-monitoring                      |
| 27    | n.c.   | Not connected                                                      |
| 28    | AGND   | Analog ground                                                      |
| 29    | PAD    | Exposed pad                                                        |

Table 7-1 Pin definition



# 8. Absolute Maximum Ratings

| Parameter                                | Symbol                                                       | Min  | Тур | Max                  | Unit | Condition                                                         |
|------------------------------------------|--------------------------------------------------------------|------|-----|----------------------|------|-------------------------------------------------------------------|
| Power supply voltage                     | $V_{VSUP}, V_{BATF}$                                         | -0.3 | -   | 45                   | V    | t < 500ms (during load dump)                                      |
| Power supply voltage                     | $V_{VSUP}$ , $V_{BATF}$                                      | -0.3 | -   | 28                   | V    | Permanent (functional)                                            |
| Negative input current                   | I <sub>VSUP</sub>                                            | -15  | -   | -                    | mA   |                                                                   |
| Negative input current                   | I <sub>VBATF</sub>                                           | -10  | -   | -                    | mA   | Defines with max. reverse polarity voltage the R <sub>VBATF</sub> |
| Digital supply voltage                   | $V_{\text{VDD}}$                                             | -0.3 | -   | 5.5                  | V    |                                                                   |
| Analog input voltage                     | $V_{\text{VREF}}, V_{\text{IBM}}, V_{\text{IBF}}$            | -0.3 | -   | V <sub>DD</sub> +0.3 | V    |                                                                   |
| Analog output voltage                    | VISENSE                                                      | -0.3 | -   | V <sub>DD</sub> +0.3 | V    |                                                                   |
| Digital input voltage                    | V <sub>fetbx</sub> , V <sub>fettx</sub> ,<br>V <sub>en</sub> | -0.3 | -   | V <sub>DD</sub> +0.3 | V    |                                                                   |
| Digital input current                    |                                                              | -10  | -   | 10                   | mA   |                                                                   |
| Digital output voltage                   | VICOM                                                        | -0.3 | -   | V <sub>DD</sub> +0.3 | V    |                                                                   |
| Output voltage                           | $V_{GATEBx,} V_{REG}$                                        | -0.3 | -   | 17                   | V    |                                                                   |
| Output voltage                           | V <sub>GATETx</sub>                                          | -0.3 | -   | $V_{REG}$ +35        | V    |                                                                   |
| Input voltage on CPx pins                | V <sub>CPx</sub>                                             | -0.3 | -   | $V_{REG}$ +35        | V    |                                                                   |
| Input voltage on PHASEx pins             | V <sub>PHASEx</sub>                                          | -0.7 | -   | 45                   | V    |                                                                   |
| Maximum latch-up free current at any pin | I <sub>LATCH</sub>                                           | -100 | -   | 100                  | mA   | According to JEDEC JESD78,<br>AEC-Q100-004                        |
| ESD capability                           | ESD                                                          | -2   | -   | +2                   | kV   | Human Body Model                                                  |
| Storage temperature                      | T <sub>stg</sub>                                             | -55  | -   | 150                  | °C   |                                                                   |
| Junction temperature                     | Tj                                                           | -40  | -   | 175                  | °C   |                                                                   |
| Thermal resistance SOIC-16               | $R_{\text{th-JA}}$                                           | -    | 37  | -                    | K/W  | In free air on multilayer PCB<br>(JEDEC 1s2p)                     |
| Thermal resistance SOIC-16               | $R_{th\text{-}JC}$                                           | -    | 10  | -                    | K/W  | Referring center of exposed pac                                   |

#### Table 8-1 Absolute maximum ratings

Exceeding the absolute maximum ratings may cause permanent damage. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

# 9. Operating Range

| Parameter                    | Symbol            | Min | Тур | Max | Unit | Condition                     |
|------------------------------|-------------------|-----|-----|-----|------|-------------------------------|
| Power supply voltage range   | V <sub>VSUP</sub> | 4.5 | -   | 28  | V    | Full functionality            |
| Digital supply voltage range | $V_{\text{VDD}}$  | 3   | -   | 5.5 | V    | CP discharged, power FETs off |
| Ambient temperature          | T <sub>A</sub>    | -40 | -   | 150 | °C   |                               |
| Junction temperature         | TJ                | -40 | -   | 175 | °C   |                               |

Table 9-1 Operating range



# **10. General Electrical Specifications**

|       | Parameter                                           | Symbol                                  | Condition                                                                    | Min. | Тур. | Max. | Unit |
|-------|-----------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------|------|------|------|------|
|       | Power Supply VSUP                                   |                                         |                                                                              |      |      |      |      |
| No.1  | Supply voltage range                                | $V_{\text{SUP}}$                        | <ul> <li>Functional</li> </ul>                                               | 7    | -    | 18   | V    |
| No.2  | Supply voltage<br>extended range low                | $V_{\text{SUP}\_\text{ERL}}$            | Functional w. decreased gate drive voltage                                   | 4.5  | -    | 7    | V    |
| No.3  | Supply voltage<br>extended range high               | $V_{\text{SUP}\_\text{ERH}}$            |                                                                              | 18   | -    | 28   | V    |
| No.4  | Quiescent current from $V_{\mbox{\scriptsize SUP}}$ | I <sub>SUP_SLEEP</sub>                  | $V_{DD} = Low$                                                               | -    | -    | 30   | μA   |
| No.5  | Operating current from $V_{\mbox{\tiny SUP}}$       | I <sub>SUP_INT</sub>                    | <ul> <li>Pre-driver operation</li> <li>25kHz PWM, no load</li> </ul>         | -    | -    | 5    | mA   |
| No.6  | Supply over voltage high                            | $V_{\text{SUP}\_\text{OVH}}$            | Warning on ICOM                                                              | -    | -    | 35   | V    |
| No.7  | Supply over voltage low                             | $V_{\text{SUP}\_\text{OVL}}$            | ICOM released                                                                | 30   | -    | -    | V    |
| No.8  | Supply over voltage<br>hysteresis                   | $V_{\text{SUP}\_\text{OVHY}}$           |                                                                              | 0.4  | -    | 1    | V    |
| No.9  | Supply over voltage debounce time                   | $V_{\text{SUP}\_\text{OV}\_\text{DEB}}$ |                                                                              | -    | -    | 2    | μs   |
| No.10 | Supply under voltage high                           | $V_{\text{SUP}_{\text{UVH}}}$           | ICOM released                                                                | -    | -    | 6    | V    |
| No.11 | Supply under voltage low                            | $V_{\text{SUP}\_\text{UVL}}$            | <ul> <li>Warning on ICOM</li> </ul>                                          | 5    | -    | -    | V    |
| No.12 | Supply under voltage<br>hysteresis                  | $V_{\text{SUP}\_\text{UVHY}}$           |                                                                              | 0.2  | -    | 0.5  | V    |
| No.13 | Supply under voltage debounce time                  | $V_{\text{SUP}\_\text{UV}\_\text{DEB}}$ |                                                                              | -    | -    | 10   | μs   |
| No.14 | Power on reset level                                | V <sub>POR</sub>                        | Reset released on rising<br>edge V <sub>SUP</sub> when V <sub>DD</sub> =high | 2.6  | -    | 4.5  | V    |
|       | <u>VVBATF</u>                                       |                                         |                                                                              |      |      |      |      |
| No.15 | Leakage from $V_{\mbox{\tiny BATF}}$ to GND         | $R_{VBATF\_LEAK}$                       | Pre-driver not in sleep                                                      | -    | -    | 30   | μA   |
|       | Temperature Warning                                 |                                         |                                                                              |      |      |      |      |
| No.16 | Over temperature high                               | OVT <sub>H</sub>                        | Warning on ICOM                                                              | -    | 185  | -    | °C   |
| No.17 | Over temperature low                                | $OVT_L$                                 | ICOM released                                                                | -    | 168  | -    | °C   |
|       | On-Chip Oscillator                                  |                                         |                                                                              |      |      |      |      |
| No.18 | Oscillator frequency                                | f <sub>osc</sub>                        | Internal Oscillator                                                          | 6.8  | 8    | 9.2  | MHz  |

Datasheet



| Charge Pump CP, VBOOST                                                                       |                                |                                                                                                                                                                                 |                       |     |                       |      |
|----------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| No.19 Output slew rate                                                                       | V <sub>CP</sub>                |                                                                                                                                                                                 | -                     | 100 | -                     | V∕µs |
| No.20 Charge pump frequency                                                                  | f <sub>CP</sub>                |                                                                                                                                                                                 | 170                   | 200 | 230                   | kHz  |
| No.21 Reverse polarity N-FET gate-<br>source voltage (V <sub>BOOST</sub> -V <sub>SUP</sub> ) | $V_{GS\_RPFET}$                | <ul> <li>CP Mode 1</li> <li>V<sub>SUP</sub> &gt; 7V</li> <li>I<sub>REG</sub> &lt; 20mA</li> </ul>                                                                               | 5                     | 12  | 13                    | V    |
| No.22 Resistive load from $V_{BOOST}$ to GND                                                 | R <sub>boost_leak</sub>        | <ul> <li>R<sub>Typ</sub> at room temperature</li> <li>R<sub>Min</sub> at 150°C T<sub>J</sub></li> <li>(excl. R<sub>VREG_LEAK</sub>)</li> </ul>                                  | 6                     | 8   | -                     | MOhm |
| No.23 $V_{BOOST}$ under voltage high                                                         | V <sub>BOOST_UVH</sub>         | COM released<br>CP Mode 0 (V <sub>BOOST</sub> )<br>CP Mode 1 (V <sub>BOOST</sub> -V <sub>SUP</sub> )                                                                            | 6.1                   | -   | 7.2                   | V    |
| No.24 $V_{BOOST}$ under voltage low                                                          | V <sub>BOOST_UVL</sub>         | Warning on ICOM<br>CP Mode 0 (V <sub>BOOST</sub> )<br>CP Mode 1 (V <sub>BOOST</sub> -V <sub>SUP</sub> )                                                                         | 5.6                   | -   | 6.7                   | V    |
| No.25 $V_{BOOST}$ discharge stop                                                             | V <sub>BOOST_DISST</sub><br>Op | <ul> <li>CP Mode 1 (V<sub>BOOST</sub>-V<sub>SUP</sub>)</li> <li>Discharge activated by</li> <li>V<sub>SUP_OV</sub> and topped by</li> <li>V<sub>BOOST_DIS_STOP</sub></li> </ul> | V <sub>SUP</sub> -0.2 | -   | V <sub>SUP</sub> +0.8 | V    |
| No.26 V <sub>BOOST</sub> discharge current                                                   | I <sub>BOOST_DIS</sub>         | CP Mode 1 (V <sub>BOOST</sub> -V <sub>SUP</sub> )<br>From V <sub>BOOST</sub> to DGND                                                                                            | 25                    | -   | 90                    | mA   |

Datasheet



| Driver Supply VREG                                  |                                |                                                                                                         |      |      |      |              |
|-----------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|--------------|
| N. 27.                                              | I <sub>REG_CPMODE0</sub>       | V <sub>REG</sub> > 11V<br>CP Mode 0, EN_CP = 1                                                          | -    | -    | 40   | mA           |
| NO.27 Load current on V <sub>REG</sub>              | I <sub>REG_CPMODE1</sub>       | <pre>V<sub>REG</sub> &gt; 11V CP Mode 1, EN_CP = 1</pre>                                                | -    | -    | 20   | mA           |
|                                                     |                                | CP Mode 0, EN_CP = 1<br>V <sub>SUP</sub> > 8V<br>I <sub>REG</sub> < 40mA                                | 11   | 12   | 13   | V            |
| No.28 Output voltage V <sub>REG</sub>               | V <sub>REG</sub>               | CP Mode 0, EN_CP = 1<br>7V< V <sub>SUP</sub> < 8V<br>I <sub>REG</sub> < 40mA                            | 10   | -    | 13   | V            |
|                                                     |                                | CP Mode 1, EN_CP = 1<br>V <sub>SUP</sub> > 8V<br>I <sub>REG</sub> < 20mA                                | 11   | 12   | 13   | V            |
| No.29 Internal resistive load from $V_{REG}$ to GND | R <sub>vreg_leak</sub>         | <ul> <li>R<sub>Typ</sub> at room temperature</li> <li>R<sub>Min</sub> at 150°C T<sub>J</sub></li> </ul> | 0.3  | 0.4  | -    | MOhm         |
| No.30 $V_{REG}$ over voltage high                   | $V_{\text{REG_OVH}}$           | Warning on ICOM                                                                                         | 14.2 | -    | 16.5 | V            |
| No.31 $V_{REG}$ over voltage low                    | $V_{\text{REG}_{OVL}}$         | ICOM released                                                                                           | 13.5 | -    | 15.8 | V            |
| No.32 V <sub>REG</sub> over voltage hysteresis      | $V_{\text{REG}_{OVHY}}$        |                                                                                                         | 0.65 | -    | 1.5  | V            |
| No.33 $V_{REG}$ under voltage high                  | $V_{\text{REG}_{UVH}}$         | ICOM released                                                                                           | 7.2  | -    | 8.1  | V            |
| No.34 $V_{REG}$ under voltage low                   | $V_{\text{REG}_{UVL}}$         | Warning on ICOM                                                                                         | 6.9  | -    | 7.8  | V            |
| No.35 $V_{\text{REG}}$ under voltage hysteresis     | $V_{\text{Reg}\_\text{UVHY}}$  |                                                                                                         | 0.3  | -    | 0.7  | V            |
| Digital Supply VDD                                  |                                |                                                                                                         |      |      |      |              |
| No.36 $V_{DD}$ operating current                    | I <sub>DD</sub>                | <ul> <li>Incl. ICOM current<br/>sourcing</li> </ul>                                                     | 4    | -    | 7    | mA           |
| No.37 $V_{DD}$ pull down resistance                 | $V_{DD_{RPD}}$                 |                                                                                                         | 200  | 300  | 370  | <b>kCh</b> m |
| No.38 $V_{DD}$ input voltage                        | $V_{\text{DD}}$                | V <sub>DD</sub> = 3.3V or 5V                                                                            | 3    | -    | 5.5  | V            |
| No.39 $V_{DD}$ under voltage high                   | $V_{\text{DD}\_\text{UVH}}$    | ICOM released                                                                                           | 2.55 | -    | 2.95 | V            |
| No.40 $V_{\text{DD}}$ under voltage low             | $V_{\text{DD}\_\text{UVL}}$    | Warning on ICOM                                                                                         | 2.45 | -    | 2.85 | V            |
| No.41 $V_{DD}$ under voltage hysteresis             | $V_{\text{DD}\_\text{UVHY}}$   |                                                                                                         | 0.08 | 0.10 | 0.14 | V            |
| No.42 $V_{DD}$ sleep voltage high                   | $V_{\text{DD}\_\text{SLEEPH}}$ | Out of sleep                                                                                            | 2.1  | -    | 2.7  | V            |
| No.43 $V_{DD}$ sleep voltage low                    | $V_{DD\_SLEEPL}$               | Go to sleep                                                                                             | 1.6  | -    | 2.1  | V            |
| No.44 V <sub>DD</sub> sleep voltage hysteresis      | $V_{DD_{SLEEPHY}}$             |                                                                                                         | 0.45 | 0.58 | 0.80 | V            |

Datasheet



|       | Gate Drivers                                                                                                                   |                       |                                                                                                     |      |                                                              |                  |     |
|-------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------|------------------|-----|
| No.45 | Rise time                                                                                                                      | t <sub>r</sub>        | C <sub>LOAD</sub> = 1nF, 20% to 80%                                                                 | 6    | 7                                                            | 15               | ns  |
| No.46 | Fall time                                                                                                                      | t <sub>f</sub>        | C <sub>LOAD</sub> = 1nF, 80% to 20%                                                                 | 4    | 7                                                            | 15               | ns  |
| No 47 | Pull-up ON resistance<br>low-side pre-driver                                                                                   | 2                     | <ul> <li>V<sub>SUP</sub> &gt; 7V</li> <li>-10mA, T<sub>J</sub> = -40°C</li> </ul>                   | 10   | -                                                            | 30               | Chm |
| NO.47 | Pull-up ON resistance<br>high-side pre-driver                                                                                  | R <sub>on_up</sub>    | • -10mA, T <sub>J</sub> = 175°C                                                                     | 15   | -                                                            | 30               | Ohm |
| No 40 | Pull-down ON resistance<br>low-side pre-driver                                                                                 | -                     | • V <sub>SUP</sub> > 7V<br>• 10mA, T <sub>J</sub> = -40°C                                           | 10   | -                                                            | 30               | Chm |
| NO.48 | Pull-down ON resistance<br>high-side pre-driver                                                                                | R <sub>on_dn</sub>    | • 10mA, T <sub>J</sub> = 175°C                                                                      | 15   | -                                                            | 30               | Chm |
| No.49 | Turn-on gate drive<br>peak current (sourcing)                                                                                  | I <sub>GON</sub>      | $V_{GS} = 0V, V_{SUP} > 7V$                                                                         |      | -                                                            | -1.4<br>(-0.45)  | A   |
| No.50 | Turn-off gate drive<br>peak current (sinking)                                                                                  | I <sub>GOFF</sub>     | $V_{GS}$ = 12V, $V_{SUP}$ > 7V                                                                      |      | -                                                            | 1.6<br>(0.45)    | А   |
| No.51 | Propagation delay                                                                                                              | t <sub>pddrv</sub>    | <ul> <li>From logic input<br/>threshold to 2V V<sub>GS</sub> drive<br/>output at no load</li> </ul> | 20   | -                                                            | 120 <sup>1</sup> | ns  |
| No.52 | Propagation delay matching                                                                                                     | t <sub>pddrvm</sub>   | <ul> <li>Transitions at the<br/>different phases at no<br/>load condition</li> </ul>                | -20  | -                                                            | 20               | ns  |
| No.53 | Programmable dead time :<br>asynchronous internal delay<br>between high-side and low-<br>side pre-driver of one half<br>bridge | t <sub>dead</sub>     | DEAD_TIME [ 2:0] = 000<br>)01<br>)10<br>)11<br>L00<br>L01<br>L10<br>L11                             | -25% | 0.00<br>0.51<br>0.80<br>1.10<br>1.67<br>2.30<br>3.40<br>6.90 | +25%             | а   |
| No.54 | Dead time matching<br>between different channels                                                                               | t <sub>dead_tol</sub> |                                                                                                     | -15  | -                                                            | 15               | %   |

<sup>1</sup> For bare it is specified to 200ns max due measurement accuracy at wafer level



Datasheet

| No.55 | Programmable drain-source<br>voltage for monitoring of<br>external N-FETs                                                               | V <sub>VDS_MON</sub>                     | <ul> <li>VDSMON[2:0] = 00</li> <li>01</li> <li>01</li> <li>01</li> <li>01</li> <li>01</li> <li>01</li> <li>10</li> <li>11</li> <li>10</li> <li>10</li> <li>11</li> </ul> | 00<br>0.40<br>0.60<br>0.85<br>1.05<br>1.25<br>1.50<br>1.70 | Disabled<br>0.50<br>0.75<br>1.00<br>1.25<br>1.50<br>1.75<br>2.00 | 0.60<br>0.90<br>1.15<br>1.45<br>1.75<br>2.00<br>2.30 | V                |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------|------------------|
| No.56 | Programmable drain-source<br>monitor blanking time: Delay<br>between gate high and<br>enabling corresponding V <sub>DS</sub><br>monitor | t <sub>vds_bl</sub>                      | /DS_BLANK_TIME[1:0] = (<br>)1<br>LO<br>L1                                                                                                                                | 00 0.60<br>1.28<br>2.55<br>5.10                            | 0.80<br>1.70<br>3.40<br>6.80                                     | 1.00<br>2.13<br>4.25<br>8.50                         | με               |
| No.57 | Sleep gate discharge resistor                                                                                                           | Rsgd                                     | <ul> <li>Internal resistance<br/>between FET gate-source<br/>pins to switch-off FET.</li> <li>V<sub>DD</sub> = 0V (sleep mode)</li> <li>V<sub>GS</sub> = 0.5V</li> </ul> | -<br>-                                                     | -                                                                | 1                                                    | kØrm             |
| No.58 | Trickle charge pump current<br>capability                                                                                               | I <sub>TCP</sub>                         | $V_{SUP} > 12V$<br>$PHASEx = V_{SUP}$<br>CPx = PHASEx + 6.5V<br>$I_{TCP,max} @ 150C T_J$<br>$I_{TCP,min} @ -40C T_J$                                                     | -160                                                       | -                                                                | -25                                                  | μΑ               |
| No.59 | V <sub>GS</sub> under voltage threshold<br>high                                                                                         | $V_{\text{GS}\_\text{UVH}}$              | ICOM released                                                                                                                                                            | 42                                                         | -                                                                | 70                                                   | %V <sub>RG</sub> |
| No.60 | V <sub>GS</sub> under voltage threshold low                                                                                             | $V_{GS\_UVL}$                            | Warning on ICOM                                                                                                                                                          | 36                                                         | -                                                                | 63                                                   | %V <sub>RG</sub> |
| No.61 | PWM frequency                                                                                                                           | $f_{\text{DR}_{PWM}}$                    |                                                                                                                                                                          | -                                                          | 20                                                               | 100                                                  | kHz              |
| No.62 | Leakage from CPx - PHASEx                                                                                                               | R <sub>CP_LEAK</sub>                     | <ul> <li>R<sub>Typ</sub> at room temperatu</li> <li>R<sub>Min</sub> at 150°C T<sub>J</sub></li> </ul>                                                                    | re<br>0.5                                                  | 1                                                                | -                                                    | MOhm             |
| No.63 | V <sub>CPx</sub> discharge current                                                                                                      | I <sub>BOOST_DIS</sub>                   | <ul> <li>Activated by V<sub>SUP_OVH</sub></li> <li>event</li> <li>From V<sub>CPx</sub> to V<sub>PHASEx</sub></li> </ul>                                                  | 8                                                          | -                                                                | 40                                                   | mA               |
|       | Logic IO's - FET inputs, MISO                                                                                                           |                                          |                                                                                                                                                                          |                                                            |                                                                  |                                                      |                  |
| No.64 | Digital input high voltage                                                                                                              | V <sub>IN_DIG_H</sub>                    | Min. voltage logical hig                                                                                                                                                 | n 80                                                       | -                                                                | -                                                    | ‰                |
| No.65 | Digital input low voltage                                                                                                               | $V_{\text{IN}\_\text{DIG}\_\text{L}}$    | Max. voltage logical low                                                                                                                                                 | -                                                          | -                                                                | 20                                                   | %V_D             |
| No.66 | Input pull-up resistance                                                                                                                | $R_{\text{IN}\_\text{DIG}\_\text{PU}}$   | • FETBx                                                                                                                                                                  | 90                                                         | -                                                                | 410                                                  | kOhm             |
| No.67 | Input pull-down resistance                                                                                                              | $R_{\text{IN}_{\text{DIG}_{\text{PD}}}}$ | FETTx                                                                                                                                                                    | 90                                                         | -                                                                | 410                                                  | kOhm             |

Datasheet



| Logic IO's - EN input                                          |                           |                                                                                                                                       |                           |      |                           |      |
|----------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|---------------------------|------|
| No.68 Input pull-down resistance                               | R <sub>en pd</sub>        | EN                                                                                                                                    | 90                        | _    | 410                       | kChm |
| No.69 Bridge disable propagation delay                         | EN <sub>PR_DEL</sub>      | <ul> <li>From bridge disable</li> <li>EN&lt;0.2V<sub>DD</sub> to V<sub>GS</sub> &lt; 0.5V,</li> <li>C<sub>LOAD</sub> = 1nF</li> </ul> | -                         | -    | 1                         | μs   |
| Logic IO's - ICOM                                              |                           |                                                                                                                                       |                           |      |                           |      |
| No.70 Pull-up current                                          | <b>ICOM</b> <sub>PU</sub> | V <sub>ICOM</sub> = 0V                                                                                                                | -2.2                      | -    | -5.0                      | mA   |
| No.71 Pull-down current                                        | ICOM <sub>PD</sub>        | $V_{\rm ICOM} = V_{\rm DD}$                                                                                                           | 5.0                       | -    | 2.6                       | mA   |
| No.72 ICOM PWM frequency fast                                  | f <sub>ICOMF</sub>        |                                                                                                                                       | 85                        | 100  | 115                       | kHz  |
| No.73 ICOM PWM frequency slow                                  | f <sub>ICOMS</sub>        |                                                                                                                                       | 10.6                      | 12.5 | 14.4                      | kHz  |
| No.74 SPI start-up pulse duration<br>on ICOM to enter SPI mode | t <sub>spl_su</sub>       | EN = Low<br>FETTx = Low, FETBx =<br>High                                                                                              | 2048/<br>f <sub>osc</sub> | -    | 4096/<br>f <sub>osc</sub> | S    |
| SPI Timing                                                     |                           |                                                                                                                                       |                           |      |                           |      |
| No.75 SPI initial setup time                                   | t <sub>spi_isu</sub>      |                                                                                                                                       | 2                         | -    | -                         | μs   |
| No.76 SPI clock frequency                                      | f <sub>SPI</sub>          |                                                                                                                                       | -                         | -    | 500                       | kHz  |
| No.77 Rise/fall times                                          | t <sub>spi_rf</sub>       | · CLK, CSB, MISO, MOSI                                                                                                                | -                         | -    | 200                       | ns   |
| No.78 CSB setup time                                           | t <sub>csb_su</sub>       |                                                                                                                                       | 1                         | -    | -                         | μs   |
| No.79 CSB high time                                            | t <sub>csb_H</sub>        |                                                                                                                                       | 2                         | -    | -                         | μs   |
| No.80 Clock high time                                          | t <sub>clk_H</sub>        |                                                                                                                                       | 1                         | -    | -                         | μs   |
| No.81 Clock low time                                           | t <sub>clk_l</sub>        |                                                                                                                                       | 1                         | -    | -                         | μs   |
| No.82 Data in setup time                                       | t <sub>DI_SU</sub>        |                                                                                                                                       | 1                         | -    | -                         | μs   |
| No.83 Data in hold time                                        | t <sub>DI_H</sub>         |                                                                                                                                       | 500                       | -    |                           | ns   |
| No.84 Data out ready delay                                     | $t_{DO_R}$                | C <sub>LOAD</sub> at FETB1 < 50pF                                                                                                     | -                         | 500  | -                         | ns   |
| No.85 EEPROM read delay                                        | $t_{\text{EE}_{RD}}$      | ' EE_RD = 1                                                                                                                           | 6                         | -    |                           | μs   |
| No.86 EEPROM write delay                                       | $t_{\text{EE}_{WR}}$      | EE_WR = 1                                                                                                                             | 12                        | -    | -                         | ms   |
| No.87 Temperature for EEPROM read                              | $T_{J\_EE\_RD}$           | Junction temperature                                                                                                                  | -40                       | -    | 150                       | °C   |
| No.88 Temperature for EEPROM write                             | $T_{J_{EE}WR}$            | Junction temperature                                                                                                                  | -40                       | -    | 150                       | °C   |

Datasheet



|       | Current Sense Amplifier                                            |                                           |                                                                                                                                                                   |                       |                                                             |                 |      |
|-------|--------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------|-----------------|------|
| No.89 | Input offset voltage                                               | V <sub>IS_IO</sub>                        |                                                                                                                                                                   | -7.6                  | -                                                           | 7.6             | mV   |
| No.90 | Input offset voltage<br>thermal drift                              | $V_{\text{IS}\_\text{IO}\_\text{TDRIFT}}$ |                                                                                                                                                                   | -10                   | -                                                           | 10              | µ\/℃ |
| No.91 | Input common mode<br>rejection ratio DC                            | IS <sub>CMRR_DC</sub>                     | Input differential voltage within ±100mV                                                                                                                          | 60                    | -                                                           | -               | dB   |
| No.92 | Input common mode rejection ratio 1MHz                             | $IS_{CMRR_{AC}}$                          | Common mode [-0.5, 1.0]<br>V                                                                                                                                      | 40                    | -                                                           | -               | dB   |
| No.93 | Input power supply rejection ratio DC for V <sub>DD</sub> supply   | $IS_{PSRR_DC}$                            |                                                                                                                                                                   | 60                    | -                                                           | -               | dB   |
| No.94 | Input power supply rejection ratio 1MHz for $V_{\text{DD}}$ supply | $IS_{PSRR}_{AC}$                          |                                                                                                                                                                   | 40                    | -                                                           | -               | dB   |
| No.95 | Closed loop gain                                                   | IS <sub>gain</sub>                        | <ul> <li>Current sense gain = 000</li> <li>001</li> <li>010</li> <li>011</li> <li>100</li> <li>101</li> <li>100</li> <li>101</li> <li>110</li> <li>111</li> </ul> | -3%                   | 8.0<br>10.3<br>13.3<br>17.2<br>22.2<br>28.7<br>37.0<br>47.8 | +3%             |      |
| No.96 | Output settling time                                               | IS <sub>set</sub>                         | <ul> <li>Amplified output to 99%</li> <li>of final value after input</li> <li>change</li> </ul>                                                                   | -                     | -                                                           | 1.0             | μs   |
| No.97 | Output voltage range high                                          | $V_{\text{ISENSE}\_\text{MAX}}$           | ISENSE output max level                                                                                                                                           | V <sub>DD</sub> -0.02 | -                                                           | V <sub>DD</sub> | V    |
| No.98 | Output voltage range low                                           | V <sub>ISENSE_MIN</sub>                   | ISENSE output min level                                                                                                                                           | GND                   | -                                                           | GND+0.0<br>2    | V    |
| No.99 | Output short circuit current to ground                             | I <sub>ISENSE_SC</sub>                    | Output current saturation level                                                                                                                                   | -                     | 1.4                                                         | -               | mA   |
| No.10 | Gain bandwidth (GBW)                                               | $IS_{GBW}$                                |                                                                                                                                                                   | 6                     | -                                                           | -               | MHz  |
| No.10 | Output slew rate                                                   | IS <sub>SR</sub>                          |                                                                                                                                                                   | -                     | 8                                                           | -               | V/µs |
| No.10 | CM spike recovery                                                  | $IS_{CM\_REC}$                            | CM spike = ±1.5V,<br>t=250ns                                                                                                                                      | -                     | -                                                           | 730             | rs   |
| No.10 | VREF voltage input                                                 | V <sub>REF</sub>                          |                                                                                                                                                                   | 0                     | -                                                           | 50              | %V_D |

Table 10-1 General Electrical Specifications



## 10.1. MLX83100 Typical Performance Graphs



Figure 10-1 MLX83100 Regulated output voltage vs. supply voltage



Figure 10-3 MLX83100 High-side driver FET  $R_{ON}$ resistance vs. supply voltage



Figure 10-5 MLX83100 Low-side driver FET R<sub>on</sub> resistance vs. supply voltage



Figure 10-2 MLX83100 Regulated output voltage vs. supply voltage



Figure 10-4 MLX83100 High-side driver FET R<sub>OFF</sub> resistance vs. supply voltage



Figure 10-6 MLX83100 Low-side driver FET R<sub>OFF</sub> resistance vs. supply voltage



# **11. Block Diagram**



Figure 11-1 Block diagram



# **12. Functional Description**

## 12.1. Supply System

The MLX83100 is supplied via pins VSUP and VDD. The power supply VSUP supplies the internal operation of the pre-driver, the charge pump and the voltage regulator used for the bootstrap based architecture. The digital supply VDD supplies the IO's and the current sense amplifier.



Figure 12-1 Principle organization of the supply system

### 12.1.1. Power Supply - VSUP

The internal operation of the pre-driver is supplied from the power supply input pin VSUP. It supplies the bandgap reference, power-on-reset system and internal 3.3V regulator. This 3.3V regulator in turn supplies the EEPROM, RC-oscillator and diagnostics. For safety reasons the pre-driver provides integrated <u>under voltage</u> and <u>over voltage</u> detection on VSUP.

### 12.1.2. Charge Pump - VBOOST

The IC comprises a charge pump, supplied from VSUP, which allows full device operation down to 4.5V. The charge pump boosted output voltage is available on VBOOST. This boosted voltage powers the voltage regulator VREG used to supply the low-side drivers directly, and high-side drivers via the bootstrap architecture. See Figure 4-1 for the standard charge pump configuration where VBOOST is regulated relative to ground. The charge pump will not be switching when  $V_{SUP} > V_{REG} + 2xV_{f, diode}$ .

An alternative mode of operation for the charge pump supports the use of an external low drop N-FET for reverse polarity protection. In this mode the charge pump boosts the output voltage relative to the supply voltage instead of relative to ground, see application diagram in Figure 4-2. The disadvantage is an additional amount of dissipation inside the driver to regulate VREG.

The charge pump architecture is a supply voltage doubler with feedback loop for stable output voltage generation, as shown in Figure 12-2. It can be configured in EEPROM to either regulate the boosted output voltage VBOOST relative to ground or relative to the supply voltage, see Figure 12-3 for the typical output voltage. Furthermore the EEPROM configuration allows disabling the charge pump for applications not requiring the low voltage operation, in order to reduce the overall power consumption.



Datasheet

For safety reasons the pre-driver provides integrated <u>under voltage</u> detection on VBOOST. In addition the charge pump comprises a discharge switch in order to keep VBOOST output voltage in a safe operating area in case of over voltage on the supply input pin. The discharge switch is activated as soon as the supply voltage VSUP exceeds the  $V_{SUP_OVH}$  threshold level and is deactivated when it drops below the  $V_{SUP_OVL}$  threshold. At the same time the charge pump is deactivated.

| EN_CP | CPMODE | Charge pump configuration                                                                                        |
|-------|--------|------------------------------------------------------------------------------------------------------------------|
| 0     | х      | Charge pump disabled                                                                                             |
| 1     | 0      | Charge pump configured to regulate VBOOST relative to ground, to support low voltage operation                   |
| 1     | 1      | Charge pump configured to regulate VBOOST relative to the supply, to support the use of a reverse polarity N-FET |

Table 12-1 Charge pump configuration options



Figure 12-2 Charge pump principle schematic



Figure 12-3 Charge pump output and driver supply



### 12.1.3. Voltage Regulator - VREG

The voltage regulator regulates the power supply down to 12V, in order to supply the low-side gate drivers and switch the external low-side N-FETs without gate-source over voltage at high battery voltages. The regulated output voltage VREG further provides the bootstrap voltage for driving the high-side N-FETs.

For safety reasons the pre-driver provides integrated <u>under voltage</u> and <u>over voltage</u> detection on VREG.



Figure 12-4 Voltage regulator for driver supply – VREG

### 12.1.4. Digital Supply - VDD

The MLX83100 comprises a current sense amplifier. The current sense amplifier and IO's are supplied from the digital supply VDD.

For safety reasons the pre-driver provides integrated <u>under voltage</u> detection on VDD.

#### Note:

When supplying VDD with a limited output impedance (e.g. from a microcontroller IO) the performance of the amplifier may be affected.

### 12.1.5. Sleep Mode

Sleep mode is activated when the digital supply input VDD is pulled below "<u>VVDD sleep voltage</u> <u>threshold low</u>". In sleep mode the charge pump is disabled and the current consumption on VSUP is reduced. All gate drivers are switched off via sleep gate discharge resistors  $R_{SGD}$ . The pre-driver will wake-up as soon as the voltage level on VDD rises above "VVDD sleep voltage threshold high".



Datasheet



| Pin Name                       | State in sleep mode                                                                                                                                       |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| СР                             | The charge pump is disabled.                                                                                                                              |  |  |
| VBOOST                         | Since the charge pump is disabled VBOOST is pulled to the supply voltage via the external charge pump diodes.                                             |  |  |
| GATEBx                         | In sleep mode, gate-discharge resistors (R <sub>sGD</sub> ) between GATEBx and DGND are activated, ensuring all low-side gate drivers are switched off    |  |  |
| GATETx                         | In sleep mode, gate-discharge resistors (R <sub>sGD</sub> ) between GATETx and PHASEx are activated, ensuring all high-side gate drivers are switched off |  |  |
| PHASEx                         | Phases are kept low with GATETx through the internal body diode of the pre-driver                                                                         |  |  |
| VREG                           | Voltage regulator is disabled                                                                                                                             |  |  |
| СРх                            | Any charge that remains after VREG is disabled will leak to ground                                                                                        |  |  |
| ISENSE                         | Current sense amplifier is supplied from VDD, and thus not active                                                                                         |  |  |
| FETBx, FETTx<br>EN, ICOM, MISO | All IO's are supplied from VDD, and thus not active                                                                                                       |  |  |

Table 12-2 Drivers in Sleep Mode

#### Notes:

- 1. In case any of the digital input pins are externally pulled high while VDD is low, current will flow into VDD via <u>internal ESD protection diodes</u>. This condition is not allowed.
- 2. When VDD is pulled low, also ICOM will go low. This should not be interpreted as a diagnostic interrupt.



Figure 13-1-5 Drivers in Sleep Mode



# 12.2. Gate Drivers

### **12.2.1.** PWM Input Control Logic – FETBx & FETTx

Each of the 4 external N-FETs can be controlled independently via the 4 digital PWM input pins: FETBx and FETTx. However, the digital logic provides the option to control the 2 external half bridges with only 2 control signals, by shorting high-side and low-side PWM input pins for each half bridge.

The IC provides internal shoot through protection since the digital logic prevents simultaneous activation of both high-side and low-side driver of one half bridge. A configurable <u>dead time</u> ensures the high-side (low-side) N-FET is fully switched off, before switching on the complementary low-side (high-side) N-FET.

For safety reasons the pre-driver provides <u>integrated drain-source</u> and <u>gate-source monitoring</u> for each of the 4 external N-FETs.



Figure 12-5 Input control logic of the driver stage

### 12.2.2. Enable Input EN

The enable input pin EN enables the gate driver outputs when set high. When reset, all gate driver outputs are switched to the low state, switching off all external N-FETs. This is performed by pulling all gate drivers to ground via the pull-down on-resistances. The enable pin can be used by the microcontroller to disable all drivers in case of any fault detection.

While EN is low, the programming of the EEPROM via SPI can be initiated by pulling ICOM low for the SPI start-up time specified by  $t_{SPI SU_{-}}$ 

### **12.2.3.** Gate Driver Supply and Bootstrap Architecture – VREG & CPx

<u>The voltage regulator</u> regulates the power supply voltage down to 12V. The regulated voltage is used to directly supply the low-side drivers. To provide sufficient supply voltage for the high-side drivers a bootstrap architecture is used. When the low-side N-FET is switched on, the phase voltage will be pulled low and the bootstrap capacitor is charged from the VREG buffer capacitor through the bootstrap diode. Afterwards, if the low-side N-FET is switched off and the high-side N-FET is switched on, the charge of the bootstrap capacitor is used to supply sufficient gate drive voltage to the high-side N-FET. The integrated trickle charge pump assures the bootstrap capacitor will not be discharged, and allows 100% PWM operation.



# **12.3.** Integrated Current Sense Amplifier

The IC comprises an integrated fast, high-bandwidth, low offset current sense amplifier.

The current sense amplifier is supplied from the digital supply. It senses the voltage over the low-side shunt, amplifies it with the <u>gain programmed in EEPROM</u> and adds the offset provided on VREF. The output of the amplifier is available on ISENSE.



 $ISENSE = Current \times Shunt \times Gain_{EEPROM} + V_{VREF}$ 

Figure 12-6 Current Sense Amplifier



# **12.4.** Protection and Diagnostic Functions

### **12.4.1.** Power Supply Over Voltage Shutdown (VSUP\_OV)

The pre-driver has an integrated <u>VSUP over voltage shut down</u> to prevent destruction of the IC at high supply voltages.

## 12.4.2. Power Supply Under Voltage Warning (VSUP\_UV)

The pre-driver has an integrated <u>VSUP under voltage detection</u>. The diagnostics interface will give a warning to the microcontroller. It is the responsibility of the microcontroller to take action in order to ensure reliable operation.

## **12.4.3.** Digital Supply Under Voltage Warning (VDD\_UV)

The pre-driver has an integrated <u>VDD under voltage detection</u>. The diagnostics interface will give a warning to the microcontroller. It is the responsibility of the microcontroller to take action in order to ensure reliable communication between microcontroller and pre-driver.

## 12.4.4. VBOOST Under Voltage Warning (VBOOST\_UV)

The integrated charge pump boosts the supply voltage in low voltage operation on the VBOOST output. There is an <u>under voltage detection on VBOOST</u> to warn the microcontroller the charge pump is not ready. It is the responsibility of the microcontroller to take action in order to ensure reliable motor operation.

## 12.4.5. Gate Driver Supply Over Voltage Warning/Shutdown (VREG\_OV)

The MLX83100 comprises an integrated <u>VREG over voltage detection</u>. The reaction of the pre-driver on this VREG\_OV event depends on the status of the <u>Bridge Feedback</u> bit in EEPROM. If this VREG\_OV\_BF\_EN bit is set the pre-driver will disable all gate drivers, switching off all external N-FETs. If the bit is reset it will just give a warning to the microcontroller.

| VREG_OV_BF_EN | Pre-driver reaction VREG_OV event                          |
|---------------|------------------------------------------------------------|
| 0             | VREG_OV is reported on ICOM, but the drivers remain active |
| 1             | VREG_OV is reported on ICOM and the drivers are disabled   |

Table 12-3 EEPROM Configuration for VREG over voltage detection

## 12.4.6. Gate Driver Supply Under Voltage Warning (VREG\_UV)

The pre-driver detects when the regulated voltage drops below <u>the under voltage threshold</u>. The diagnostics interface will give a warning to the microcontroller. It is the responsibility of the microcontroller to take action in order to ensure reliable switching of the external N-FETs, since the VREG voltage directly supplies the low-side gate drivers.



## 12.4.7. Gate Source Voltage Monitoring Warning (VGS\_UV)

In order to ensure reliable switching of the high-side N-FETs, the MLX83100 comprises gate-source monitors for each of the high-side N-FETs. In case of an <u>under voltage</u>, the diagnostics interface will give a warning to the microcontroller, if the <u>gate-source comparators are enabled in EEPROM</u>. It is the responsibility of the microcontroller to take action in order to ensure reliable switching of the high-side gate drivers.

## 12.4.8. Over Temperature Warning (OVT)

If the junction temperature exceeds the specified <u>threshold</u>, a warning will be communicated to the microcontroller. The pre-driver will continue in normal operation. It is the responsibility of the microcontroller to protect the IC against over temperature destruction.

### 12.4.9. Shoot Through Protection and Dead Time

The pre-drivers' <u>internal implementation</u> guarantees that low-side and high-side N-FET of the same external half bridge cannot be conducting at the same time, preventing a short between the supply and ground. In addition the pre-driver provides a <u>programmable dead time</u> in EEPROM. The dead time sets the delay between the moment when the high-side (low-side) N-FET is switched off, and the moment when the complementary low-side (high-side) N-FET can be switched on.

## **12.4.10.** Drain-Source Voltage Monitoring Warning/Shutdown (VDS\_ERR)

The MLX83100 provides a <u>drain-source voltage monitoring</u> feature for each external N-FET to protect against short circuits to ground or supply. For the high-sides the drain-source voltage are sensed via the VBATF –and PHASEx-pins. For the low-sides the PHASEx –and IBP-pins are used. The <u>drain-source voltage comparator</u> can be enabled or disabled in EEPROM.

The drain-source voltage monitor for a certain external N-FET is activated when the corresponding input is switched on and the dead time has passed. An additional <u>blanking time</u> can be programmed in EEPROM. If the drain-source voltage remains higher than the <u>VDS monitor threshold voltage</u>, the VDS error is raised. The threshold voltage is configurable in EEPROM.

The reaction of the pre-driver on a VDS error can be configured in EEPROM with the <u>Bridge Feedback</u> bit. If this bit is set the pre-driver automatically disables the drivers when a VDS error is detected. If the bit is reset, the drivers remain active. In both cases the VDS error will be reported to the microcontroller.

| VDS_COMP_EN | VDS_BF_EN | Pre-driver reaction on VDS-error event                     |
|-------------|-----------|------------------------------------------------------------|
| 0           | х         | Any VDS error is ignored and no error is reported on ICOM  |
| 1           | 0         | VDS_ERR is reported on ICOM, but the drivers remain active |
| 1           | 1         | VDS_ERR is reported on ICOM and the drivers are disabled   |

Table 12-4 EEPROM Configuration for drain-source error detection