

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









September 1983 Revised February 1999

# MM74HC165

# Parallel-in/Serial-out 8-Bit Shift Register

## **General Description**

The MM74HC165 high speed PARALLEL-IN/SERIAL-OUT SHIFT REGISTER utilizes advanced silicon-gate CMOS technology. It has the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.

This 8-bit serial shift register shifts data from  ${\rm Q_A}$  to  ${\rm Q_H}$  when clocked. Parallel inputs to each stage are enabled by a low level at the SHIFT/LOAD input. Also included is a gated CLOCK input and a complementary output from the eighth bit.

Clocking is accomplished through a 2-input NOR gate permitting one input to be used as a CLOCK INHIBIT function. Holding either of the CLOCK inputs high inhibits clocking, and holding either CLOCK input low with the SHIFT/LOAD input high enables the other CLOCK input. Data transfer occurs on the positive going edge of the clock. Parallel

loading is inhibited as long as the SHIFT/LOAD input is HIGH. When taken LOW, data at the parallel inputs is loaded directly into the register independent of the state of the clock.

The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{CC}$  and ground.

### **Features**

- Typical propagation delay: 20 ns (clock to Q)
- Wide operating supply voltage range: 2-6V
- Low input current: 1 µA maximum
- Low quiescent supply current: 80 µA maximum (74HC Series)
- Fanout of 10 LS-TTL loads

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| MM74HC165M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| MM74HC165SJ  | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| MM74HC165MTC | MTC16          | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| MM74HC165    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Connection Diagram**

# Pin Assignments for DIP, SOIC, SOP and TSSOP PARALLEL INPUTS



## **Function Table**

| ı |        |         | Inte  | rnal   | Output   |          |                   |                 |
|---|--------|---------|-------|--------|----------|----------|-------------------|-----------------|
|   | Shift/ | Clock   | Clock | Serial | Parallel | Out      | puts              | $Q_H$           |
|   | Load   | Inhibit |       |        | АН       | $Q_A$    | Q <sub>B</sub>    |                 |
|   | L      | Х       | Х     | Х      | ah       | а        | b                 | h               |
|   | Н      | L       | L     | Χ      | Х        | $Q_{A0}$ | $Q_{B0}$          | $Q_{H0}$        |
|   | Н      | L       | 1     | Н      | Х        | Н        | $Q_{AN}$          | $Q_{GN}$        |
|   | Н      | L       | 1     | L      | Х        | L        | $\mathbf{Q}_{AN}$ | $Q_{GN}$        |
|   | Н      | Н       | Х     | Х      | Х        | $Q_{A0}$ | $Q_{B0}$          | Q <sub>H0</sub> |

H = HIGH Level (steady state), L = LOW Level (steady state)

X = Irrelevant (any input, including transitions)

↑ = Transition from LOW-to-HIGH level

 $Q_{A0},\ Q_{B0},\ Q_{H0}=\text{The level of }Q_{A},\ Q_{B},\ \text{or }Q_{H},\ \text{respectively, before the indicated steady-state input conditions were established.}$ 

 $Q_{AN}$ ,  $Q_{GN}$  = The level of  $Q_A$  or  $Q_G$  before the most recent  $\uparrow$  transition of the clock; indicates a one-bit shift.

# **Logic Diagrams**

# **Absolute Maximum Ratings**(Note 1)

(Note 2)

| Supply Voltage (V <sub>CC</sub> )                             | -0.5 to $+7.0$ V             |
|---------------------------------------------------------------|------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                           | $-1.5$ to $V_{CC}$ +1.5V     |
| DC Output Voltage (V <sub>OUT</sub> )                         | $-0.5$ to $V_{\rm CC}$ +0.5V |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> )      | ±20 mA                       |
| DC Output Current, per pin (I <sub>OUT</sub> )                | ±25 mA                       |
| DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | ±50 mA                       |
| Storage Temperature Range (T <sub>STG</sub> )                 | -65°C to +150°C              |
| Power Dissipation (P <sub>D</sub> )                           |                              |
| (Note 3)                                                      | 600 mW                       |
| S.O. Package only                                             | 500 mW                       |
| Lead Temperature (T <sub>L</sub> )                            |                              |
|                                                               |                              |

## **Recommended Operating Conditions**

|                                               | Min | Max           | Units   |
|-----------------------------------------------|-----|---------------|---------|
| Supply Voltage (V <sub>CC</sub> )             | 2   | 6             | V       |
| DC Input or Output Voltage                    |     |               |         |
| $(V_{IN}, V_{OUT})$                           | 0   | $V_{CC}$      | V       |
| Operating Temperature Range (T <sub>A</sub> ) | -40 | +85           | °C      |
| Input Rise or Fall Times                      |     |               |         |
| $(t_r, t_f) V_{CC} = 2.0V$                    |     | 1000          | ns      |
| $V_{CC} = 4.5V$                               |     | 500           | ns      |
| $V_{CC} = 6.0V$                               |     | 400           | ns      |
| Nata 4. Absolute Maximum Delings are then     |     | طبيد لمصمييمط | iah dam |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: – 12 mW/°C from 65°C to 85°C.

## DC Electrical Characteristics (Note 4)

(Soldering 10 seconds)

| Symbol          | Parameter          | Conditions                               | V <sub>CC</sub> | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units |
|-----------------|--------------------|------------------------------------------|-----------------|-----------------------|------|------------------------------|-------------------------------|-------|
| Symbol          |                    | Conditions                               | VCC             | Тур                   |      | Guaranteed L                 | nteed Limits                  |       |
| V <sub>IH</sub> | Minimum HIGH Level |                                          | 2.0V            |                       | 1.5  | 1.5                          | 1.5                           | V     |
|                 | Input Voltage      |                                          | 4.5V            |                       | 3.15 | 3.15                         | 3.15                          | V     |
|                 |                    |                                          | 6.0V            |                       | 4.2  | 4.2                          | 4.2                           | V     |
| V <sub>IL</sub> | Maximum LOW Level  |                                          | 2.0V            |                       | 0.5  | 0.5                          | 0.5                           | V     |
|                 | Input Voltage      |                                          | 4.5V            |                       | 1.35 | 1.35                         | 1.35                          | V     |
|                 |                    |                                          | 6.0V            |                       | 1.8  | 1.8                          | 1.8                           | V     |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$            |                 |                       |      |                              |                               |       |
|                 | Output Voltage     | $ I_{OUT}  \le 20 \mu A$                 | 2.0V            | 2.0                   | 1.9  | 1.9                          | 1.9                           | V     |
|                 |                    |                                          | 4.5V            | 4.5                   | 4.4  | 4.4                          | 4.4                           | V     |
|                 |                    |                                          | 6.0V            | 6.0                   | 5.9  | 5.9                          | 5.9                           | V     |
|                 |                    | $V_{IN} = V_{IH}$ or $V_{IL}$            |                 |                       |      |                              |                               |       |
|                 |                    | $ I_{OUT}  \le 4.0 \text{ mA}$           | 4.5V            | 4.2                   | 3.98 | 3.84                         | 3.7                           | V     |
|                 |                    | I <sub>OUT</sub>   ≤ 5.2 mA              | 6.0V            | 5.7                   | 5.48 | 5.34                         | 5.2                           | V     |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IH}$ or $V_{IL}$            |                 |                       |      |                              |                               |       |
|                 | Output Voltage     | $ I_{OUT}  \le 20 \mu A$                 | 2.0V            | 0                     | 0.1  | 0.1                          | 0.1                           | V     |
|                 |                    |                                          | 4.5V            | 0                     | 0.1  | 0.1                          | 0.1                           | V     |
|                 |                    |                                          | 6.0V            | 0                     | 0.1  | 0.1                          | 0.1                           | V     |
|                 |                    | $V_{IN} = V_{IH}$ or $V_{IL}$            |                 |                       |      |                              |                               |       |
|                 |                    | $ I_{OUT}  \le 4.0 \text{ mA}$           | 4.5V            | 0.2                   | 0.26 | 0.33                         | 0.4                           | V     |
|                 |                    | $ I_{OUT}  \le 5.2 \text{ mA}$           | 6.0V            | 0.2                   | 0.26 | 0.33                         | 0.4                           | V     |
| I <sub>IN</sub> | Maximum Input      | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V            |                       | ±0.1 | ±1.0                         | ±1.0                          | μΑ    |
|                 | Current            | V <sub>CC</sub> = 2-6V                   |                 |                       |      |                              |                               |       |
| I <sub>CC</sub> | Maximum Quiescent  | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V            |                       | 8.0  | 80                           | 160                           | μА    |
|                 | Supply Current     | $I_{OUT} = 0 \mu A$                      |                 |                       |      |                              |                               |       |
|                 |                    | $V_{CC} = 2-6V$                          |                 |                       |      |                              |                               |       |

260°C

Note 4: For a power supply of 5V ±10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current ( $I_{IN}$ ,  $I_{CC}$ , and  $I_{OZ}$ ) occur for CMOS at the higher voltage and so the 6.0V values should be used.

## **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $C_L = 15$  pF,  $t_r = t_f = 6$  ns

| Symbol                              | Parameter                                                         | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|-------------------------------------------------------------------|------------|-----|---------------------|-------|
| f <sub>MAX</sub>                    | Maximum Operating Frequency                                       |            | 50  | 30                  | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay H to Q <sub>H</sub> or $\overline{Q}_H$ |            | 15  | 25                  | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay                                         |            | 13  | 25                  | ns    |
|                                     | Serial Shift/Parallel Load to Q <sub>H</sub>                      |            |     |                     |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay                                         |            | 15  | 25                  | ns    |
|                                     | Clock to Output                                                   |            |     |                     |       |
| t <sub>S</sub>                      | Minimum Setup Time Serial Input                                   |            | 10  | 20                  | ns    |
|                                     | to Clock, Parallel or Data to Shift/Load                          |            |     |                     |       |
| t <sub>S</sub>                      | Minimum Setup Time Shift/Load to Clock                            |            | 11  | 20                  | ns    |
| t <sub>S</sub>                      | Minimum Setup Time Clock Inhibit to Clock                         |            | 10  | 20                  | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Serial                                          |            |     | 0                   | ns    |
|                                     | Input to Clock or                                                 |            |     |                     |       |
|                                     | Parallel Data to Shift/Load                                       |            |     |                     |       |
| t <sub>W</sub>                      | Minimum Pulse Width Clock                                         |            |     | 16                  | ns    |

# **AC Electrical Characteristics**

 $C_L = 50$  pF,  $t_r = t_f = 6$  ns (unless otherwise specified)

| Symbol                              | Parameter                        | Conditions | v <sub>cc</sub> | $T_A = 25^{\circ}C$ |      | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | $T_A = -55$ to $125^{\circ}C$ | Units |
|-------------------------------------|----------------------------------|------------|-----------------|---------------------|------|--------------------------------------------|-------------------------------|-------|
| Symbol                              |                                  |            |                 | Тур                 |      | Guaranteed L                               | imits                         |       |
| f <sub>MAX</sub>                    | Maximum Operating                |            | 2.0V            | 10                  | 5    | 4                                          | 4                             | MHz   |
|                                     | Frequency                        |            | 4.5V            | 45                  | 27   | 21                                         | 18                            | MHz   |
|                                     |                                  |            | 6.0V            | 50                  | 32   | 25                                         | 21                            | MHz   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation              |            | 2.0V            | 70                  | 150  | 189                                        | 225                           | ns    |
|                                     | Delay H to Q <sub>H</sub> or Q H |            | 4.5V            | 21                  | 30   | 38                                         | 45                            | ns    |
|                                     |                                  |            | 6.0V            | 18                  | 26   | 33                                         | 39                            | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation              |            | 2.0V            | 70                  | 175  | 220                                        | 260                           | ns    |
|                                     | Delay Serial Shift/              |            | 4.5V            | 21                  | 35   | 44                                         | 52                            | ns    |
|                                     | Parallel Load to Q <sub>H</sub>  |            | 6.0V            | 18                  | 30   | 37                                         | 44                            | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation              |            | 2.0V            | 70                  | 150  | 189                                        | 225                           | ns    |
|                                     | Delay Clock to Output            |            | 4.5V            | 21                  | 30   | 38                                         | 45                            | ns    |
|                                     |                                  |            | 6.0V            | 18                  | 26   | 33                                         | 39                            | ns    |
| t <sub>S</sub>                      | Minimum Setup Time               |            | 2.0V            | 35                  | 100  | 125                                        | 150                           | ns    |
|                                     | Serial Input to Clock,           |            | 4.5V            | 11                  | 20   | 25                                         | 30                            | ns    |
|                                     | or Parallel Data to Shift/Load   |            | 6.0V            | 9                   | 17   | 21                                         | 25                            | ns    |
| t <sub>S</sub>                      | Minimum Setup Time               |            | 2.0V            | 38                  | 100  | 125                                        | 150                           | ns    |
|                                     | Shift/Load to Clock              |            | 4.5V            | 12                  | 20   | 25                                         | 30                            | ns    |
|                                     |                                  |            | 6.0V            | 9                   | 17   | 21                                         | 25                            | ns    |
| t <sub>S</sub>                      | Minimum Setup Time               |            | 2.0V            | 35                  | 100  | 125                                        | 150                           | ns    |
|                                     | Clock Inhibit to Clock           |            | 4.5V            | 11                  | 20   | 25                                         | 30                            | ns    |
|                                     |                                  |            | 6.0V            | 9                   | 17   | 21                                         | 25                            | ns    |
| t <sub>H</sub>                      | Minimum Hold Time Serial         |            | 2.0V            |                     | 0    | 0                                          | 0                             | ns    |
|                                     | Input to Clock or                |            | 4.5V            |                     | 0    | 0                                          | 0                             | ns    |
|                                     | Parallel Data to Shift/Load      |            | 6.0V            |                     | 0    | 0                                          | 0                             | ns    |
| t <sub>W</sub>                      | Minimum Pulse Width,             |            | 2.0V            | 30                  | 80   | 100                                        | 120                           | ns    |
|                                     | Clock                            |            | 4.5V            | 9                   | 16   | 20                                         | 24                            | ns    |
|                                     |                                  |            | 6.0V            | 8                   | 14   | 18                                         | 20                            | ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output                   |            | 2.0V            | 30                  | 75   | 95                                         | 110                           | ns    |
|                                     | Rise and Fall Time               |            | 4.5V            | 9                   | 15   | 19                                         | 22                            | ns    |
|                                     |                                  |            | 6.0V            | 8                   | 13   | 16                                         | 19                            | ns    |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Input Rise and           |            | 2.0V            |                     | 1000 | 1000                                       | 1000                          | ns    |
|                                     | Fall Time                        |            | 4.5V            |                     | 500  | 500                                        | 500                           | ns    |
|                                     |                                  |            | 6.0V            |                     | 400  | 400                                        | 400                           | ns    |

# AC Electrical Characteristics (Continued)

| Symbol          | Parameter                 | Parameter Conditions |                 | T <sub>A</sub> = 25°C |    | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units |
|-----------------|---------------------------|----------------------|-----------------|-----------------------|----|--------------------------------------------|-------------------------------|-------|
|                 | . a.a.noto                | Containono           | v <sub>cc</sub> | Тур                   |    | Guaranteed Limits                          |                               | 0     |
| C <sub>PD</sub> | Power Dissipation         | (per package)        |                 | 100                   |    |                                            |                               | pF    |
|                 | Capacitance (Note 5)      |                      |                 |                       |    |                                            |                               |       |
| C <sub>IN</sub> | Maximum Input Capacitance |                      |                 | 5                     | 10 | 10                                         | 10                            | pF    |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .







16-Lead Plastic Dual-In-Line Package (PDIP), MS-001, 0.300" Wide Package N16E

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com