# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Document Number: MMA8451Q Rev. 8, 02/2013

## Xtrinsic MMA8451Q 3-Axis, 14-bit/8-bit Digital Accelerometer

The MMA8451Q is a smart, low-power, three-axis, capacitive, micromachined accelerometer with 14 bits of resolution. This accelerometer is packed with embedded functions with flexible user programmable options, configurable to two interrupt pins. Embedded interrupt functions allow for overall power savings relieving the host processor from continuously polling data. There is access to both low-pass filtered data as well as high-pass filtered data, which minimizes the data analysis required for jolt detection and faster transitions. The device can be configured to generate inertial wakeup interrupt signals from any combination of the configurable embedded functions allowing the MMA8451Q to monitor events and remain in a low-power mode during periods of inactivity. The MMA8451Q is available in a 3 mm by 3 mm by 1 mm QFN package.

#### Features

- 1.95V to 3.6V supply voltage
- 1.6V to 3.6V interface voltage
- ±2g/±4g/±8g dynamically selectable full-scale
- Output Data Rates (ODR) from 1.56 Hz to 800 Hz
- 99 µg/√Hz noise
- 14-bit and 8-bit digital output
- I<sup>2</sup>C digital output interface (operates to 2.25 MHz with 4.7 kΩ pullup)
- Two programmable interrupt pins for seven interrupt sources
- Three embedded channels of motion detection
- Freefall or Motion Detection: 1 channel
- Pulse Detection: 1 channel
- Jolt Detection: 1 channel
- Orientation (Portrait/Landscape) detection with programmable hysteresis
- Automatic ODR change for Auto-WAKE and return to SLEEP
- 32-sample FIFO
- High-Pass Filter Data available per sample and through the FIFO
- Self-Test
- RoHS compliant
- Current Consumption: 6 μA to 165 μA

#### **Typical Applications**

- E-Compass applications
- Static orientation detection (Portrait/Landscape, Up/Down, Left/Right, Back/ Front position identification)
- Notebook, e-reader, and Laptop Tumble and Freefall Detection
- Real-time orientation detection (virtual reality and gaming 3D user position feedback)
- Real-time activity analysis (pedometer step counting, freefall drop detection for HDD, dead-reckoning GPS backup)
- Motion detection for portable product power saving (Auto-SLEEP and Auto-WAKE for cell phone, PDA, GPS, gaming)
- Shock and vibration monitoring (mechatronic compensation, shipping and warranty usage logging)
- User interface (menu scrolling by orientation change, tap detection for button replacement)

| ORDERING INFORMATION |                   |                     |               |  |  |  |
|----------------------|-------------------|---------------------|---------------|--|--|--|
| Part Number          | Temperature Range | Package Description | Shipping      |  |  |  |
| MMA8451QT            | -40°C to +85°C    | QFN-16              | Tray          |  |  |  |
| MMA8451QR1           | -40°C to +85°C    | QFN-16              | Tape and Reel |  |  |  |

© 2010-2013 Freescale Semiconductor, Inc. All rights reserved.







## Contents

| 1 |       | k Diagram and Pin Description                          |     |
|---|-------|--------------------------------------------------------|-----|
|   | 1.1   | Soldering Information                                  |     |
| 2 | Mech  | nanical and Electrical Specifications                  |     |
|   | 2.1   | Mechanical Characteristics                             | . 6 |
|   | 2.2   | Electrical Characteristics.                            |     |
|   | 2.3   | I <sup>2</sup> C interface characteristics             | . 8 |
|   | 2.4   | Absolute Maximum Ratings                               | . 9 |
| 3 | Term  | inology                                                | 10  |
|   | 3.1   | Sensitivity                                            | 10  |
|   | 3.2   | Zero-g Offset                                          | 10  |
|   | 3.3   | Self-Test                                              | 10  |
| 4 | Mode  | es of Operation                                        | 11  |
| 5 | Func  | tionality                                              | 12  |
|   | 5.1   | Device Calibration.                                    | 12  |
|   | 5.2   | 8-bit or 14-bit Data                                   | 13  |
|   | 5.3   | Internal FIFO Data Buffer                              | 13  |
|   | 5.4   | Low Power Modes vs. High Resolution Modes.             | 13  |
|   | 5.5   | Auto-WAKE/SLEEP Mode                                   | 13  |
|   | 5.6   | Freefall and Motion Detection                          | 14  |
|   | 5.7   | Transient Detection.                                   |     |
|   | 5.8   | Tap Detection                                          |     |
|   | 5.9   | Orientation Detection                                  | 15  |
|   | 5.10  | Interrupt Register Configurations                      |     |
|   | 5.11  | Serial l <sup>2</sup> C Interface                      |     |
| 6 | Regis | ster Descriptions                                      |     |
|   | 6.1   | Data Registers                                         |     |
|   | 6.2   | 32 Sample FIFO                                         | 22  |
|   | 6.3   | Portrait/Landscape Embedded Function Registers         |     |
|   | 6.4   | Motion and Freefall Embedded Function Registers        |     |
|   | 6.5   | Transient (HPF) Acceleration Detection                 | 35  |
|   | 6.6   | Single, Double and Directional Tap Detection Registers |     |
|   | 6.7   | Auto-WAKE/SLEEP Detection                              | 41  |
|   | 6.8   | Control Registers                                      |     |
|   | 6.9   | User Offset Correction Registers                       |     |
|   |       |                                                        |     |

## **Related Documentation**

The MMA8451Q device features and operations are described in a variety of reference manuals, user guides, and application notes. To find the most-current versions of these documents:

1. Go to the Freescale homepage at:

#### http://www.freescale.com/

- 2. In the Keyword search box at the top of the page, enter the device number MMA8451Q.
- 3. In the Refine Your Result pane on the left, click on the Documentation link.

## 1 Block Diagram and Pin Description



(TOP VIEW) DIRECTION OF THE DETECTABLE ACCELERATIONS

Figure 2. Direction of the Detectable Accelerations

Figure 3 shows the device configuration in the 6 different orientation modes. These orientations are defined as the following: PU = Portrait Up, LR = Landscape Right, PD = Portrait Down, LL = Landscape Left, BACK and FRONT side views. There are several registers to configure the orientation detection and are described in detail in the register setting section.









| Pin # | Pin Name | Description                                                                   | Pin Status |
|-------|----------|-------------------------------------------------------------------------------|------------|
| 1     | VDDIO    | Internal Power Supply (1.62V - 3.6V)                                          | Input      |
| 2     | BYP      | Bypass capacitor (0.1 µF)                                                     | Input      |
| 3     | NC       | Leave open. Do not connect                                                    | Open       |
| 4     | SCL      | I <sup>2</sup> C Serial Clock                                                 | Open Drain |
| 5     | GND      | Connect to Ground                                                             | Input      |
| 6     | SDA      | I <sup>2</sup> C Serial Data                                                  | Open Drain |
| 7     | SA0      | I <sup>2</sup> C Least Significant Bit of the Device I <sup>2</sup> C Address | Input      |
| 8     | NC       | Internally not connected (can be GND or VDD)                                  | Input      |
| 9     | INT2     | Inertial Interrupt 2                                                          | Output     |
| 10    | GND      | Connect to Ground                                                             | Input      |
| 11    | INT1     | Inertial Interrupt 1                                                          | Output     |
| 12    | GND      | Connect to Ground                                                             | Input      |
| 13    | NC       | Internally not connected (can be GND or VDD)                                  | Input      |
| 14    | VDD      | Power Supply (1.95V to 3.6V)                                                  | Input      |
| 15    | NC       | Internally not connected (can be GND or VDD)                                  | Input      |
| 16    | NC       | Internally not connected (can be GND or VDD)                                  | Input      |

#### Table 1. Pin Description

The device power is supplied through VDD line. Power supply decoupling capacitors (100 nF ceramic plus 4.7  $\mu$ F bulk, or a single 4.7  $\mu$ F ceramic) should be placed as near as possible to the pins 1 and 14 of the device.

The control signals SCL, SDA, and SA0 are not tolerant of voltages more than VDDIO + 0.3V. If VDDIO is removed, the control signals SCL, SDA, and SA0 will clamp any logic signals with their internal ESD protection diodes.

The functions, the threshold and the timing of the two interrupt pins (INT1 and INT2) are user programmable through the I<sup>2</sup>C interface. The SDA and SCL I<sup>2</sup>C connections are open drain and therefore require a pullup resistor as shown in the application diagram in Figure 4.

## 1.1 Soldering Information

The QFN package is compliant with the RoHS standard. Please refer to AN4077.

## 2 Mechanical and Electrical Specifications

## 2.1 Mechanical Characteristics

Table 2. Mechanical Characteristics @ VDD = 2.5V, VDDIO = 1.8V, T = 25°C unless otherwise noted.

| Parameter                                                       | Test Conditions              | Symbol   | Min    | Тур                   | Мах   | Unit   |  |
|-----------------------------------------------------------------|------------------------------|----------|--------|-----------------------|-------|--------|--|
|                                                                 | FS[1:0] set to 00<br>2g Mode |          |        | ±2                    |       |        |  |
| Measurement Range <sup>(1)</sup>                                | FS[1:0] set to 01<br>4g Mode | FS       |        | ±4                    |       | g      |  |
|                                                                 | FS[1:0] set to 10<br>8g Mode |          |        | ±8                    |       |        |  |
|                                                                 | FS[1:0] set to 00<br>2g Mode | So       | So     |                       | 4096  |        |  |
| Sensitivity                                                     | FS[1:0] set to 01<br>4g Mode |          |        |                       | So    | 2048   |  |
|                                                                 | FS[1:0] set to 10<br>8g Mode |          | 1024   |                       |       |        |  |
| Sensitivity Accuracy <sup>(2)</sup>                             |                              | Soa      |        | ±2.64                 |       | %      |  |
|                                                                 | FS[1:0] set to 00<br>2g Mode |          |        |                       |       |        |  |
| Sensitivity Change vs. Temperature FS[1:0] set to 01<br>4g Mode | TCSo                         |          | ±0.008 |                       | %/°C  |        |  |
|                                                                 | FS[1:0] set to 10<br>8g Mode | -        |        |                       |       |        |  |
| Zero-g Level Offset Accuracy <sup>(3)</sup>                     | FS[1:0] 2g, 4g, 8g           | TyOff    |        | ±17                   |       | mg     |  |
| Zero-g Level Offset Accuracy Post Board Mount <sup>(4)</sup>    | FS[1:0] 2g, 4g, 8g           | TyOffPBM |        | ±20                   |       | mg     |  |
| Zero-g Level Change vs. Temperature                             | -40°C to 85°C                | TCOff    |        | ±0.15                 |       | mg/°C  |  |
| Self-Test Output Change <sup>(5)</sup><br>X<br>Y<br>Z           | FS[1:0] set to 0<br>4g Mode  | Vst      |        | +181<br>+255<br>+1680 |       | LSB    |  |
| ODR Accuracy<br>2 MHz Clock                                     |                              |          |        | ±2                    |       | %      |  |
| Output Data Bandwidth                                           |                              | BW       | ODR/3  |                       | ODR/2 | Hz     |  |
| Output Noise                                                    | Normal Mode ODR = 400 Hz     | Noise    |        | 126                   |       | µg/√Hz |  |
| Output Noise Low Noise Mode <sup>(1)</sup>                      | Normal Mode ODR = 400 Hz     | Noise    |        | 99                    |       | µg/√Hz |  |
| Operating Temperature Range                                     |                              | Тор      | -40    |                       | +85   | °C     |  |

1. Dynamic Range is limited to 4g when the Low Noise bit in Register 0x2A, bit 2 is set.

3. Before board mount.

4. Post Board Mount Offset Specifications are based on an 8 Layer PCB, relative to 25°C.

5. Self-Test is one direction only.

<sup>2.</sup> Sensitivity remains in spec as stated, but changing Oversampling mode to Low Power causes 3% sensitivity shift. This behavior is also seen when changing from 800 Hz to any other data rate in the Normal, Low Noise + Low Power or High Resolution mode.

## 2.2 Electrical Characteristics

Table 3. Electrical Characteristics @ VDD = 2.5V, VDDIO = 1.8V, T = 25°C unless otherwise noted.

| Parameter                                                                        | Test Conditions                          | Symbol               | Min        | Тур  | Мах       | Unit |
|----------------------------------------------------------------------------------|------------------------------------------|----------------------|------------|------|-----------|------|
| Supply Voltage                                                                   |                                          | VDD <sup>(1)</sup>   | 1.95       | 2.5  | 3.6       | V    |
| Interface Supply Voltage                                                         |                                          | VDDIO <sup>(1)</sup> | 1.62       | 1.8  | 3.6       | V    |
|                                                                                  | ODR = 1.56 Hz                            |                      |            | 6    |           |      |
|                                                                                  | ODR = 6.25 Hz                            |                      |            | 6    |           |      |
|                                                                                  | ODR = 12.5 Hz                            |                      |            | 6    |           |      |
| Low Power Mode                                                                   | ODR = 50 Hz                              |                      |            | 14   |           |      |
|                                                                                  | ODR = 100 Hz                             | - I <sub>dd</sub> LP |            | 24   |           | μA   |
| Î                                                                                | ODR = 200 Hz                             |                      |            | 44   |           |      |
| Î                                                                                | ODR = 400 Hz                             |                      |            | 85   |           |      |
| Ĩ                                                                                | ODR = 800 Hz                             |                      |            | 165  |           |      |
|                                                                                  | ODR = 1.56 Hz                            |                      |            | 24   |           |      |
| Î                                                                                | ODR = 6.25 Hz                            |                      |            | 24   |           |      |
| Î                                                                                | ODR = 12.5 Hz                            |                      |            | 24   |           |      |
| Normal Mode                                                                      | ODR = 50 Hz                              | 1                    |            | 24   |           | μA   |
| Normal Node                                                                      | ODR = 100 Hz                             | I <sub>dd</sub>      |            | 44   | μμ        |      |
| Î                                                                                | ODR = 200 Hz                             |                      |            | 85   |           | -    |
|                                                                                  | ODR = 400 Hz                             |                      |            | 165  |           |      |
|                                                                                  | ODR = 800 Hz                             |                      |            | 165  |           |      |
| Current during Boot Sequence, 0.5 mSec max duration using recommended Bypass Cap | VDD = 2.5V                               | Idd Boot             |            |      | 1         | mA   |
| Value of Capacitor on BYP Pin                                                    | -40°C 85°C                               | Сар                  | 75         | 100  | 470       | nF   |
| STANDBY Mode Current @25°C                                                       | VDD = 2.5V, VDDIO = 1.8V<br>STANDBY Mode | I <sub>dd</sub> Stby |            | 1.8  | 5         | μA   |
| Digital High Level Input Voltage<br>SCL, SDA, SA0                                |                                          | VIH                  | 0.75*VDDIO |      |           | v    |
| Digital Low Level Input Voltage<br>SCL, SDA, SA0                                 |                                          | VIL                  |            |      | 0.3*VDDIO | v    |
| High Level Output Voltage<br>INT1, INT2                                          | I <sub>O</sub> = 500 μA                  | VOH                  | 0.9*VDDIO  |      |           | v    |
| Low Level Output Voltage<br>INT1, INT2                                           | I <sub>O</sub> = 500 μA                  | VOL                  |            |      | 0.1*VDDIO | V    |
| Low Level Output Voltage<br>SDA                                                  | I <sub>O</sub> = 500 μA                  | VOLS                 |            |      | 0.1*VDDIO | v    |
| Power on Ramp Time                                                               |                                          |                      | 0.001      |      | 1000      | ms   |
| Time from VDDIO on and VDD > Vmin until $I^2C$ ready for operation               | Cbyp = 100 nF                            | BT                   | _          | 350  | 500       | μs   |
| Turn-on time (STANDBY to ACTIVE)                                                 |                                          | Ton                  |            | 2/01 | DR + 1 ms | s    |
| Turn-on time (Power Down to ACTIVE Mode)                                         |                                          | Ton                  |            | 2/01 | DR + 2 ms | s    |
| Operating Temperature Range                                                      |                                          | Тор                  | -40        |      | +85       | °C   |

1. There is no requirement for power supply sequencing. The VDDIO input voltage can be higher than the VDD input voltage.

#### I<sup>2</sup>C interface characteristics 2.3

## Table 4. I<sup>2</sup>C slave timing values<sup>(1)</sup>

| Parameter                                                                             | Symbol              | I <sup>2</sup> C Fast                  | Mode               | Unit |
|---------------------------------------------------------------------------------------|---------------------|----------------------------------------|--------------------|------|
| Falanetei                                                                             | Symbol              | Min                                    | Max                | 0111 |
| SCL clock frequency                                                                   | f <sub>SCL</sub>    | 0                                      | 400                | kHz  |
| Bus-free time between STOP and START condition                                        | t <sub>BUF</sub>    | 1.3                                    |                    | μs   |
| (Repeated) START hold time                                                            | t <sub>HD;STA</sub> | 0.6                                    |                    | μs   |
| Repeated START setup time                                                             | t <sub>SU;STA</sub> | 0.6                                    |                    | μs   |
| STOP condition setup time                                                             | t <sub>SU;STO</sub> | 0.6                                    |                    | μs   |
| SDA data hold time                                                                    | t <sub>HD;DAT</sub> | 0.05                                   | 0.9 (2)            | μs   |
| SDA setup time                                                                        | t <sub>SU;DAT</sub> | 100                                    |                    | ns   |
| SCL clock low time                                                                    | t <sub>LOW</sub>    | 1.3                                    |                    | μs   |
| SCL clock high time                                                                   | t <sub>HIGH</sub>   | 0.6                                    |                    | μs   |
| SDA and SCL rise time                                                                 | t <sub>r</sub>      | 20 + 0.1 C <sub>b</sub> <sup>(3)</sup> | 300                | ns   |
| SDA and SCL fall time                                                                 | t <sub>f</sub>      | 20 + 0.1 C <sub>b</sub> <sup>(3)</sup> | 300                | ns   |
| SDA valid time <sup>(4)</sup>                                                         | t <sub>VD;DAT</sub> |                                        | 0.9 <sup>(2)</sup> | μs   |
| SDA valid acknowledge time <sup>(5)</sup>                                             | t <sub>VD;ACK</sub> |                                        | 0.9 <sup>(2)</sup> | μs   |
| Pulse width of spikes on SDA and SCL that must be suppressed by internal input filter | t <sub>SP</sub>     | 0                                      | 50                 | ns   |
| Capacitive load for each bus line                                                     | Cb                  |                                        | 400                | pF   |

1.All values referred to  $V_{IH(min)}~(0.3V_{DD})$  and  $V_{IL(max)}~(0.7V_{DD})$  levels. 2.This device does not stretch the LOW period  $(t_{LOW})$  of the SCL signal.

 $3.C_{b}$  = total capacitance of one bus line in pF.  $4.t_{VD;DAT}$  = time for data signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse).  $5.t_{VD;ACK}$  = time for Acknowledgement signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse).





## 2.4 Absolute Maximum Ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability.

## Table 5. Maximum Ratings

| Rating                                           | Symbol            | Value               | Unit |
|--------------------------------------------------|-------------------|---------------------|------|
| Maximum Acceleration (all axes, 100 μs)          | g <sub>max</sub>  | 5,000               | g    |
| Supply Voltage                                   | VDD               | -0.3 to + 3.6       | V    |
| Input voltage on any control pin (SA0, SCL, SDA) | Vin               | -0.3 to VDDIO + 0.3 | V    |
| Drop Test                                        | D <sub>drop</sub> | 1.8                 | m    |
| Operating Temperature Range                      | Τ <sub>ΟΡ</sub>   | -40 to +85          | °C   |
| Storage Temperature Range                        | T <sub>STG</sub>  | -40 to +125         | °C   |

## Table 6. ESD and Latchup Protection Characteristics

| Rating                      | Symbol | Value | Unit |
|-----------------------------|--------|-------|------|
| Human Body Model            | HBM    | ±2000 | V    |
| Machine Model               | MM     | ±200  | V    |
| Charge Device Model         | CDM    | ±500  | V    |
| Latchup Current at T = 85°C | _      | ±100  | mA   |



This device is sensitive to mechanical shock. Improper handling can cause permanent damage of the part or cause the part to otherwise fail.

This device is sensitive to ESD, improper handling can cause permanent damage to the part.

## 3 Terminology

## 3.1 Sensitivity

The sensitivity is represented in counts/g. In 2g mode the sensitivity is 4096 counts/g. In 4g mode the sensitivity is 2048 counts/ g and in 8g mode the sensitivity is 1024 counts/g.

## 3.2 Zero-g Offset

Zero-g Offset (TyOff) describes the deviation of an actual output signal from the ideal output signal if the sensor is stationary. A sensor stationary on a horizontal surface will measure 0g in X-axis and 0g in Y-axis whereas the Z-axis will measure 1g. The output is ideally in the middle of the dynamic range of the sensor (content of OUT Registers 0x00, data expressed as 2's complement number). A deviation from ideal value in this case is called Zero-g offset. Offset is to some extent a result of stress on the MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress.

## 3.3 Self-Test

Self-Test checks the transducer functionality without external mechanical stimulus. When Self-Test is activated, an electrostatic actuation force is applied to the sensor, simulating a small acceleration. In this case, the sensor outputs will exhibit a change in their DC levels which are related to the selected full scale through the device sensitivity. When Self-Test is activated, the device output level is given by the algebraic sum of the signals produced by the acceleration acting on the sensor and by the electrostatic test-force.

## 4 Modes of Operation



Figure 6. MMA8451Q Mode Transition Diagram

| Mode                   | I <sup>2</sup> C Bus State                                  | VDD   | VDDIO                                               | Function Description                                                                                   |
|------------------------|-------------------------------------------------------------|-------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| OFF                    | Powered Down                                                | <1.8V | VDDIO Can be > VDD                                  | The device is powered off. All analog and digital blocks are shutdown. I <sup>2</sup> C bus inhibited. |
| STANDBY                | I <sup>2</sup> C communication with<br>MMA8451Q is possible | ON    | VDDIO = High<br>VDD = High<br>ACTIVE bit is cleared | Only digital blocks are enabled.<br>Analog subsystem is disabled. Internal clocks disabled.            |
| ACTIVE<br>(WAKE/SLEEP) | I <sup>2</sup> C communication with<br>MMA8451Q is possible | ON    | VDDIO = High<br>VDD = High<br>ACTIVE bit is set     | All blocks are enabled (digital, analog).                                                              |

Table 7. Mode of Operation Description

All register contents are preserved when transitioning from ACTIVE to STANDBY mode. Some registers are reset when transitioning from STANDBY to ACTIVE. These are all noted in the device memory map register table. The SLEEP and WAKE modes are ACTIVE modes. For more information on how to use the SLEEP and WAKE modes and how to transition between these modes, please refer to the functionality section of this document.

## 5 Functionality

The MMA8451Q is a low-power, digital output 3-axis linear accelerometer with a I<sup>2</sup>C interface and embedded logic used to detect events and notify an external microprocessor over interrupt lines. The functionality includes the following:

- 8-bit or 14-bit data, High-Pass Filtered data, 8-bit or 14-bit configurable 32 sample FIFO
- Four different oversampling options for compromising between resolution and current consumption based on application
  requirements
- Additional Low Noise mode that functions independently of the Oversampling modes for higher resolution
- · Low Power and Auto-WAKE/SLEEP modes for conservation of current consumption
- · Single/Double tap with directional information 1 channel
- · Motion detection with directional information or Freefall 1 channel
- Transient/Jolt detection based on a high-pass filter and settable threshold for detecting the change in acceleration above a threshold with directional information 1 channel
- Flexible user configurable portrait landscape detection algorithm addressing many use cases for screen orientation

All functionality is available in 2g, 4g or 8g dynamic ranges. There are many configuration settings for enabling all the different functions. Separate application notes have been provided to help configure the device for each embedded functionality.

#### Table 8. Features of the MMA845xQ devices

| Feature List                                                                                         | MMA8451 | MMA8452 | MMA8453 |
|------------------------------------------------------------------------------------------------------|---------|---------|---------|
| Digital Resolution (Bits)                                                                            | 14      | 12      | 10      |
| Digital Sensitivity (Counts/g)                                                                       | 4096    | 1024    | 256     |
| Data-Ready Interrupt                                                                                 | Yes     | Yes     | Yes     |
| Single-Pulse Interrupt                                                                               | Yes     | Yes     | Yes     |
| Double-Pulse Interrupt                                                                               | Yes     | Yes     | Yes     |
| Directional-Pulse Interrupt                                                                          | Yes     | Yes     | Yes     |
| Auto-WAKE                                                                                            | Yes     | Yes     | Yes     |
| Auto-SLEEP                                                                                           | Yes     | Yes     | Yes     |
| Freefall Interrupt                                                                                   | Yes     | Yes     | Yes     |
| 32 Level FIFO                                                                                        | Yes     | No      | No      |
| High-Pass Filter                                                                                     | Yes     | Yes     | Yes     |
| Low-Pass Filter                                                                                      | Yes     | Yes     | Yes     |
| Orientation Detection Portrait/Landscape = 30°, Landscape to Portrait = 60°, and Fixed 45° Threshold | Yes     | Yes     | Yes     |
| Programmable Orientation Detection                                                                   | Yes     | No      | No      |
| Motion Interrupt with Direction                                                                      | Yes     | Yes     | Yes     |
| Transient Detection with High-Pass Filter                                                            | Yes     | Yes     | Yes     |
| Low Power Mode                                                                                       | Yes     | Yes     | Yes     |

## 5.1 Device Calibration

The device interface is factory calibrated for sensitivity and Zero-g offset for each axis. The trim values are stored in Non Volatile Memory (NVM). On power-up, the trim parameters are read from NVM and applied to the circuitry. In normal use, further calibration in the end application is not necessary. However, the MMA8451Q allows the user to adjust the Zero-g offset for each axis after power-up, changing the default offset values. The user offset adjustments are stored in 6 volatile registers. For more information on device calibration, refer to Freescale application note, AN4069.

## 5.2 8-bit or 14-bit Data

The measured acceleration data is stored in the OUT\_X\_MSB, OUT\_X\_LSB, OUT\_Y\_MSB, OUT\_Y\_LSB, OUT\_Z\_MSB, and OUT\_Z\_LSB registers as 2's complement 14-bit numbers. The most significant 8-bits of each axis are stored in OUT\_X (Y, Z)\_MSB, so applications needing only 8-bit results can use these 3 registers and ignore OUT\_X,Y, Z\_LSB. To do this, the F\_READ bit in CTRL\_REG1 must be set. When the F\_READ bit is cleared, the fast read mode is disabled.

When the full-scale is set to 2g, the measurement range is -2g to +1.99975g, and each count corresponds to 1g/4096 (0.25 mg) at 14-bits resolution. When the full-scale is set to 8g, the measurement range is -8g to +7.999g, and each count corresponds to 1g/1024 (0.98 mg) at 14-bits resolution. The resolution is reduced by a factor of 64 if only the 8-bit results are used. For more information on the data manipulation between data formats and modes, refer to Freescale application.

## 5.3 Internal FIFO Data Buffer

MMA8451Q contains a 32 sample internal FIFO data buffer minimizing traffic across the I<sup>2</sup>C bus. The FIFO can also provide power savings of the system by allowing the host processor/MCU to go into a SLEEP mode while the accelerometer independently stores the data, up to 32 samples per axis. The FIFO can run at all output data rates. There is the option of accessing the full 14-bit data or for accessing only the 8-bit data. When access speed is more important than high resolution the 8-bit data read is a better option.

The FIFO contains four modes (Fill Buffer Mode, Circular Buffer Mode, Trigger Mode, and Disabled Mode) described in the F\_SETUP Register 0x09. Fill Buffer Mode collects the first 32 samples and asserts the overflow flag when the buffer is full and another sample arrives. It does not collect any more data until the buffer is read. This benefits data logging applications where all samples must be collected. The Circular Buffer Mode allows the buffer to be filled and then new data replaces the oldest sample in the buffer. The most recent 32 samples will be stored in the buffer. This benefits situations where the processor is waiting for an specific interrupt to signal that the data must be flushed to analyze the event. The trigger mode will hold the last data up to the point when the trigger occurs and can be set to keep a selectable number of samples after the event occurs.

The MMA8451Q FIFO Buffer has a configurable watermark, allowing the processor to be triggered after a configurable number of samples has filled in the buffer (1 to 32).

For details on the configurations for the FIFO buffer as well as more specific examples and application benefits, refer to Freescale application note, AN4073.

## 5.4 Low Power Modes vs. High Resolution Modes

The MMA8451Q can be optimized for lower power modes or for higher resolution of the output data. High resolution is achieved by setting the LNOISE bit in Register 0x2A. This improves the resolution but be aware that the dynamic range is limited to 4g when this bit is set. This will affect all internal functions and reduce noise. Another method for improving the resolution of the data is by oversampling. One of the oversampling schemes of the data can activated when MODS = 10 in Register 0x2B which will improve the resolution of the output data only. The highest resolution is achieved at 1.56 Hz.

There is a trade-off between low power and high resolution. Low Power can be achieved when the oversampling rate is reduced. The lowest power is achieved when MODS = 11 or when the sample rate is set to 1.56 Hz. For more information on how to configure the MMA8451Q in Low Power mode or High Resolution mode and to realize the benefits, refer to Freescale application note, AN4075.

## 5.5 Auto-WAKE/SLEEP Mode

The MMA8451Q can be configured to transition between sample rates (with their respective current consumption) based on four of the interrupt functions of the device. The advantage of using the Auto-WAKE/SLEEP is that the system can automatically transition to a higher sample rate (higher current consumption) when needed but spends the majority of the time in the SLEEP mode (lower current) when the device does not require higher sampling rates. Auto-WAKE refers to the device being triggered by one of the interrupt functions to transition to a higher sample rate. This may also interrupt the processor to transition from a SLEEP mode to a higher power mode.

SLEEP mode occurs after the accelerometer has not detected an interrupt for longer than the user definable time-out period. The device will transition to the specified lower sample rate. It may also alert the processor to go into a lower power mode to save on current during this period of inactivity.

The Interrupts that can WAKE the device from SLEEP are the following: Tap Detection, Orientation Detection, Motion/Freefall, and Transient Detection. The FIFO can be configured to hold the data in the buffer until it is flushed if the FIFO Gate bit is set in Register 0x2C but the FIFO cannot WAKE the device from SLEEP.

The interrupts that can keep the device from falling asleep are the same interrupts that can wake the device with the addition of the FIFO. If the FIFO interrupt is enabled and data is being accessed continually servicing the interrupt then the device will remain in the WAKE mode. Refer to AN4074, for more detailed information for configuring the Auto-WAKE/SLEEP.

## 5.6 Freefall and Motion Detection

MMA8451Q has flexible interrupt architecture for detecting either a Freefall or a Motion. Freefall can be enabled where the set threshold must be less than the configured threshold, or motion can be enabled where the set threshold must be greater than the threshold. The motion configuration has the option of enabling or disabling a high-pass filter to eliminate tilt data (static offset). The freefall does not use the high-pass filter. For details on the Freefall and Motion detection with specific application examples and recommended configuration settings, refer to Freescale application note, AN4070.

## 5.6.1 Freefall Detection

The detection of "Freefall" involves the monitoring of the X, Y, and Z axes for the condition where the acceleration magnitude is **below** a user specified threshold for a user definable amount of time. Normally, the usable threshold ranges are between  $\pm 100$  mg and  $\pm 500$  mg.

## 5.6.2 Motion Detection

Motion is often used to simply alert the main processor that the device is currently in use. When the acceleration exceeds a set threshold the motion interrupt is asserted. A motion can be a fast moving shake or a slow moving tilt. This will depend on the threshold and timing values configured for the event. The motion detection function can analyze static acceleration changes or faster jolts. For example, to detect that an object is spinning, all three axes would be enabled with a threshold detection of > 2g. This condition would need to occur for a minimum of 100 ms to ensure that the event wasn't just noise. The timing value is set by a configurable debounce counter. The debounce counter acts like a filter to determine whether the condition exists for configurable set of time (i.e., 100 ms or longer). There is also directional data available in the source register to detect the direction of the motion. This is useful for applications such as directional shake or flick, which assists with the algorithm for various gesture detections.

## 5.7 Transient Detection

The MMA8451Q has a built-in high-pass filter. Acceleration data goes through the high-pass filter, eliminating the offset (DC) and low frequencies. The high-pass filter cutoff frequency can be set by the user to four different frequencies which are dependent on the Output Data Rate (ODR). A higher cutoff frequency ensures the DC data or slower moving data will be filtered out, allowing only the higher frequencies to pass. The embedded Transient Detection function uses the high-pass filtered data allowing the user to set the threshold and debounce counter. The transient detection feature can be used in the same manner as the motion detection by bypassing the high-pass filter. There is an option in the configuration register to do this. This adds more flexibility to cover various customer use cases.

Many applications use the accelerometer's static acceleration readings (i.e., tilt) which measure the change in acceleration due to gravity only. These functions benefit from acceleration data being filtered with a low-pass filter where high frequency data is considered noise. However, there are many functions where the accelerometer must analyze dynamic acceleration. Functions such as tap, flick, shake and step counting are based on the analysis of the change in the acceleration. It is simpler to interpret these functions dependent on dynamic acceleration data when the static component has been removed. The Transient Detection function can be routed to either interrupt pin through bit 5 in CTRL\_REG5 register (0x2E). Registers 0x1D - 0x20 are the dedicated Transient Detection configuration registers. The source register contains directional data to determine the direction of the acceleration, either positive or negative. For details on the benefits of the embedded Transient Detection function along with specific application examples and recommended configuration settings, please refer to Freescale application note, AN4071.

## 5.8 Tap Detection

The MMA8451Q has embedded single/double and directional tap detection. This function has various customizing timers for setting the pulse time width and the latency time between pulses. There are programmable thresholds for all three axes. The tap detection can be configured to run through the high-pass filter and also through a low-pass filter, which provides more customizing and tunable tap detection schemes. The status register provides updates on the axes where the event was detected and the direction of the tap. For more information on how to configure the device for tap detection please refer to Freescale application note, AN4072.

## 5.9 Orientation Detection

The MMA8451Q incorporates an advanced algorithm for orientation detection (ability to detect all 6 orientations) with configurable trip points. The embedded algorithm allows the selection of the mid point with the desired hysteresis value.

The MMA8451Q Orientation Detection algorithm confirms the reliability of the function with a configurable Z-lockout angle. Based on known functionality of linear accelerometers, it is not possible to rotate the device about the Z-axis to detect change in acceleration at slow angular speeds. The angle at which the device no longer detects the orientation change is referred to as the "Z-Lockout angle". The device operates down to 14° from the flat position.

For further information on the configuration settings of the orientation detection function, including recommendations for configuring the device to support various application use cases, refer to Freescale application note, AN4068.

Figure 8 shows the definitions of the trip angles going from Landscape to Portrait (A) and then also from Portrait to Landscape (B).







Figure 8. Illustration of Landscape to Portrait Transition (A) and Portrait to Landscape Transition (B)

Figure 9 illustrates the Z-angle lockout region. When lifting the device upright from the flat position it will be active for orientation detection as low as14° from flat. This is user configurable. The default angle is 29° but it can be set as low as 14°.



Figure 9. Illustration of Z-Tilt Angle Lockout Transition

## 5.10 Interrupt Register Configurations

There are seven configurable interrupts in the MMA8451Q: Data Ready, Motion/Freefall, Tap (Pulse), Orientation, Transient, FIFO and Auto-SLEEP events. These seven interrupt sources can be routed to one of two interrupt pins. The interrupt source must be enabled and configured. If the event flag is asserted because the event condition is detected, the corresponding interrupt pin, INT1 or INT2, will assert.



Figure 10. System Interrupt Generation Block Diagram

## 5.11 Serial I<sup>2</sup>C Interface

Acceleration data may be accessed through an I<sup>2</sup>C interface thus making the device particularly suitable for direct interfacing with a microcontroller. The MMA8451Q features an interrupt signal which indicates when a new set of measured acceleration data is available thus simplifying data synchronization in the digital system that uses the device. The MMA8451Q may also be configured to generate other interrupt signals accordingly to the programmable embedded functions of the device for Motion, Freefall, Transient, Orientation, and Tap.

The registers embedded inside the MMA8451Q are accessed through the I<sup>2</sup>C serial interface (Table 9). To enable the I<sup>2</sup>C interface, VDDIO line must be tied high (i.e., to the interface supply voltage). If VDD is not present and VDDIO is present, the

MMA8451Q is in off mode and communications on the  $I^2C$  interface are ignored. The  $I^2C$  interface may be used for communications between other  $I^2C$  devices and the MMA8451Q does not affect the  $I^2C$  bus.

| Pin Name | Pin Description                                              |
|----------|--------------------------------------------------------------|
| SCL      | I <sup>2</sup> C Serial Clock                                |
| SDA      | I <sup>2</sup> C Serial Data                                 |
| SA0      | I <sup>2</sup> C least significant bit of the device address |

#### **Table 9. Serial Interface Pin Description**

There are two signals associated with the  $I^2C$  bus; the Serial Clock Line (SCL) and the Serial Data line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. External pullup resistors connected to VDDIO are expected for SDA and SCL. When the bus is free both the lines are high. The  $I^2C$  interface is compliant with Fast mode (400 kHz), and Normal mode (100 kHz)  $I^2C$  standards (Table 4).

## 5.11.1 I<sup>2</sup>C Operation

The transaction on the bus is started through a start condition (START) signal. START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After START has been transmitted by the Master, the bus is considered busy. The next byte of data transmitted after START contains the slave address in the first 7 bits, and the eighth bit tells whether the Master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the Master. The 9th clock pulse, following the slave address byte (and each subsequent byte) is the acknowledge (ACK). The transmitter must release the SDA line during the ACK period. The receiver must then pull the data line low so that it remains stable low during the high period of the acknowledge clock period.

A LOW to HIGH transition on the SDA line while the SCL line is high is defined as a stop condition (STOP). A data transfer is always terminated by a STOP. A Master may also issue a repeated START during a data transfer. The MMA8451Q expects repeated STARTs to be used to randomly read from specific registers.

The MMA8451Q's standard slave address is a choice between the two sequential addresses 0011100 and 0011101. The selection is made by the high and low logic level of the SA0 (pin 7) input respectively. The slave addresses are factory programmed and alternate addresses are available at customer request. The format is shown in Table 10.

| Slave Address (SA0 = 0) | Slave Address (SA0 = 1) | Comment         |
|-------------------------|-------------------------|-----------------|
| 0011100 (0x1C)          | 0011101 (0x1D)          | Factory Default |

### Table 10. I<sup>2</sup>C Address Selection Table

## Single Byte Read

The MMA8451Q has an internal ADC that can sample, convert and return sensor data on request. The transmission of an 8-bit command begins on the falling edge of SCL. After the eight clock cycles are used to send the command, note that the data returned is sent with the MSB first once the data is received. Figure 11 shows the timing diagram for the accelerometer 8-bit I<sup>2</sup>C read operation. The Master (or MCU) transmits a start condition (ST) to the MMA8451Q, slave address (\$1D), with the R/W bit set to "0" for a write, and the MMA8451Q sends an acknowledgement. Then the Master (or MCU) transmits the address of the register to read and the MMA8451Q sends an acknowledgement. The Master (or MCU) transmits a repeated start condition (SR) and then addresses the MMA8451Q (\$1D) with the R/W bit set to "1" for a read from the previously selected register. The Slave then acknowledges and transmits the data from the requested register. The Master does not acknowledge (NAK) the transmitted data, but transmits a stop condition to end the data transfer.

## **Multiple Byte Read**

When performing a multi-byte read or "burst read", the MMA8451Q automatically increments the received register address commands after a read command is received. Therefore, after following the steps of a single byte read, multiple bytes of data can be read from sequential registers after each MMA8451Q acknowledgment (AK) is received until a no acknowledge (NAK) occurs from the Master followed by a stop condition (SP) signaling an end of transmission.

## Single Byte Write

To start a write command, the Master transmits a start condition (ST) to the MMA8451Q, slave address (\$1D) with the R/W bit set to "0" for a write, the MMA8451Q sends an acknowledgement. Then the Master (MCU) transmits the address of the register to write to, and the MMA8451Q sends an acknowledgement. Then the Master (or MCU) transmits the 8-bit data to write to the designated register and the MMA8451Q sends an acknowledgement that it has received the data. Since this transmission is

complete, the Master transmits a stop condition (SP) to the data transfer. The data sent to the MMA8451Q is now stored in the appropriate register.

## **Multiple Byte Write**

The MMA8451Q automatically increments the received register address commands after a write command is received. Therefore, after following the steps of a single byte write, multiple bytes of data can be written to sequential registers after each MMA8451Q acknowledgment (ACK) is received.

#### Table 11. I<sup>2</sup>C Device Address Sequence

| Command | [6:1]<br>Device Address | [0]<br>SA0 | [6:0]<br>Device Address | R/W | 8-bit Final Value |
|---------|-------------------------|------------|-------------------------|-----|-------------------|
| Read    | 001110                  | 0          | 0x1C                    | 1   | 0x39              |
| Write   | 001110                  | 0          | 0x1C                    | 0   | 0x38              |
| Read    | 001110                  | 1          | 0x1D                    | 1   | 0x3B              |
| Write   | 001110                  | 1          | 0x1D                    | 0   | 0x3A              |

< Single Byte Read >

| Master   |      | ST    | Device Addre | ess[6:0] | W  |          | Re | gister  | Address[7:0] |      | SR | Device Ad  | dress[6:0] | R  |    |           | NA | K SP |
|----------|------|-------|--------------|----------|----|----------|----|---------|--------------|------|----|------------|------------|----|----|-----------|----|------|
|          |      |       |              |          |    |          | _  | _       |              |      |    |            |            |    |    |           |    |      |
| Slave    |      |       |              |          |    | AK       |    |         |              | AK   |    |            |            |    | AK | Data[7:0] |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| < Multip | le B | vte F | Read >       |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| Master   |      | ST    | Device Addr  | ess[6:0] | W  |          | Re | egister | Address[7:0] |      | SR | Device Ad  | dress[6:0] | R  |    |           | AK |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| Slave    |      |       |              |          |    | AK       |    |         |              | AK   |    |            |            |    | AK | Data[7:0] |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| Master   |      |       |              | AK       |    |          |    | AK      |              |      |    | NAK SP     |            |    |    |           |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| Slave    |      | D     | ata[7:0]     |          | D  | ata[7:0] |    |         | Data[7       | :0]  |    |            |            |    |    |           |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| < Single | Byt  | r     |              |          |    |          |    |         |              |      |    |            | _          |    | ٦  |           |    |      |
| Master   |      | ST    | Device Addr  | ess[6:0] | W  |          | Re | gister  | Address[7:0] |      |    | Data[7:0]  |            | SP |    |           |    |      |
|          | -    |       |              |          |    | ALC      |    |         |              | A 1/ |    |            |            |    |    |           |    |      |
| Slave    |      |       |              |          |    | AK       |    |         |              | AK   |    |            | AK         |    | _  |           |    |      |
|          |      |       |              |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| < Multip | lo P | vto V | Write .      |          |    |          |    |         |              |      |    |            |            |    |    |           |    |      |
| -        |      | ST    | Device Addr  | 000[6:0] | w  |          | D  | agistor | Address[7:0] |      |    | Data[7:0   | 1          |    | D  | ata[7:0]  |    | SP   |
| Master   |      | 31    |              | ະວວ[ບ.ປ] | vv |          |    | eyistel | Audiess[7.0] |      |    | טמומן / .0 | 1          |    | Di | aia[1.0]  |    | . IC |
| Slave    |      |       |              |          | _  | AK       | _  |         |              | AK   |    |            | A          | ĸ  |    |           | AK |      |

Legend

ST: Start Condition SR: Repeated Start Condition SP: Stop Condition AK: Acknowledge

NAK: No Acknowledge R: Read = 1 W: Write = 0

Figure 11. I<sup>2</sup>C Timing Diagram

## 6 Register Descriptions

## Table 12. Register Address Map

|                                    |      | Deviator            |                         | Auto-Increm             | ent Addres | s          |          | Have         |                                                                   |  |
|------------------------------------|------|---------------------|-------------------------|-------------------------|------------|------------|----------|--------------|-------------------------------------------------------------------|--|
| Name                               | Туре | Register<br>Address | FMODE = 0<br>F_READ = 0 | FMODE > 0<br>F_READ = 0 |            |            | Default  | Hex<br>Value | Comment                                                           |  |
| STATUS/F_STATUS <sup>(1)(2)</sup>  | R    | 0x00                |                         | 0x                      | 01         |            | 00000000 | 0x00         | FMODE = 0, real time status<br>FMODE > 0, FIFO status             |  |
| OUT_X_MSB <sup>(1)(2)</sup>        | R    | 0x01                | 0x02                    | 0x01                    | 0x03       | 0x01       | Output   | _            | [7:0] are 8 MSBs Root pointer to of 14-bit sample. XYZ FIFO data. |  |
| OUT_X_LSB <sup>(1)(2)</sup>        | R    | 0x02                | 0x                      | 03                      | 0>         | x00        | Output   | _            | [7:2] are 6 LSBs of 14-bit real-time sample                       |  |
| OUT_Y_MSB <sup>(1)(2)</sup>        | R    | 0x03                | 0x                      | 04                      | 0x05       | 0x00       | Output   | _            | [7:0] are 8 MSBs of 14-bit real-tim<br>sample                     |  |
| OUT_Y_LSB <sup>(1)(2)</sup>        | R    | 0x04                | 0x                      | 05                      | 0>         | <b>(00</b> | Output   | _            | [7:2] are 6 LSBs of 14-bit real-time sample                       |  |
| OUT_Z_MSB <sup>(1)(2)</sup>        | R    | 0x05                | 0x                      | 06                      | 0>         | <b>(00</b> | Output   | _            | [7:0] are 8 MSBs of 14-bit real-time sample                       |  |
| OUT_Z_LSB <sup>(1)(2)</sup>        | R    | 0x06                |                         | 0x                      | 00         |            | Output   | _            | [7:2] are 6 LSBs of 14-bit real-time sample                       |  |
| Reserved                           | R    | 0x07                | _                       | _                       | —          | -          | —        | -            | Reserved. Read return 0x00.                                       |  |
| Reserved                           | R    | 0x08                | _                       | _                       | —          | -          | —        | _            | Reserved. Read return 0x00.                                       |  |
| F_SETUP <sup>(1)(3)</sup>          | R/W  | 0x09                |                         | 0x                      | 0A         |            | 00000000 | 0x00         | FIFO setup                                                        |  |
| TRIG_CFG <sup>(1)(4)</sup>         | R/W  | 0x0A                |                         | 0x                      | 0B         |            | 00000000 | 0x00         | Map of FIFO data capture events                                   |  |
| SYSMOD <sup>(1)(2)</sup>           | R    | 0x0B                |                         | 0x                      | 0C         |            | 00000000 | 0x00         | Current System Mode                                               |  |
| INT_SOURCE <sup>(1)(2)</sup>       | R    | 0x0C                |                         | 0x                      | 0D         |            | 00000000 | 0x00         | Interrupt status                                                  |  |
| WHO AM I <sup>(1)</sup>            | R    | 0x0D                |                         | 0x                      | 0E         |            | 00011010 | 0x1A         | Device ID (0x1A)                                                  |  |
| XYZ_DATA_CFG <sup>(1)(4)</sup>     | R/W  | 0x0E                |                         | 0x                      | 0F         |            | 00000000 | 0x00         | Dynamic Range Settings                                            |  |
| HP_FILTER_CUTOFF <sup>(1)(4)</sup> | R/W  | 0x0F                |                         | 0x                      | 10         |            | 00000000 | 0x00         | Cutoff frequency is set to 16 Hz @<br>800 Hz                      |  |
| PL_STATUS <sup>(1)(2)</sup>        | R    | 0x10                |                         | 0x                      | 11         |            | 00000000 | 0x00         | Landscape/Portrait orientation status                             |  |
| PL_CFG (1)(4)                      | R/W  | 0x11                |                         | 0x                      | 12         |            | 1000000  | 0x80         | Landscape/Portrait configuration.                                 |  |
| PL_COUNT <sup>(1)(3)</sup>         | R/W  | 0x12                |                         | 0x                      | 13         |            | 00000000 | 0x00         | Landscape/Portrait debounce<br>counter                            |  |
| PL_BF_ZCOMP <sup>(1)(4)</sup>      | R/W  | 0x13                |                         | 0x                      | 14         |            | 01000100 | 0x44         | Back/Front, Z-Lock Trip threshold                                 |  |
| P_L_THS_REG <sup>(1)(4)</sup>      | R/W  | 0x14                |                         | 0x                      | 15         |            | 10000100 | 0x84         | Portrait to Landscape Trip Angle is 29°                           |  |
| FF_MT_CFG <sup>(1)(4)</sup>        | R/W  | 0x15                |                         | 0x                      | 16         |            | 00000000 | 0x00         | Freefall/Motion functional block<br>configuration                 |  |
| FF_MT_SRC <sup>(1)(2)</sup>        | R    | 0x16                |                         | 0x                      | 17         |            | 00000000 | 0×00         | Freefall/Motion event source register                             |  |
| FF_MT_THS <sup>(1)(3)</sup>        | R/W  | 0x17                |                         | 0x                      | 18         |            | 00000000 | 0x00         | Freefall/Motion threshold register                                |  |
| FF_MT_COUNT <sup>(1)(3)</sup>      | R/W  | 0x18                |                         | 0x                      | 19         |            | 00000000 | 0x00         | Freefall/Motion debounce counter                                  |  |
| Reserved                           | R    | 0x19                | _                       | —                       | —          | -          | —        | —            | Reserved. Read return 0x00.                                       |  |
| Reserved                           | R    | 0x1A                | _                       | _                       | _          | -          | —        | —            | Reserved. Read return 0x00.                                       |  |
| Reserved                           | R    | 0x1B                |                         |                         |            | _          |          | _            | Reserved. Read return 0x00.                                       |  |
| Reserved                           | R    | 0x1C                |                         |                         | _          | _          | _        | _            | Reserved. Read return 0x00.                                       |  |
| TRANSIENT_CFG <sup>(1)(4)</sup>    | R/W  | 0x1D                |                         | 0x                      | 1E         | I          | 00000000 | 0x00         | Transient functional block<br>configuration                       |  |
| TRANSIENT_SCR <sup>(1)(2)</sup>    | R    | 0x1E                |                         | 0x                      | 1F         |            | 00000000 | 0x00         | Transient event status register                                   |  |

#### Table 12. Register Address Map

| •                                     |     |           |      |          |      |                                        |
|---------------------------------------|-----|-----------|------|----------|------|----------------------------------------|
| TRANSIENT_THS <sup>(1)(3)</sup>       | R/W | 0x1F      | 0x20 | 00000000 | 0x00 | Transient event threshold              |
| TRANSIENT_COUNT <sup>(1)(3)</sup>     | R/W | 0x20      | 0x21 | 00000000 | 0x00 | Transient debounce counter             |
| PULSE_CFG <sup>(1)(4)</sup>           | R/W | 0x21      | 0x22 | 00000000 | 0x00 | ELE, Double_XYZ or Single_XYZ          |
| PULSE_SRC <sup>(1)(2)</sup>           | R   | 0x22      | 0x23 | 00000000 | 0x00 | EA, Double_XYZ or Single_XYZ           |
| PULSE_THSX <sup>(1)(3)</sup>          | R/W | 0x23      | 0x24 | 00000000 | 0x00 | X pulse threshold                      |
| PULSE_THSY <sup>(1)(3)</sup>          | R/W | 0x24      | 0x25 | 00000000 | 0x00 | Y pulse threshold                      |
| PULSE_THSZ <sup>(1)(4)</sup>          | R/W | 0x25      | 0x26 | 00000000 | 0x00 | Z pulse threshold                      |
| PULSE_TMLT <sup>(1)(4)</sup>          | R/W | 0x26      | 0x27 | 00000000 | 0x00 | Time limit for pulse                   |
| PULSE_LTCY <sup>(1)(4)</sup>          | R/W | 0x27      | 0x28 | 00000000 | 0x00 | Latency time for 2 <sup>nd</sup> pulse |
| PULSE_WIND <sup>(1)(4)</sup>          | R/W | 0x28      | 0x29 | 00000000 | 0x00 | Window time for 2nd pulse              |
| ASLP_COUNT <sup>(1)(4)</sup>          | R/W | 0x29      | 0x2A | 00000000 | 0x00 | Counter setting for Auto-SLEEP         |
| CTRL_REG1 <sup>(1)(4)</sup>           | R/W | 0x2A      | 0x2B | 00000000 | 0x00 | ODR = 800 Hz, STANDBY Mode.            |
| CTRL_REG2 <sup>(1)(4)</sup>           | R/W | 0x2B      | 0x2C | 00000000 | 0x00 | Sleep Enable, OS Modes,<br>RST, ST     |
| CTRL_REG3 <sup>(1)(4)</sup>           | R/W | 0x2C      | 0x2D | 00000000 | 0x00 | Wake from Sleep, IPOL, PP_OD           |
| CTRL_REG4 <sup>(1)(4)</sup>           | R/W | 0x2D      | 0x2E | 00000000 | 0x00 | Interrupt enable register              |
| CTRL_REG5 <sup>(1)(4)</sup>           | R/W | 0x2E      | 0x2F | 00000000 | 0x00 | Interrupt pin (INT1/INT2) map          |
| OFF_X <sup>(1)(4)</sup>               | R/W | 0x2F      | 0x30 | 00000000 | 0x00 | X-axis offset adjust                   |
| OFF_Y <sup>(1)(4)</sup>               | R/W | 0x30      | 0x31 | 00000000 | 0x00 | Y-axis offset adjust                   |
| OFF_Z <sup>(1)(4)</sup>               | R/W | 0x31      | 0x0D | 0000000  | 0x00 | Z-axis offset adjust                   |
| Reserved (do not modify)              |     | 0x40 – 7F | _    | —        |      | Reserved. Read return 0x00.            |
| · · · · · · · · · · · · · · · · · · · |     |           |      |          |      |                                        |

1. Register contents are preserved when transition from ACTIVE to STANDBY mode occurs.

2. Register contents are reset when transition from STANDBY to ACTIVE mode occurs.

3. Register contents can be modified anytime in STANDBY or ACTIVE mode. A write to this register will cause a reset of the corresponding internal system debounce counter.

 Modification of this register's contents can only occur when device is STANDBY mode except CTRL\_REG1 ACTIVE bit and CTRL\_REG2 RST bit.

**Note:** Auto-increment addresses which are not a simple increment are highlighted in **bold**. The auto-increment addressing is only enabled when device registers are read using I<sup>2</sup>C burst read mode. Therefore the internal storage of the auto-increment address is cleared whenever a stop-bit is detected.

## 6.1 Data Registers

The following are the data registers for the MMA8451Q. For more information on data manipulation of the MMA8451Q, refer to application note, AN4076.

When the F\_MODE bits found in Register 0x09 (F\_SETUP), bits 7 and 6 are both cleared (the FIFO is not on). Register 0x00 reflects the real-time status information of the X, Y and Z sample data. When the F\_MODE value is greater than zero the FIFO is on (in either Fill, Circular or Trigger mode). In this case Register 0x00 will reflect the status of the FIFO. It is expected when the FIFO is on that the user will access the data from Register 0x01 (X\_MSB) for either the 14-bit or 8-bit data. When accessing the 8-bit data the F\_READ bit (Register 0x2A) is set which modifies the auto-incrementing to skip over the LSB data. When F\_READ bit is cleared the 14-bit data is read accessing all 6 bytes sequentially (X\_MSB, X\_LSB, Y\_MSB, Y\_LSB, Z\_MSB, Z\_LSB).

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ZYXOW | ZOW   | YOW   | XOW   | ZYXDR | ZDR   | YDR   | XDR   |

## **Table 13. STATUS Description**

| X, Y, Z-axis Data Overwrite. Default value: 0                                         |  |  |  |  |  |
|---------------------------------------------------------------------------------------|--|--|--|--|--|
| 0: No data overwrite has occurred                                                     |  |  |  |  |  |
| 1: Previous X, Y, or Z data was overwritten by new X, Y, or Z data before it was read |  |  |  |  |  |
| Z-axis Data Overwrite. Default value: 0                                               |  |  |  |  |  |
| 0: No data overwrite has occurred                                                     |  |  |  |  |  |
| 1: Previous Z-axis data was overwritten by new Z-axis data before it was read         |  |  |  |  |  |
| Y-axis Data Overwrite. Default value: 0                                               |  |  |  |  |  |
| 0: No data overwrite has occurred                                                     |  |  |  |  |  |
| 1: Previous Y-axis data was overwritten by new Y-axis data before it was read         |  |  |  |  |  |
| X-axis Data Overwrite. Default value: 0                                               |  |  |  |  |  |
| 0: No data overwrite has occurred                                                     |  |  |  |  |  |
| 1: Previous X-axis data was overwritten by new X-axis data before it was read         |  |  |  |  |  |
| X, Y, Z-axis new Data Ready. Default value: 0                                         |  |  |  |  |  |
| 0: No new set of data ready                                                           |  |  |  |  |  |
| 1: A new set of data is ready                                                         |  |  |  |  |  |
| Z-axis new Data Available. Default value: 0                                           |  |  |  |  |  |
| 0: No new Z-axis data is ready                                                        |  |  |  |  |  |
| 1: A new Z-axis data is ready                                                         |  |  |  |  |  |
| Y-axis new Data Available. Default value: 0                                           |  |  |  |  |  |
| 0: No new Y-axis data ready                                                           |  |  |  |  |  |
| 1: A new Y-axis data is ready                                                         |  |  |  |  |  |
| X-axis new Data Available. Default value: 0                                           |  |  |  |  |  |
| 0: No new X-axis data ready                                                           |  |  |  |  |  |
| 1: A new X-axis data is ready                                                         |  |  |  |  |  |
|                                                                                       |  |  |  |  |  |

**ZYXOW** is set whenever a new acceleration data is produced before completing the retrieval of the previous set. This event occurs when the content of at least one acceleration data register (i.e., OUT\_X, OUT\_Y, OUT\_Z) has been overwritten. ZYXOW is cleared when the high-bytes of the acceleration data (OUT\_X\_MSB, OUT\_Y\_MSB, OUT\_Z\_MSB) of all the active channels are read.

**ZOW** is set whenever a new acceleration sample related to the Z-axis is generated before the retrieval of the previous sample. When this occurs the previous sample is overwritten. ZOW is cleared anytime OUT\_Z\_MSB register is read.

**YOW** is set whenever a new acceleration sample related to the Y-axis is generated before the retrieval of the previous sample. When this occurs the previous sample is overwritten. YOW is cleared anytime OUT\_Y\_MSB register is read.

**XOW** is set whenever a new acceleration sample related to the X-axis is generated before the retrieval of the previous sample. When this occurs the previous sample is overwritten. XOW is cleared anytime OUT\_X\_MSB register is read.

**ZYXDR** signals that a new sample for any of the enabled channels is available. ZYXDR is cleared when the high-bytes of the acceleration data (OUT\_X\_MSB, OUT\_Y\_MSB, OUT\_Z\_MSB) of all the enabled channels are read.

**ZDR** is set whenever a new acceleration sample related to the Z-axis is generated. ZDR is cleared anytime OUT\_Z\_MSB register is read.

YDR is set whenever a new acceleration sample related to the Y-axis is generated. YDR is cleared anytime OUT\_Y\_MSB register is read.

**XDR** is set whenever a new acceleration sample related to the X-axis is generated. XDR is cleared anytime OUT\_X\_MSB register is read.

## Data Registers: 0x01 OUT\_X\_MSB, 0x02 OUT\_X\_LSB, 0x03 OUT\_Y\_MSB, 0x04 OUT\_Y\_LSB, 0x05 OUT\_Z\_MSB, 0x06 OUT\_Z\_LSB

These registers contain the X-axis, Y-axis, and Z-axis14-bit output sample data expressed as 2's complement numbers.

**Note:** The sample data output registers store the current sample data if the FIFO data output register driver is disabled, but if the FIFO data output register driver is enabled ( $F_MODE > 00$ ) the sample data output registers point to the head of the FIFO buffer (Register 0x01 X\_MSB) which contains the previous 32 X, Y, and Z data samples. Data Registers  $F_MODE = 00$ 

## 0x01: OUT\_X\_MSB: X\_MSB Register (Read Only)

| Bit 7                                       | Bit 6                                   | Bit 5                                    | Bit 4                | Bit 3        | Bit 2        | Bit 1        | Bit 0        |
|---------------------------------------------|-----------------------------------------|------------------------------------------|----------------------|--------------|--------------|--------------|--------------|
| XD13                                        | XD12                                    | XD11                                     | XD10                 | XD9          | XD8          | XD7          | XD6          |
| 02: OUT_X_L                                 | SB: X_LSB Regis                         | ster (Read Only)                         |                      |              |              |              |              |
| Bit 7                                       | Bit 6                                   | Bit 5                                    | Bit 4                | Bit 3        | Bit 2        | Bit 1        | Bit 0        |
| XD5                                         | XD4                                     | XD3                                      | XD2                  | XD1          | XD0          | 0            | 0            |
| (03: OUT_Y_M                                | ISB: Y_MSB Reg                          | ister (Read Only)                        | •                    |              |              | •            |              |
|                                             |                                         |                                          |                      | D:+ 0        | D:4 0        | D:4 4        | D:+ 0        |
| Bit 7                                       | Bit 6                                   | Bit 5                                    | Bit 4                | Bit 3        | Bit 2        | Bit 1        | Bit 0        |
| <b>Bit 7</b><br>YD13                        | Bit 6<br>YD12                           | Bit 5<br>YD11                            | <b>Bit 4</b><br>YD10 | YD9          | YD8          | YD7          | YD6          |
| YD13<br><b>«04: OUT_Y_L</b>                 | YD12<br>SB: Y_LSB Regi                  | YD11<br>ster (Read Only)                 | YD10                 | YD9          | YD8          | YD7          | YD6          |
| YD13                                        | YD12                                    | YD11                                     | -                    |              |              | -            |              |
| YD13<br><b>«04: OUT_Y_L</b>                 | YD12<br>SB: Y_LSB Regi                  | YD11<br>ster (Read Only)                 | YD10                 | YD9          | YD8          | YD7          | YD6          |
| YD13<br><b>x04: OUT_Y_L</b><br>Bit 7<br>YD5 | YD12<br>SB: Y_LSB Regis<br>Bit 6<br>YD4 | YD11<br>ster (Read Only)<br>Bit 5        | YD10<br>Bit 4        | YD9<br>Bit 3 | YD8<br>Bit 2 | YD7<br>Bit 1 | YD6<br>Bit 0 |
| YD13<br><b>x04: OUT_Y_L</b><br>Bit 7<br>YD5 | YD12<br>SB: Y_LSB Regis<br>Bit 6<br>YD4 | YD11<br>ster (Read Only)<br>Bit 5<br>YD3 | YD10<br>Bit 4        | YD9<br>Bit 3 | YD8<br>Bit 2 | YD7<br>Bit 1 | YD6<br>Bit 0 |

#### Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 ZD5 ZD4 ZD3 ZD2 ZD1 ZD0 0 0

OUT\_X\_MSB, OUT\_X\_LSB, OUT\_Y\_MSB, OUT\_Y\_LSB, OUT\_Z\_MSB, and OUT\_Z\_LSB are stored in the autoincrementing address range of 0x01 to 0x06 to reduce reading the status followed by 14-bit axis data to 7 bytes. If the F\_READ bit is set (0x2A bit 1), auto increment will skip over LSB registers. This will shorten the data acquisition from

7 bytes to 4 bytes. The LSB registers can only be read immediately following the read access of the corresponding MSB register. A random read access to the LSB registers is not possible. Reading the MSB register and then the LSB register in sequence ensures that both bytes (LSB and MSB) belong to the same data sample, even if a new data sample arrives between reading the MSB and the LSB byte.

## 6.2 32 Sample FIFO

The following registers are used to configure the FIFO. For more information on the FIFO please refer to AN4073.

## F\_MODE > 0 0x00: F\_STATUS FIFO Status Register

When F\_MODE > 0, Register 0x00 becomes the FIFO Status Register which is used to retrieve information about the FIFO. This register has a flag for the overflow and watermark. It also has a counter that can be read to obtain the number of samples stored in the buffer when the FIFO is enabled.

#### 0x00: F\_STATUS: FIFO STATUS Register (Read Only)

| Bit 7 | Bit 6       | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|-------|-------------|--------|--------|--------|--------|--------|--------|
| F_OVF | F_WMRK_FLAG | F_CNT5 | F_CNT4 | F_CNT3 | F_CNT2 | F_CNT1 | F_CNT0 |

### Table 14. FIFO Flag Event Description

| F_OVF | F_WMRK_FLAG | Event Description                                                                                                            |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| 0     | —           | No FIFO overflow events detected.                                                                                            |
| 1     | —           | FIFO event detected; FIFO has overflowed.                                                                                    |
| —     | 0           | No FIFO watermark events detected.                                                                                           |
| _     | 1           | FIFO Watermark event detected. FIFO sample count is greater than watermark value.<br>If F_MODE = 11, Trigger Event detected. |

The F\_OVF and F\_WMRK\_FLAG flags remain asserted while the event source is still active, but the user can clear the FIFO interrupt bit flag in the interrupt source register (INT\_SOURCE) by reading the F\_STATUS register. In this case, the SRC\_FIFO bit in the INT\_SOURCE register will be set again when the next data sample enters the FIFO. Therefore the F\_OVF bit flag will remain asserted while the FIFO has overflowed and the F\_WMRK\_FLAG bit flag will remain asserted while the F\_CNT value is equal to or greater than then F\_WMRK value. If the FIFO overflow flag is cleared and if F\_MODE = 11 then the FIFO overflow flag will remain 0 before the trigger event even if the FIFO is full and overflows. If the FIFO overflow flag is set and if F\_MODE is = 11, the FIFO has stopped accepting samples.

#### Table 15. FIFO Sample Count Description

| F CNT[5:0] | FIFO sample counter. Default value: 00_0000.                 |
|------------|--------------------------------------------------------------|
| F_CN1[5.0] | (00_0001 to 10_0000 indicates 1 to 32 samples stored in FIFO |

**F\_CNT[5:0]** bits indicate the number of acceleration samples currently stored in the FIFO buffer. Count 000000 indicates that the FIFO is empty.

#### 0x09: F\_SETUP FIFO Setup Register

#### 0x09 F\_SETUP: FIFO Setup Register (Read/Write)

| Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| F_MODE1 | F_MODE0 | F_WMRK5 | F_WMRK4 | F_WMRK3 | F_WMRK2 | F_WMRK1 | F_WMRK0 |

#### Table 16. F\_SETUP Description

| BITS                          | Description                                                                                                        |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|
|                               | FIFO buffer overflow mode. Default value: 0.                                                                       |
|                               | 00: FIFO is disabled.                                                                                              |
|                               | 01: FIFO contains the most recent samples when overflowed (circular buffer). Oldest sample is discarded to         |
|                               | be replaced by new sample.                                                                                         |
|                               | 10: FIFO stops accepting new samples when overflowed.                                                              |
|                               | 11: Trigger mode. The FIFO will be in a circular mode up to the number of samples in the watermark. The            |
| F_MODE[1:0] <sup>(1)(2)</sup> | FIFO will be in a circular mode until the trigger event occurs after that the FIFO will continue to accept samples |
|                               | for 32-WMRK samples and then stop receiving further samples. This allows data to be collected both before          |
|                               | and after the trigger event and it is definable by the watermark setting.                                          |
|                               | The FIFO is flushed whenever the FIFO is disabled, during an automatic ODR change (Auto-WAKE/SLEEP),               |
|                               | or transitioning from STANDBY mode to ACTIVE mode.                                                                 |
|                               | Disabling the FIFO (F_MODE = 00) resets the F_OVF, F_WMRK_FLAG, F_CNT to zero.                                     |
|                               | A FIFO overflow event (i.e., F_CNT = 32) will assert the F_OVF flag and a FIFO sample count equal to the           |
|                               | sample count watermark (i.e., F_WMRK) asserts the F_WMRK_FLAG event flag.                                          |
|                               | FIFO Event Sample Count Watermark. Default value: 00_0000.                                                         |
|                               | These bits set the number of FIFO samples required to trigger a watermark interrupt. A FIFO watermark event        |
| F_WMRK[5:0] <sup>(2)</sup>    | flag is raised when FIFO sample count $F_CNT[5:0] \ge F_WMRK[5:0]$ watermark.                                      |
|                               | Setting the F_WMRK[5:0] to 00_0000 will disable the FIFO watermark event flag generation.                          |
|                               | Also used to set the number of pre-trigger samples in Trigger mode.                                                |

1. Bit field can be written in ACTIVE mode.

2. Bit field can be written in STANDBY mode.

The FIFO mode can be changed while in the active state. The mode must first be disabled F\_MODE = 00 then the mode can be switched between Fill mode, Circular mode and Trigger mode.

A FIFO sample count exceeding the watermark event does not stop the FIFO from accepting new data. The FIFO update rate is dictated by the selected system ODR. In ACTIVE mode the ODR is set by the DR bits in the CTRL\_REG1 register. When Auto-SLEEP is active the ODR is set by the ASLP\_RATE field in the CTRL\_REG1 register.

When a byte is read from the FIFO buffer the oldest sample data in the FIFO buffer is returned and also deleted from the front of the FIFO buffer, while the FIFO sample count is decremented by one. It is assumed that the host application shall use the I<sup>2</sup>C multi-byte read transaction to empty the FIFO.

#### 0x0A: TRIG\_CFG

In the trigger configuration register the bits that are set (logic '1') control which function may trigger the FIFO to its interrupt and conversely bits that are cleared (logic '0') indicate which function has not asserted its interrupt.

The bits set are rising edge sensitive, and are set by a low to high state change and reset by reading the appropriate source register.

#### 0x0A: TRIG\_CFG Trigger Configuration Register (Read/Write)

| Bit 7 | Bit 6 | Bit 5      | Bit 4       | Bit 3      | Bit 2      | Bit 1 | Bit 0 |
|-------|-------|------------|-------------|------------|------------|-------|-------|
| _     | _     | Trig_TRANS | Trig_LNDPRT | Trig_PULSE | Trig_FF_MT | _     | _     |

#### Table 17. Trigger Configuration Description

| INT_SOURCE  | Description                                                            |
|-------------|------------------------------------------------------------------------|
| Trig_TRANS  | Transient interrupt trigger bit. Default value: 0                      |
| Trig_LNDPRT | Landscape/Portrait Orientation interrupt trigger bit. Default value: 0 |
| Trig_PULSE  | Pulse interrupt trigger bit. Default value: 0                          |
| Trig_FF_MT  | Freefall/Motion trigger bit. Default value: 0                          |

#### 0x0B: SYSMOD System Mode Register

The System mode register indicates the current device operating mode. Applications using the Auto-SLEEP/WAKE mechanism should use this register to synchronize the application with the device operating mode transitions. The System mode register also indicates the status of the FIFO gate error and number of samples since the gate error occurred.

### 0x0B: SYSMOD: System Mode Register (Read Only)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0   |
|-------|-------|-------|-------|-------|-------|---------|---------|
| FGERR | FGT_4 | FGT_3 | FGT_2 | FGT_1 | FGT_0 | SYSMOD1 | SYSMOD0 |

#### Table 18. SYSMOD Description

|             | FIFO Gate Error. Default value: 0.                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------|
|             | 0: No FIFO Gate Error detected.                                                                                    |
| FGERR       | 1: FIFO Gate Error was detected.                                                                                   |
|             | Emptying the FIFO buffer clears the FGERR bit in the SYS_MOD register.                                             |
|             | See section 0x2C: CTRL_REG3 Interrupt Control Register for more information on configuring the FIFO Gate function. |
| FGT[4:0]    | Number of ODR time units since FGERR was asserted. Reset when FGERR Cleared. Default value: 0_0000                 |
|             | System Mode. Default value: 00.                                                                                    |
| SYSMOD[1:0] | 00: STANDBY mode                                                                                                   |
|             | 01: WAKE mode                                                                                                      |
|             | 10: SLEEP mode                                                                                                     |

#### 0x0C: INT\_SOURCE System Interrupt Status Register

In the interrupt source register the status of the various embedded features can be determined. The bits that are set (logic '1') indicate which function has asserted an interrupt and conversely the bits that are cleared (logic '0') indicate which function has not asserted or has deasserted an interrupt. **The bits are set by a low to high transition and are cleared by reading the appropriate interrupt source register.** The SRC\_DRDY bit is cleared by reading the X, Y and Z data. It is not cleared by simply reading the Status Register (0x00).

#### 0x0C: INT\_SOURCE: System Interrupt Status Register (Read Only)

| Bit 7    | Bit 6    | Bit 5     | Bit 4      | Bit 3     | Bit 2     | Bit 1 | Bit 0    |
|----------|----------|-----------|------------|-----------|-----------|-------|----------|
| SRC_ASLP | SRC_FIFO | SRC_TRANS | SRC_LNDPRT | SRC_PULSE | SRC_FF_MT | _     | SRC_DRDY |

#### Table 19. INT\_SOURCE Description

| INT_SOURCE  | Description                                                                                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Auto-SLEEP/WAKE interrupt status bit. Default value: 0.                                                                                                                      |
| SRC_ASLP    | Logic '1' indicates that an interrupt event that can cause a WAKE to SLEEP or SLEEP to WAKE system mode transition                                                           |
|             | has occurred.                                                                                                                                                                |
|             | Logic '0' indicates that no WAKE to SLEEP or SLEEP to WAKE system mode transition interrupt event has occurred.                                                              |
|             | WAKE to SLEEP transition occurs when no interrupt occurs for a time period that exceeds the user specified limit                                                             |
|             | (ASLP_COUNT). This causes the system to transition to a user specified low ODR setting.                                                                                      |
|             | SLEEP to WAKE transition occurs when the user specified interrupt event has woken the system; thus causing the                                                               |
|             | system to transition to a user specified high ODR setting.                                                                                                                   |
|             | Reading the SYSMOD register clears the SRC_ASLP bit.                                                                                                                         |
|             | FIFO interrupt status bit. Default value: 0.                                                                                                                                 |
|             | Logic '1' indicates that a FIFO interrupt event such as an overflow event or watermark has occurred. Logic '0' indicates                                                     |
| SRC_FIFO    | that no FIFO interrupt event has occurred.                                                                                                                                   |
|             | FIFO interrupt event generators: FIFO Overflow, or (Watermark: F_CNT = F_WMRK) and the interrupt has been                                                                    |
|             | enabled.                                                                                                                                                                     |
|             | This bit is cleared by reading the F_STATUS register.                                                                                                                        |
|             | Transient interrupt status bit. Default value: 0.                                                                                                                            |
|             | Logic '1' indicates that an acceleration transient value greater than user specified threshold has occurred. Logic '0'                                                       |
| SRC_TRANS   | indicates that no transient event has occurred.                                                                                                                              |
|             | This bit is asserted whenever "EA" bit in the TRANS_SRC is asserted and the interrupt has been enabled. This bit is                                                          |
|             | cleared by reading the TRANS_SRC register.                                                                                                                                   |
|             | Landscape/Portrait Orientation interrupt status bit. Default value: 0.                                                                                                       |
| SRC_LNDPRT  | Logic '1' indicates that an interrupt was generated due to a change in the device orientation status. Logic '0' indicates that no change in orientation status was detected. |
| Sho_LINDENT | This bit is asserted whenever "NEWLP" bit in the PL_STATUS is asserted and the interrupt has been enabled.                                                                   |
|             | This bit is cleared by reading the PL_STATUS register.                                                                                                                       |
|             | Pulse interrupt status bit. Default value: 0.                                                                                                                                |
|             | Logic '1' indicates that an interrupt was generated due to single and/or double pulse event. Logic '0' indicates that no                                                     |
| SRC_PULSE   | pulse event was detected.                                                                                                                                                    |
| _           | This bit is asserted whenever "EA" bit in the PULSE SRC is asserted and the interrupt has been enabled.                                                                      |
|             | This bit is cleared by reading the PULSE_SRC register.                                                                                                                       |
|             | Freefall/Motion interrupt status bit. Default value: 0.                                                                                                                      |
|             | Logic '1' indicates that the Freefall/Motion function interrupt is active. Logic '0' indicates that no Freefall or Motion event                                              |
| SRC_FF_MT   | was detected.                                                                                                                                                                |
|             | This bit is asserted whenever "EA" bit in the FF_MT_SRC register is asserted and the FF_MT interrupt has been                                                                |
|             | enabled.                                                                                                                                                                     |
|             | This bit is cleared by reading the FF_MT_SRC register.                                                                                                                       |
|             | Data Ready Interrupt bit status. Default value: 0.                                                                                                                           |
|             | Logic '1' indicates that the X, Y, Z data ready interrupt is active indicating the presence of new data and/or data overrun.                                                 |
| SRC_DRDY    | Otherwise if it is a logic '0' the X, Y, Z interrupt is not active.                                                                                                          |
|             | This bit is asserted when the ZYXOW and/or ZYXDR is set and the interrupt has been enabled.                                                                                  |
|             | This bit is cleared by reading the X, Y, and Z data.                                                                                                                         |