# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## Mod5270 10/100 Processor Module

#### Features

- Complete solution for embedded applications
- Start writing you application code immediately, instead of integrating development tools or building custom hardware.
- Use as a high-performance single board computer or as a network interface processor.
- Network development kit available with RTOS, TCP/IP, Web Server, C/C++ Compiler, IDE, Graphical Debugger, configuration and deployment tools.
- Module includes 3 UARTs, QSPI, I2C, 8 timers, Watchdog timer, Address bus, Data bus, GPIO, Interrupts and more.
- Powerful 95MHz 32-bit Freescale ColdFire 5270 processor with integrated 10/100 Ethernet MAC.
- 2MB SDRAM, 512KB Flash memory, 64k fast SRAM on processor, 8k cache.

The Mod5270 processor module is a low cost, high performance single board computer solution to network-enable both existing and new product designs with 10/100BaseT Ethernet. Based on the Freescale ColdFire 5270 32-bit processors with integrated 10/100 Ethernet MAC, it has plenty of horsepower for the most demanding applications (rated at 96 MIPS with 100 MHz clock).

#### **Network-Enable Existing Applications:**

Add a module to an existing application to network enable the device through serial ports, GPIO pins, address/data bus, I2C or QSPI.

#### **Network-Enable New Applications**

Add a module to an application-specific motherboard, and you have a powerful processing platform that can function as the control processor for the product, or as a low cost network interface processor.

#### Customize to Suit Any Application

TheNetBurner Network Development kit enables you to quickly and easily create custom applications. NetBurner has a solid reputation for development platforms to facilitate rapid product development, and the Mod5270 kit is no exception. The kit includes the hardware platform, TCP/IP Stack, uC/OS Real-time operating system, Web Server, GNU C/C++ compiler and linker, Integrated Development Environment (IDE), GDB graphical debugger, end-user device configuration, flash update utilities, and much more.

#### **Real 32-Bit Performance**

Traditionally, companies using 8 and 16-bit platforms find it nearly impossible to run resource-intensive applications on fast Ethernet connections. The NetBurner Mod5270 features a full 32-bit architecture, at a price point less than many 8 or 16-bit devices. The Mod5270 high-performance processing platform provides the horsepower to handle both 10/100 Ethernet connections and resource-demanding applications with ease and flexibility.

### **Mod5270 Signal Description and Pinout**

| Conn J1<br>Pin No | Primary<br>Function | GPIO<br>Port | Processor<br>Pin No | Conn J2<br>Pin No | Primary<br>Function | Alternate<br>Function | GPIO<br>Port | Processor<br>Pin No |
|-------------------|---------------------|--------------|---------------------|-------------------|---------------------|-----------------------|--------------|---------------------|
| 1                 | GND                 |              |                     | 1                 | GND                 |                       |              |                     |
| 2                 | GND                 |              |                     | 2                 | VCC3V               |                       |              |                     |
| 3                 | VCC3V               |              |                     | 3                 | U0_RXD              |                       | PUARTL0      | F2                  |
| 4                 | R/*W                |              |                     | 4                 | U0_TXD              | U0_TXD                | PUARTL1      | F1                  |
| 5                 | *CS1                | PCS1         | B10                 | 5                 | NO CONNECT          | -                     |              |                     |
| 6                 | *CS2                | PCS2         | C9                  | 6                 | D14                 |                       | PDATAH6      | N1                  |
| 7                 | *CS3                | PCS3         | A9                  | 7                 | D13                 |                       | PDATAH5      | M2                  |
| 8                 | *OE                 |              |                     | 8                 | D15                 |                       | PDATAH7      | M1                  |
| 9                 | *BS2                |              |                     | 9                 | D11                 |                       | PDATAH3      | P2                  |
| 10                | *BS3                |              |                     | 10                | D12                 |                       | PDATAH4      | N2                  |
| 11                | *TIP                |              |                     | 11                | D10                 |                       | PDATAH2      | L3                  |
| 12                | D16                 |              |                     | 12                | D9                  |                       | PDATAH1      | M3                  |
| 13                | *TA                 | PBUSCTL6     | H11                 | 13                | D8                  |                       | PDATAH0      | N3                  |
| 14                | D18                 |              |                     | 14                | GND                 |                       |              |                     |
| 15                | D17                 |              |                     | 15                | D0                  |                       | PDATAL0      | P5                  |
| 16                | D20                 |              |                     | 16                | D1                  |                       | PDATAL1      | N5                  |
| 17                | D19                 |              |                     | 17                | D4                  |                       | PDATAL4      | P4                  |
| 18                | D22                 |              |                     | 18                | D2                  |                       | PDATAL2      | M5                  |
| 19                | D21                 |              |                     | 19                | D5                  |                       | PDATAL5      | N4                  |
| 20                | D24                 |              |                     | 20                | D6                  |                       | PDATAL6      | M4                  |
| 21                | D23                 |              |                     | 21                | U1 RXD              |                       | PUARTL4      | D8                  |
| 22                | D26                 |              |                     | 22                | U1_TXD              |                       | PUARTL5      | D9                  |
| 23                | D25                 |              |                     | 23                | D3                  |                       | PDATAL3      | L5                  |
| 24                | D28                 |              |                     | 24                | D7                  |                       | PDATAL7      | P3                  |
| 25                | D27                 |              |                     | 25                | QSPI_CLK            | I2C_SCL               | PQSPI2       | C5                  |
| 26                | D30                 |              |                     | 26                | DT3 OUT             | *U2 RTS               | PTIMER6      | G14                 |
| 27                | D29                 |              |                     | 27                | QSPI DIN            | I2C_SDA               | PQSPI1       | B5                  |
| 28                | *RSTI               |              |                     | 28                | QSPI DOUT           |                       | PQSPI0       | A5                  |
| 29                | D31                 |              |                     | 29                | *U0 CTS             |                       | PUARTL3      | F3                  |
| 30                | *RSTO               |              |                     | 30                | QSPI CS0            |                       | PQSPI3       | A6                  |
| 31                | CLKOUT-95I          | MHz          |                     | 31                | DT0 IN              | *DREQ0                | PTIMER1      | E4                  |
| 32                | A0                  |              |                     | 32                | *U1 RTS             | *U2 RTS               | PUARTL6      | C8                  |
| 33                | A1                  |              |                     | 33                | *U1 CTS             | *U2_CTS               | PUARTL7      | B8                  |
| 34                | A2                  |              |                     | 34                | DT1 OUT             | *DACK1                | PTIMER2      | M6                  |
| 35                | A3                  |              |                     | 35                | DT3 IN              | *U2 CTS               | PTIMER7      | H14                 |
| 36                | A4                  |              |                     | 36                | DT0_OUT             | *DACK0                | PTIMER0      | F4                  |
| 37                | A5                  |              |                     | 37                | DT1 IN              | DT1_OUT/*DREQ1        | PTIMER3      | L6                  |
| 38                | A6                  |              |                     | 38                | *U0 RTS             |                       | PUARTL2      | G3                  |
| 39                | A7                  |              |                     | 39                | I2C SDA             |                       | PFEC12C1     | J12                 |
| 40                | A8                  |              |                     | 40                | QSPI CS1            | SD_CKE                | PQSPI4       | B7                  |
| 41                | A9                  |              |                     | 41                | U2 RXD              |                       | PUARTH0      | A7                  |
| 42                | A10                 |              |                     | 42                | I2C_SCL             |                       | PFECI2C0     | J11                 |
| 43                | A11                 |              |                     | 43                | IRQ1                |                       | PIRQ1        | L8                  |
| 44                | A12                 |              |                     | 44                | U2 TXD              |                       | PUARTH1      | A8                  |
| 45                | A13                 |              |                     | 45                | IRQ3                |                       | PIRQ3        | N8                  |
| 46                | A14                 |              |                     | 46                | GND                 |                       |              |                     |
| 47                | A15                 |              |                     | 40                | IRQ5                |                       | PIRQ5        | L7                  |
| 48                | VCC3V               |              |                     | 48                | IRQ7                |                       | PIRQ7        | N7                  |
| 49                | GND                 |              |                     | 49                | GND                 |                       | 1 11 (361    |                     |
| 50                | GND                 |              |                     | 50                | VCC3V               |                       |              |                     |
| <u> </u>          |                     |              |                     |                   |                     |                       |              |                     |

Notes:

- The TIP signal is the logical AND of /CS1, /CS2 and /CS3. TIP can used to control an external data bus buffer for the data bus signals. An example circuit design can be found on the Module Development Board schematic. An external data bus buffer is recommended for any designs that use data bus signals D16 - D31

- Each UART can be clocked from an internal or external source. For external clocks, each UARTn, can be clocked by the corresponding DTn\_IN input pin.

### **Specifications**

#### Processor

32-bit Freescale ColdFire 5270 with integrated 10/100 Ethernet MAC

#### **Network Interface**

10/100BaseT with RJ-45 connector

#### **Network Protocols Supported**

Complete protocol support included. See NNDK-MOD5270-KIT datasheet for details. Includes:

- ARP BOOTP
- DHCP FTP
- HTTP ICMP
- IGMP IP
- •NTP •SMTP
- POP3 PPP
- TCP DNS
- UDP

#### Software Development

 NetBurner Network Development Kit includes: RTOS, TCP/IP Stack, Web Server, C/C++ Compiler, Integrated Development Environment (IDE), Graphical Debugger, configuration and deployment tools.

#### LEDs

- 10/100 Ethernet Speed
- Link/Activity

#### **Physical Characteristics**

Dimensions: 2.0" x 2.6" Mounting Holes: 2 x 0.125" dia

#### Connectors

Two standard dual row 50-pin 0.1" headers

#### **Power Requirements**

500mA @ 3.3V

#### Environmental

Operating Temperature: 0 - 70°C

#### **Ordering Information**

MODULES

Freescale p/n: MOD5270 (single piece) Freescale p/n: MOD5270BX (quantities greater than 100) NetBurner p/n: MOD5270-100 (any quantity)

#### DEVELOPMENT KITS

Freescale p/n: M5270PROMO (binary release) NetBurner p/n: NNDK-MOD5270-KIT (source code release)

#### **Contact Information**

NetBurner, Inc. 5405 Morehouse Drive San Diego, CA 92121 http://www.netburner.com

858.558.0293 phone 858-558-8549 fax sales@netburner.com

© 2005 NetBurner, Inc. Specifications are subject to change without notice. Every effort has been made to ensure all information is correct, but NetBurner, Inc. is not responsible for inadvertant errors. Freescale(tm) and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. (c) Freescale Semiconductor, Inc. 2005