

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Fast Transient Response, 2A Low Dropout Voltage Regulator

## **DESCRIPTION**

The MP20046 is a low dropout linear regulator supplying up to 2A current with 210mV dropout voltage. The output voltage is preset internally which ranges from 1.5V to 3.3V.

An internal PMOS pass element is used to allow a low 75µA ground current at full load and drops down to 1uA when the device is disabled, making the MP20046 suitable for battery-power devices. Integrated power good (PG) function resets microcomputer and microprocessor systems in the event of an under voltage condition. MP20046 are designed to have fast response for larger load and line transient response. Other features include current limit and thermal protection.

The MP20046 is available in thermally enhanced SOIC8 package and 10-pin QFN package.

## **FEATURES**

- Up to 2A Output Current
- Low 210mV Dropout at 2A
- Fast Transient Response
- Open Drain Power-Good(PG) Status Output
- High 70dB at100Hz PSRR
- Low 17μV<sub>RMS</sub> Output Noise
- Current Limit and Thermal Protection
- Available in SOIC8 with Exposed Pad and 10-pin QFN Packages

## **APPLICATIONS**

- Telecom
- Servers
- DSP, FPGA Supplies

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION





# ORDERING INFORMATION

| Part Number*  | Output Voltage | Package     | Top Marking | Junction Air Temperature (T <sub>J</sub> ) |
|---------------|----------------|-------------|-------------|--------------------------------------------|
| MP20046DN-F** | 1.5V           | SOIC8E      | M20046F     |                                            |
| MP20046DQ-G   | 1.8V           | QFN10 (3x3) | 3J          |                                            |
| MP20046DN-J** | 2.5V           | SOIC8E      | M20046J     | -40°C to +85°C                             |
| MP20046DQ-S** | 3.3V           | QFN10 (3x3) | 9N          |                                            |
| MP20046DN-S** | 3.3V           | SOIC8E      | M20046S     |                                            |

<sup>\*</sup>Other output voltage versions between 1.5V and 3.3V, contact factory for availability.

# **ORDERING GUIDE\*\***



# **OUTPUT VOLTAGE SELECTOR GUIDE**

| Code | $V_{OUT}$ | Code | V <sub>out</sub> |  |
|------|-----------|------|------------------|--|
| F    | 1.5       | L    | 2.7              |  |
| W    | 1.6       | М    | 2.8              |  |
| G    | G 1.8 N   |      | 2.85             |  |
| D    | 1.85      | V    | 2.9              |  |
| Υ    | 1.9       | Р    | 3.0              |  |
| Н    | 2.0       | Q    | 3.1              |  |
| Е    | 2.1       | Χ    | 3.15             |  |
| J    | 2.5       | R    | 3.2              |  |
| K    | 2.6       | S    | 3.3              |  |
| Т    | 2.65      |      |                  |  |



# PACKAGE REFERENCE



| ABSOLUTE MAXIMUM RATINGS (1)                          |
|-------------------------------------------------------|
| Supply Input Voltage                                  |
| Continuous Power Dissipation $(T_A = +25^{\circ}C)$   |
| SOIC8E 2.0W                                           |
| QFN10 (3x3)1.67W                                      |
| Junction Operation Temperature Range                  |
| 40°C to 150°C                                         |
| Storage Temperature Range65°C to 150°C                |
| Lead Temperature (Soldering, 10sec)260°C              |
| Recommended Operating Conditions (3)                  |
| Supply Input Voltage2.7V to 5.5V                      |
| Enable Input Voltage0V to 5.5V                        |
| Operating Junct. Temp (T <sub>J</sub> )40°C to +125°C |

| Thermal Resistance <sup>(4)</sup> | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|-----------------------------------|-------------------------|-------------------------|------|
| SOIC8E                            | 50                      | 10                      | °C/W |
| QFN10 (3x3)                       | 60                      | 12                      | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7 4-layer board.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}=(V_{OUT~(TYP)}+1V)$  or +2.7V,  $I_{OUT}=1mA$ ,  $V_{EN}=0V$ ,  $C_{OUT}=47\mu F$ ,  $T_J=-40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A=+25^{\circ}C$ .

| Parameter              |                              | Symbol           | Condition                                      | Min                                                               | Тур   | Max   | Units |                   |
|------------------------|------------------------------|------------------|------------------------------------------------|-------------------------------------------------------------------|-------|-------|-------|-------------------|
|                        |                              | 1.5V             |                                                | 2.7V < V <sub>IN</sub> < 5.5V                                     | 1.485 | 1.5   | 1.515 |                   |
| Output Voltage         | 1.8V                         | V <sub>OUT</sub> | 2.8V < V <sub>IN</sub> < 5.5V                  | 1.782                                                             | 1.8   | 1.818 | V     |                   |
| Output                 | Output voltage               | 2.5V             | VOUT                                           | $3.5V < V_{IN} < 5.5V$                                            | 2.475 | 2.5   | 2.525 | V                 |
|                        |                              | 3.3V             |                                                | 4.3V < V <sub>IN</sub> < 5.5V                                     | 3.267 | 3.3   | 3.333 |                   |
| Ground                 | d Pin Current                |                  | $I_{GND}$                                      | I <sub>OUT</sub> = 1mA to 2A                                      |       | 75    | 300   | μΑ                |
| Line R                 | egulation <sup>(5)</sup>     |                  | $\Delta V_{OUT}\%/V_{OUT}$                     | $V_{OUT} + 1V < V_{IN} \le 5.5V$                                  |       | 0.01  | 0.1   | %/V               |
| Load F                 | Regulation <sup>(6)</sup>    |                  | $\Delta V_{OUT}$                               | I <sub>OUT</sub> = 1mA to 2A                                      |       | 4     |       | mV                |
| Output                 | Voltage Noise                |                  |                                                | 10Hz to 30kHz,<br>V <sub>OUT</sub> =3.3V, C <sub>OUT</sub> =100µF |       | 17    |       | $\mu V_{RMS}$     |
|                        |                              |                  |                                                | $I_{OUT}$ =2A,, $V_{OUT}$ = 1.4V                                  |       | 300   | 470   | mV                |
| Dropoi                 | ut Voltage <sup>(7)</sup>    |                  | V <sub>DO</sub>                                | $I_{OUT}$ =2A, $V_{OUT}$ = 1.7V                                   |       | 300   | 470   |                   |
| Віорос                 | at voltage                   |                  |                                                | I <sub>OUT</sub> =2A, V <sub>OUT</sub> = 2.4V                     |       | 280   | 420   |                   |
|                        |                              |                  |                                                | I <sub>OUT</sub> =2A,,V <sub>OUT</sub> = 3.2V                     |       | 210   | 400   |                   |
| Curren                 |                              |                  | I <sub>LIM</sub>                               | V <sub>OUT</sub> =0V                                              |       | 3.3   | 4.5   | Α                 |
|                        | by Current                   |                  | I <sub>STBY</sub>                              | EN=V <sub>IN</sub>                                                |       | 1     | 10    | μA                |
| EN Inp                 | out High Thresh              | old              | $V_{IH}$                                       |                                                                   | 1.5   |       |       | V                 |
| EN Inp                 | out Low Thresho              | old              | $V_{IL}$                                       |                                                                   |       |       | 0.4   | V                 |
| Therm                  | Thermal Shutdown Temperature |                  | T <sub>SD</sub>                                |                                                                   |       | +150  |       | °C                |
| Output Voltage AC PSRR |                              | PSRR             | F=100Hz, $C_{OUT}$ =100 $\mu$ F, $I_{OUT}$ =2A |                                                                   | 70    |       | dB    |                   |
|                        | Minimum Inpu for Valid PG    |                  |                                                | $I_{OUT(PG)}$ =300 $\mu$ A, $V_{(PG)} \le 0.8$                    |       |       | 1.6   | V                 |
| PG                     | Trip Threshold Voltage       |                  |                                                | V <sub>OUT</sub> decreasing                                       | 78    |       | 86    | %V <sub>OUT</sub> |
| PG                     | Hysteresis Voltage           |                  |                                                | Measured at V <sub>OUT</sub>                                      |       | 1.15  |       | %V <sub>OUT</sub> |
|                        | Output Low Voltage           |                  |                                                | I <sub>OUT(PG)</sub> =1mA                                         |       | 0.15  | 0.4   | V                 |
|                        | Leakage Curre                | ent              |                                                | $V_{(PG)} = 5.5V$                                                 |       |       | 1     | μΑ                |
| EN Input Current       |                              |                  | EN=V <sub>IN</sub>                             | -1                                                                |       | 1     | μA    |                   |
| LIN                    | EN Input Guilent             |                  |                                                | EN=0V                                                             | -1    | 0     | 1     | μA                |

#### Notes:

5) Line Regulation= 
$$\frac{\left| V_{\text{OUT}[V_{\text{IN}(\text{MAX})}]} - V_{\text{OUT}[V_{\text{IN}(\text{MIN})}]} \right|}{\left[ V_{\text{IN}(\text{MAX})} - V_{\text{IN}(\text{MIN})} \right] \times V_{\text{OUT}(\text{NOM})}} \times 100(\% / V)$$

6) Load Regulation= $\left|V_{OUT[I_{OUT(MAX)}]} - V_{OUT[I_{OUT(MIN)}]}\right|$ 

7) Ramp down input voltage till output voltage equals  $V_{OUT(NOM)} - 0.1V$ 



# **PIN FUNCTIONS**

| SOIC8E<br>Pin # | QFN10<br>(3mm×3mm)<br>Pin # | Name                | Description                                                              |
|-----------------|-----------------------------|---------------------|--------------------------------------------------------------------------|
| 1, 2            | 1, 2, 3                     | VOUT                | Regulated output voltage                                                 |
| 3               | 4                           | SENSE               | Output sense                                                             |
| 4               | 5                           | GND/<br>Exposed Pad | Ground. Connect exposed pad to GND plane for optimal thermal performance |
| 5               | 6                           | EN                  | Negative polarity enable (EN ) input                                     |
| 6               | 7                           | PG                  | Open-drain power-good (PG) output                                        |
| 7, 8            | 8, 9, 10                    | VIN                 | Input voltage                                                            |



# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}=3.8V$ ,  $V_{OUT}=3.3V$ ,  $C_{IN}=C_{OUT}=47\mu F$ ,  $T_A=25^{\circ}C$ , unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{\text{IN}}$ =3.8V,  $V_{\text{OUT}}$ =3.3V,  $C_{\text{IN}}$ = $C_{\text{OUT}}$ =47 $\mu$ F,  $T_{\text{A}}$ =25 $^{\circ}$ C, unless otherwise noted.







# Region of Stable C<sub>OUT</sub> ESR vs. Output Current





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}=3.8V$ ,  $V_{OUT}=3.3V$ ,  $C_{IN}=C_{OUT}=47\mu F$ ,  $T_A=25^{\circ}C$ , unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}=3.8V$ ,  $V_{OUT}=3.3V$ ,  $C_{IN}=C_{OUT}=47\mu F$ ,  $T_A=25^{\circ}C$ , unless otherwise noted.





# **FUNCTION BLOCK DIAGRAM**



Figure 1—Block Diagram of Low Dropout Regulation



#### **OPERATION**

The MP20046 is a low dropout linear regulator supplying up to 2A current. It is intended for use in devices that require very low dropout voltage, low quiescent, low noise and high PSRR such as wireless LAN, battery powered equipment and hand-held equipment.

The MP20046 uses an internal PMOS as the pass element and features internal thermal shutdown and internal current limit circuit.

## **Dropout Voltage**

Dropout voltage is the minimum input to output differential voltage required for the regulator to maintain an output voltage within 100mV of its nominal value. Because the PMOS pass element behaves as a low-value resistor, the dropout voltage of MP20046 is very low.

#### Shutdown

The MP20046 can be switched ON or OFF by a logic input at the  $\overline{\text{EN}}$  pin. A high voltage at this pin will turn the device off. When the  $\overline{\text{EN}}$  pin is low, the regulator output is on. The  $\overline{\text{EN}}$  pin should be tied to GND to keep the regulator output always on if the application does not require the shutdown feature. Do not float the  $\overline{\text{EN}}$  pin.

#### **Current Limit**

The MP20046 includes a current limit structure which monitors and controls PMOS's gate voltage to limit the guaranteed maximum output current to 3.3A.

#### **Power Good**

The power good pin is an open collector output connected to OUT with a pull up resistor. It monitors the output voltage, and if the output voltage deceases below 83% of its regulation point, the PG pin becomes low. Enlarging pull up resistor or bypass capacitor will extend the set up time of PG output.

#### **Thermal Protection**

Thermal protection turns off the PMOS when the junction temperature exceeds +150°C, allowing the IC to cool. When the IC's junction temperature drops by 20°C, the PMOS will be turned on again. Thermal protection limits total power dissipation in the MP20046. For reliable operation, junction temperature should be limited to 125 °C maximum.

#### **Load-Transient Considerations**

The output response of load-transient consists of a DC shift and transient response. Because of the excellent load regulation of MP20046, the DC shift is very small. For external circuit, the output voltage transient depends on the output capacitor's value and the ESR. Increasing the capacitance and decreasing the ESR will improve the transient response.



## **APPLICATION INFORMATION**

### **Power Dissipation**

The power dissipation for any package depends on the thermal resistance of the case and circuit board, the temperature difference between the junction and ambient air, and the rate of air flow. The power dissipation across the device can be represented by the equation:

$$P = (V_{IN} - V_{OUT}) \times I_{OUT}$$

The allowable power dissipation can be calculated using the following equation:

$$P_{(MAX)} = (T_{Junction} - T_{Ambient})/\theta_{JA}$$

Where  $(T_{Junction} - T_{Ambient})$  is the temperature difference between the junction and the surrounding environment,  $\theta_{JA}$  is the thermal resistance from the junction to the ambient environment. Connecting the GND pin of MP20046 to ground using a large pad or ground plane helps to channel heat away.

#### **Output Noise**

Output noise voltage is the RMS output noise voltage over a given range of frequencies (10Hz to 30kHz) under the conditions of a constant output current and a ripple-free input voltage. Most of noise is caused by the internal voltage reference. A precision bandgap reference of MP20046 is used to generate the internal reference voltage. And a low pass filter is also used to reduce the output noise. These make the output noise of MP20046 low to  $17\text{uV}_{\text{RMS}}$  over the range of the full load.

## **Power Supply Rejection Ratio (PSRR)**

Power supply rejection ratio (PSRR), also known as ripple rejection, measures the LDO

regulator's ability to prevent the regulated output voltage fluctuating caused by input voltage variations.

The ripple rejection is defined by

$$PSRR = \frac{V_{IN}, ripple}{V_{OUT}, ripple}$$
 at all frequencies

The control loop tends to be the dominant contributor of supply rejection. The output capacitor of large value and low ESR, and adding by-pass capacitors will improve the PSRR performance.

## **Input Capacitor Selection**

For a typical application, an input bypass capacitor is recommended for device stability. This capacitor should be as close to the input pins as possible. For fast transient conditions where droop at the input of the LDO may occur because of high inrush current, it is recommended to place a larger capacitor at the input as well. The size of this capacitor depends on the output current and response time of the main power supply, as well as the distance to the load (LDO).

### **Output Capacitor Selection**

The MP20046 is designed specifically to work with very low ESR ceramic output capacitor in space-saving and performance consideration. A  $47\mu F$  ceramic capacitor with ESR lower than  $1.5\Omega$  is suitable for the MP20046 application circuit. Output capacitor of larger values will help to improve load transient response and reduce noise with the drawback of increased size.



# **PACKAGE INFORMATION**

## 3mm×3mm QFN10





**BOTTOM VIEW** 







**DETAIL A** 



## **RECOMMENDED LAND PATTERN**

## NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5.
- 5) DRAWING IS NOT TO SCALE.



#### SOIC8E





#### **TOP VIEW**

**BOTTOM VIEW** 



#### **FRONT VIEW**

RECOMMENDED LAND PATTERN



SEE DETAIL "A" 0.0075(0.19) 0.0098(0.25) SIDE VIEW



**DETAIL "A"** 

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN **BRACKET IS IN MILLIMETERS.**
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.