# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### **Freescale Semiconductor**

Document Number: MPC8308EC Rev. 3, 10/2011

# MPC8308 PowerQUICC II Pro Processor Hardware Specification

This document provides an overview of the MPC8308 features and its hardware specifications, including a block diagram showing the major functional components. The MPC8308 is a cost-effective, low-power, highly integrated host processor. The MPC8308 extends the PowerQUICC family, adding higher CPU performance, additional functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size.

#### Contents

| 1. | Overview                                             |
|----|------------------------------------------------------|
| 2. | Electrical Characteristics 2                         |
| 3. | Power Characteristics                                |
| 4. | Clock Input Timing 7                                 |
| 5. | RESET Initialization 8                               |
| 6. | DDR2 SDRAM 10                                        |
| 7. | DUART 15                                             |
| 8. | Ethernet: Three-Speed Ethernet, MII Management . 15  |
| 9. | USB 23                                               |
| 0. | High-Speed Serial Interfaces (HSSI) 25               |
| 1. | PCI Express                                          |
| 2. | Enhanced Local Bus 41                                |
| 3. | Enhanced Secure Digital Host Controller (eSDHC) . 44 |
| 4. | JTAG 50                                              |
| 5. | $I^2C$                                               |
| 6. | Timers 55                                            |
| 7. | GPIO 56                                              |
| 8. | IPIC 57                                              |
| 9. | SPI 57                                               |
| 0. | Package and Pin Listings 59                          |
| 1. | Clocking 71                                          |
| 2. | Thermal                                              |
| 3. | System Design Information 77                         |
| 4. | Ordering Information 80                              |
| 5. | Document Revision History 82                         |



# 1 Overview

This figure shows the major functional units within the MPC8308. The e300 core in the MPC8308, with its 16 Kbytes of instruction and 16 Kbytes of data cache, implements the Power Architecture user instruction set architecture and provides hardware and software debugging support. In addition, the MPC8308 offers a PCI Express controller, two three-speed 10, 100, 1000 Mbps Ethernet controllers (eTSEC), a DDR2 SDRAM memory controller, a SerDes block, an enhanced local bus controller (eLBC), an integrated programmable interrupt controller (IPIC), a general purpose DMA controller, two I<sup>2</sup>C controllers, dual UART (DUART), GPIOs, USB, general purpose timers, and an SPI controller. The high level of integration in the MPC8308 helps simplify board design and offers significant bandwidth and performance.

This figure shows a block diagram of the device.



Figure 1. MPC8308 Block Diagram

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8308. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

### 2.1 Overall DC Electrical Characteristics

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

This table lists the absolute maximum ratings.

|  | Table | 1. Absolute | Maximum | Ratings |
|--|-------|-------------|---------|---------|
|--|-------|-------------|---------|---------|

|                                                                  | Characteristic                                                                                                                                                   | Symbol                                                                | Max Value                                         | Unit | Notes  |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------|------|--------|
| Core supply vol                                                  | tage                                                                                                                                                             | V <sub>DD</sub>                                                       | -0.3 to 1.26                                      | V    | —      |
| PLL supply volta                                                 | age                                                                                                                                                              | $AV_{DD1,}AV_{DD2}$                                                   | -0.3 to 1.26                                      | V    | —      |
| DDR2 DRAM I/                                                     | O voltage                                                                                                                                                        | GV <sub>DD</sub>                                                      | -0.3 to 1.9                                       | V    | —      |
| Local bus, DUA<br>eSDHC, I <sup>2</sup> C, US<br>Miscellaneous a | RT, system control and power management,<br>SB, Interrupt, Ethernet management, SPI,<br>and JTAG I/O voltage                                                     | NV <sub>DD</sub>                                                      | -0.3 to 3.6                                       | V    | 7      |
| SerDes PHY                                                       |                                                                                                                                                                  | XCOREV <sub>DD</sub> ,<br>XPADV <sub>DD</sub> ,<br>SDAV <sub>DD</sub> | -0.3 to 1.26                                      | V    | _      |
| eTSEC I/O Voltage                                                |                                                                                                                                                                  | LV <sub>DD1,</sub> LV <sub>DD2</sub>                                  | -0.3 to 2.75 or<br>-0.3 to 3.6                    | V    | 6, 8   |
| Input voltage                                                    | DDR2 DRAM signals                                                                                                                                                | MV <sub>IN</sub>                                                      | MV <sub>IN</sub> –0.3 to (GV <sub>DD</sub> + 0.3) |      | 2, 5   |
|                                                                  | DDR2 DRAM reference                                                                                                                                              | MV <sub>REF</sub>                                                     | -0.3 to (GV <sub>DD</sub> + 0.3)                  | V    | 2, 5   |
|                                                                  | eTSEC                                                                                                                                                            | LVin                                                                  | –0.3 to (LV <sub>DD</sub> + 0.3)                  | V    | 4, 5,8 |
|                                                                  | Local bus, DUART, system control and power<br>management, eSDHC, I <sup>2</sup> C, Interrupt,<br>Ethernet management, SPI, Miscellaneous<br>and JTAG I/O voltage | OV <sub>IN</sub>                                                      | –0.3 to (NV <sub>DD</sub> + 0.3)                  | V    | 3, 5,7 |
| Storage temper                                                   | ature range                                                                                                                                                      | T <sub>STG</sub>                                                      | –55 to 150                                        | °C   | —      |

Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed NV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. (M, L, O)VIN and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2
- 6. The max value of supply voltage should be selected based on the RGMII mode. The lower range applies to RGMII mode.
- 7. NV<sub>DD</sub> here refers to NV<sub>DDA</sub>, NV<sub>DDB</sub>, NV<sub>DDG</sub>, NV<sub>DDH</sub>, NV<sub>DDJ</sub>, NV<sub>DDP K</sub> from the ball map.
- 8. LV<sub>DD1</sub> here refers to NV<sub>DDC</sub> and LV<sub>DD2</sub> refers to NV<sub>DDF</sub> from the ball map

### 2.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                                                                                                                                                                                   | Symbol               | Recommended Value <sup>1</sup>                          | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------|------|
| SerDes internal digital power                                                                                                                                                                    | XCOREV <sub>DD</sub> | 1.0 V ± 50 mV                                           | V    |
| SerDes internal digital power                                                                                                                                                                    | XCOREV <sub>SS</sub> | 0.0                                                     | V    |
| SerDes I/O digital power                                                                                                                                                                         | XPADV <sub>DD</sub>  | 1.0 V ± 50 mV                                           | V    |
| SerDes analog power for PLL                                                                                                                                                                      | SDAV <sub>DD</sub>   | 1.0 V ± 50 mV                                           | V    |
| SerDes analog power for PLL                                                                                                                                                                      | SDAV <sub>SS</sub>   | 0                                                       | V    |
| SerDes I/O digital power                                                                                                                                                                         | XPADV <sub>SS</sub>  | 0                                                       | V    |
| Core supply voltage                                                                                                                                                                              | V <sub>DD</sub>      | 1.0 V ± 50 mV                                           | V    |
| Analog supply for e300 core APLL <sup>2</sup>                                                                                                                                                    | AV <sub>DD1</sub>    | 1.0 V ± 50 mV                                           | V    |
| Analog supply for system APLL <sup>2</sup>                                                                                                                                                       | AV <sub>DD2</sub>    | 1.0 V ± 50 mV                                           | V    |
| DDR2 DRAM I/O voltage                                                                                                                                                                            | GV <sub>DD</sub>     | 1.8 V ± 100 mV                                          | V    |
| Differential reference voltage for DDR controller                                                                                                                                                | MV <sub>REF</sub>    | GVDD/2 (0.49 $\times$ GV_{DD} to 0.51 $\times$ GV_{DD}) | V    |
| Standard I/O voltage (Local bus, DUART, system control and power management, eSDHC, USB, I <sup>2</sup> C, Interrupt, Ethernet management, SPI, Miscellaneous and JTAG I/O voltage) <sup>3</sup> | NV <sub>DD</sub>     | 3.3 V ± 300 mV                                          | V    |
| eTSEC IO supply <sup>4,5</sup>                                                                                                                                                                   | $LV_{DD1}, LV_{DD2}$ | 2.5 V ± 125 mV<br>3.3 V ± 300 mV                        | V    |
| Analog and digital ground                                                                                                                                                                        | V <sub>SS</sub>      | 0.0                                                     | V    |
| Operating temperature range <sup>6</sup>                                                                                                                                                         | $T_A/T_J$            | Standard = 0 to 105<br>Extended = -40 to 105            | °C   |

#### **Table 2. Recommended Operating Conditions**

#### Notes:

<sup>1</sup> GV<sub>DD</sub>, NV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.

<sup>2</sup> This voltage is the input to the filter discussed in Section 23.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

- $^{3}$  NV<sub>DD</sub> here refers to NV<sub>DDA</sub>, NV<sub>DDB</sub>, NV<sub>DDG</sub>, NV<sub>DDH</sub>, NV<sub>DDJ</sub> and NV<sub>DDP\_K</sub> from the ball map.
- <sup>4</sup> The max value of supply voltage should be selected based on the RGMII mode. The lower range applies to RGMII mode.
- $^5\,$  LV\_{DD1} here refers to NV\_{DDC} and LV\_{DD2} refers to NV\_{DDF} from the ball map.

<sup>6</sup> Minimum temperature is specified with T<sub>A</sub>; Maximum temperature is specified with T<sub>J</sub>.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



Figure 2. Overshoot/Undershoot Voltage for GVDD/NVDD/LVDD

### 2.1.3 Output Driver Characteristics

This table provides information on the characteristics of the output driver strengths.

| Driver Type                                                         | Output Impedance ( $\Omega$ ) | Supply Voltage               |
|---------------------------------------------------------------------|-------------------------------|------------------------------|
| Local bus interface utilities signals                               | 42                            | NV <sub>DD</sub> = 3.3 V     |
| DDR2 signals <sup>1</sup>                                           | 18                            | GV <sub>DD</sub> = 1.8 V     |
| DUART, system control, I <sup>2</sup> C, JTAG, eSDHC, GPIO,SPI, USB | 42                            | NV <sub>DD</sub> = 3.3 V     |
| eTSEC signals                                                       | 42                            | LV <sub>DD</sub> = 2.5/3.3 V |

Table 3. Output Drive Capability

Output Impedance can also be adjusted through configurable options in DDR Control Driver Register (DDRCDR). For more information, see the *MPC8308 PowerQUICC II Pro Processor Reference Manual*.

### 2.1.4 Power Sequencing

It is required to apply the core supply voltage ( $V_{DD}$ ) before the I/O supply voltages ( $GV_{DD}$ ,  $LV_{DD}$ , and  $NV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. The core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V; see Figure 3.

If this recommendation is not observed and I/O voltages are supplied before the core voltage, there might be a period of time that all input and output pins are actively driven and cause contention and excessive current. To overcome side effects of this condition, the application environment may require tuning of external pull-up or pull-down resistors on particular signals to lesser values.

#### **Power Characteristics**

The I/O power supply ramp-up slew rate should be slower than  $4V/100 \ \mu s$ , this requirement is for ESD circuit. Note that there is no specific power down sequence requirement for the device. I/O voltage supplies (GV<sub>DD</sub>, LV<sub>DD</sub>, and NV<sub>DD</sub>) do not have any ordering requirements with respect to one another.



Figure 3. Power-Up Sequencing Example

### **3** Power Characteristics

The estimated typical power dissipation, not including I/O supply power for the device is shown in this table. Table 5 shows the estimated typical I/O power dissipation.

| Core Frequency (MHz) | CSB Frequency (MHz) | Typical <sup>2</sup> | Maximum <sup>3</sup> | Unit |
|----------------------|---------------------|----------------------|----------------------|------|
| 266                  | 133                 | 530                  | 900                  | mW   |
| 333                  | 133                 | 565                  | 950                  | mW   |
| 400                  | 133                 | 600                  | 1000                 | mW   |

Table 4. MPC8308 Power Dissipation<sup>1</sup>

Note:

- $^1$  The values do not include I/O supply power but do include core (V\_DD) and PLL (AV\_DD1, AV\_DD2, XCOREV\_DD, XPADV\_DD, and SDAV\_DD)
- <sup>2</sup> Typical power is based on best process, a voltage of  $V_{DD} = 1.0$  V and ambient temperature of  $T_A = 25^{\circ}$  C and an artificial smoker test.
- $^3\,$  Maximum power is estimated based on best process, a voltage of V\_{DD} = 1.05 V, a junction temperature of T\_J = 105° C

This table describes a typical scenario where blocks with the stated percentage of utilization and impedances consume the amount of power described.

| Interface                                              | Parameter                                        | GV <sub>DD</sub><br>(1.8 V) | NV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub> /<br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments      |
|--------------------------------------------------------|--------------------------------------------------|-----------------------------|-----------------------------|-------------------------------|-----------------------------|------|---------------|
| DDR2<br>R <sub>s</sub> = 22 Ω<br>R <sub>t</sub> = 75 Ω | 250 MHz<br>32 bits+ECC<br>266 MHz<br>32 bits+ECC | 0.302<br>0.309              | _                           | _                             | _                           | W    | _             |
| Local bus I/O load = 20 pF                             | 62.5 MHz<br>66 MHZ                               | —                           | 0.038<br>0.040              | —                             | —                           | W    | —             |
| TSEC I/O load = 20 pF                                  | MII, 25 MHz                                      | —                           | —                           | 0.008                         | —                           | W    | 2 controllers |
|                                                        | RGMII, 125 MHz                                   | —                           | —                           | 0.078                         | 0.044                       | W    |               |
| eSDHC IO Load = 40 pF                                  | 50 MHz                                           | —                           | —                           | 0.008                         | —                           | W    | —             |
| USB IO Load = 20 pF                                    | 60 MHz                                           | —                           | —                           | 0.012                         |                             | W    | —             |
| Other I/O                                              | —                                                | _                           | 0.017                       | —                             | _                           | W    | —             |

Table 5. MPC8308 Typical I/O Power Dissipation

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the device.

### 4.1 DC Electrical Characteristics

This table provides the system clock input (SYS\_CLK\_IN) DC electrical specifications for the device.

Table 6. SYS\_CLK\_IN DC Electrical Characteristics

| Parameter                | Condition                      | Symbol          | Min  | Мах                    | Unit |
|--------------------------|--------------------------------|-----------------|------|------------------------|------|
| Input high voltage       | —                              | V <sub>IH</sub> | 2.4  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage        | —                              | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| SYS_CLK_IN input current | $0 V \leq V_{IN} \leq NV_{DD}$ | I <sub>IN</sub> | _    | ±10                    | μÂ   |

This table provides the RTC clock input (RTC\_PIT\_CLOCK) DC electrical specifications for the device.

Table 7. RTC\_PIT\_CLOCK DC Electrical Characteristics

| Parameter          | Condition | Symbol          | Min            | Max | Unit |
|--------------------|-----------|-----------------|----------------|-----|------|
| Input high voltage | —         | V <sub>IH</sub> | 3.3 V – 400 mV |     | V    |
| Input low voltage  | _         | V <sub>IL</sub> | 0              | 0.4 | V    |

### 4.2 AC Electrical Characteristics

The primary clock source for the device is SYS\_CLK\_IN. This table provides the system clock input (SYS\_CLK\_IN) AC timing specifications for the device.

```
MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3
```

#### **RESET** Initialization

| Table 8. SYS | _CLK_IN AG | C Timing Specification | ons |
|--------------|------------|------------------------|-----|
|--------------|------------|------------------------|-----|

| Parameter/                    | Symbol                            | Min | Тур | Max   | Unit | Notes |
|-------------------------------|-----------------------------------|-----|-----|-------|------|-------|
| SYS_CLK_IN frequency          | <sup>f</sup> sys_clk_in           | 24  | _   | 66.67 | MHz  | 1, 6  |
| SYS_CLK_IN period             | t <sub>SYS_CLK_IN</sub>           | 15  | _   | 41.67 | ns   | _     |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 |     | 1.2   | ns   | 2     |
| SYS_CLK_IN duty cycle         | t <sub>KHK</sub> /tsys_clk_in     | 40  | _   | 60    | %    | 3     |
| SYS_CLK_IN jitter             | —                                 | _   | _   | ±150  | ps   | 4, 5  |

#### Notes:

1. Caution: The system and core must not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYS\_CLK\_IN are measured at 0.4 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

- 5. The SYS\_CLK\_IN driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.
- 6. Spread spectrum is allowed up to 1% down-spread @ 33 kHz (max rate).

Table 9. RTC\_PIT\_CLOCK AC Timing Specifications

| Parameter+                       | Symbol                                             | Min | Тур   | Max | Unit | Notes |
|----------------------------------|----------------------------------------------------|-----|-------|-----|------|-------|
| RTC_PIT_CLOCK frequency          | <sup>f</sup> RTC_PIT_CLOCK                         | 1   | 32768 | _   | Hz   | —     |
| RTC_PIT_CLOCK rise and fall time | t <sub>RTCH</sub> , t <sub>RTCL</sub>              | 1.5 | —     | 3   | μS   | —     |
| RTC_PIT_CLOCK duty cycle         | t <sub>RTCHK</sub> /t <sub>RTC_PIT_CLO</sub><br>СК | 45  | —     | 55  | %    | —     |

## 5 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the device.

### 5.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins.

Table 10. RESET Pins DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Мах             | Unit |
|---------------------|-----------------|----------------------------------------|------|-----------------|------|
| Input high voltage  | V <sub>IH</sub> | —                                      | 2.0  | $NV_{DD} + 0.3$ | V    |
| Input low voltage   | V <sub>IL</sub> | —                                      | -0.3 | 0.8             | V    |
| Input current       | I <sub>IN</sub> | $0 \ V \leq \ V_{IN} \ \leq \ NV_{DD}$ |      | ±5              | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA              | 2.4  | _               | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA               | _    | 0.5             | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | _    | 0.4             | V    |

### 5.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications.

#### Table 11. RESET Initialization Timing Specifications

| Parameter/Condition                                                                                        | Min | Max | Unit                    | Notes |
|------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|-------|
| Required assertion time of HRESET (input) to activate reset flow                                           | 32  | _   | t <sub>SYS_CLK_IN</sub> | 1     |
| Required assertion time of PORESET with stable power and clock applied to SYS_CLK_IN                       | 32  |     | t <sub>SYS_CLK_IN</sub> | _     |
| HRESET assertion (output)                                                                                  | 512 |     | t <sub>SYS_CLK_IN</sub> | 1     |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3]) with respect to negation of PORESET | 4   |     | t <sub>SYS_CLK_IN</sub> |       |
| Input hold time for POR configuration signals with respect to negation of HRESET                           | 0   |     | ns                      | —     |
| Time for the device to turn off POR configuration signal drivers with respect to the assertion of HRESET   | —   | 4   | ns                      | 2     |
| Time for the device to turn on POR configuration signal drivers with respect to the negation of HRESET     | 1   |     | ns                      | 1, 2  |

#### Notes:

1.  $t_{SYS \ CLK \ IN}$  is the clock period of the input clock applied to SYS\_CLK\_IN.

2. POR configuration signals consists of CFG\_RESET\_SOURCE[0:3].

This table provides the PLL lock times.

#### Table 12. PLL Lock Times

| Parameter/Condition     | Min | Мах | Unit | Note |
|-------------------------|-----|-----|------|------|
| System PLL lock time    | —   | 100 | μs   | —    |
| e300 core PLL lock time | —   | 100 | μs   | —    |

This section describes the DC and AC electrical specifications for the DDR2 SDRAM interface. Note that DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 V$ .

### 6.1 DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Note |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1    |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 \times GV_{DD}$     | $0.51 	imes GV_{DD}$      | V    | 2    |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —    |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —    |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>ОН</sub>   | -13.4                     | —                         | mA   | —    |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | —                         | mA   | —    |

Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm GV}_{\rm DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver.

Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> This rail should track variations in the DC level of MV<sub>REF</sub>

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

#### Table 14. DDR2 SDRAM Capacitance for $GV_{DD}(typ)=1.8 V$

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

Table 15. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition              | Symbol             | Min | Мах | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1    |

Note:

1. The voltage regulator for  $MV_{REF}$  must be able to supply up to 500  $\mu$ A current.

### 6.2 DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR2 SDRAM interface.

### 6.2.1 DDR2 SDRAM Input AC Timing Specifications

This table provides input AC timing specifications for the DDR2 SDRAM when GV<sub>DD</sub>(typ)=1.8 V.

Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8 V Interface

At recommended operating conditions with  $GV_{DD}$  of 1.8 ± 100 mV

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.45 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.45 | _                        | V    | —     |

This table provides input AC timing specifications for the DDR2 SDRAM interface.

#### Table 17. DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions. with  $GV_{DD}$  of 1.8± 100 mV

| Parameter                                    | Symbol              | Min  | Мах | Unit | Notes  |
|----------------------------------------------|---------------------|------|-----|------|--------|
| Controller skew for MDQS—MDQ/MECC<br>266 MHz | <sup>t</sup> CISKEW | -875 | 875 | ps   | 1, 2,3 |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.

2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ or MECC signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = +/-(T/4 - abs(t_{CISKEW}))$  where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ .

3. Memory controller ODT value of 150  $\Omega$  is recommended

This figure illustrates the DDR2 input timing diagram showing the  $t_{\text{DISKEW}}$  timing parameter.



Figure 4. Timing Diagram for t<sub>DISKEW</sub>

### 6.2.2 DDR2 SDRAM Output AC Timing Specifications

| Parameter                                 | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|-------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time, MCK[n]/MCK[n] crossing | t <sub>MCK</sub>    | 7.5  | 10  | ns   | 2     |
| ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> |      | —   | ns   | 3     |
| 266 MHz                                   |                     | 2.9  |     |      |       |
| ADDR/CMD output hold with respect to MCK  | t <sub>DDKHAX</sub> |      | —   | ns   | 3     |
| 266 MHz                                   |                     | 2.33 |     |      |       |
| MCS[n] output setup with respect to MCK   | t <sub>DDKHCS</sub> |      |     | ns   | 3     |
| 266 MHz                                   |                     | 2.5  |     |      |       |
| MCS[n] output hold with respect to MCK    | t <sub>DDKHCX</sub> |      | —   | ns   | 3     |
| 266 MHz                                   |                     | 3.15 |     |      |       |
| MCK to MDQS Skew                          | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns   | 4     |

#### Table 18. DDR2 SDRAM Output AC Timing Specifications

| Parameter                                       | Symbol <sup>1</sup>                         | Min                     | Мах                    | Unit | Notes |
|-------------------------------------------------|---------------------------------------------|-------------------------|------------------------|------|-------|
| MDQ//MDM/MECC output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |                         | —                      | ps   | 5     |
| 266 MHz                                         |                                             | 900                     |                        |      |       |
| MDQ//MDM/MECC output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |                         | —                      | ps   | 5     |
| 266 MHz                                         |                                             | 1100                    |                        |      |       |
| MDQS preamble start                             | t <sub>DDKHMP</sub>                         | 0.75 x t <sub>MCK</sub> | _                      | ns   | 6     |
| MDQS epilogue end                               | t <sub>DDKHME</sub>                         | 0.4 x t <sub>MCK</sub>  | 0.6 x t <sub>MCK</sub> | ns   | 6     |

#### Table 18. DDR2 SDRAM Output AC Timing Specifications (continued)

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. For a description and understanding of the timing modifications enabled by use of these bits, see the MPC8308 PowerQUICC II Pro Processor Reference Manual.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.

This figure shows the DDR2 SDRAM output timing for the MCK to MDQS skew measurement (tDDKHMH).



Figure 5. Timing Diagram for  $t_{\text{DDKHMH}}$ 

This figure shows the DDR2 SDRAM output timing diagram.



Figure 6. DDR2 SDRAM Output Timing Diagram

This figure provides the AC test load for the DDR2 bus.



# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface.

### 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

| Parameter                                                           | Symbol          | Min                    | Мах                    | Unit |
|---------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                            | V <sub>IH</sub> | 2.1                    | NV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage NVDD                                        | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                  | V <sub>OH</sub> | NV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$                    | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ NV <sub>DD</sub> ) | I <sub>IN</sub> | —                      | ± 5                    | μA   |

#### Table 19. DUART DC Electrical Characteristics

### 7.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

Table 20. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Notes |
|-------------------|-------------|------|-------|
| Minimum baud rate | 256         | baud | —     |
| Maximum baud rate | > 1,000,000 | baud | 1     |
| Oversample rate   | 16          | —    | 2     |

Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

 The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

## 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management. MPC8308 supports dual Ethernet controllers.

### 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII Electrical Characteristics

The electrical characteristics specified here apply to all the media independent interface (MII) and reduced gigabit media independent interface (RGMII), signals except management data input/output (MDIO) and management data clock (MDC). The RGMII interface is defined for 2.5 V, while the MII interface can be operated at 3.3 V. The RGMII interface follows the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

### 8.1.1 eTSEC DC Electrical Characteristics

All MII and RGMII drivers and receivers comply with the DC parametric attributes specified in Table 21 and Table 22. The RGMII signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter            | Symbol           | Conditions                |                                 | Min  | Мах                    | Unit |
|----------------------|------------------|---------------------------|---------------------------------|------|------------------------|------|
| Supply voltage 3.3 V | LV <sub>DD</sub> |                           | _                               |      | 3.6                    | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -4.0 mA | LV <sub>DD</sub> = Min          | 2.40 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 4.0 mA  | LV <sub>DD</sub> = Min          | VSS  | 0.50                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                         | _                               | 2.1  | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                         | _                               | -0.3 | 0.90                   | V    |
| Input high current   | Ι <sub>ΙΗ</sub>  | V <sub>IN</sub>           | <sup>1</sup> = LV <sub>DD</sub> | —    | 40                     | μA   |
| Input low current    | Ι <sub>ΙL</sub>  | V <sub>IN</sub>           | 1 <sup>1</sup> = VSS            | -600 | _                      | μA   |

#### Table 21. MII DC Electrical Characteristics

#### Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

| Parameters           | Symbol           | Conditions                |                        | Min       | Мах                    | Unit |
|----------------------|------------------|---------------------------|------------------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> |                           | _                      | 2.37      | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | LV <sub>DD</sub> = Min | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | LV <sub>DD</sub> = Min | VSS – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                         | LV <sub>DD</sub> = Min | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                         | LV <sub>DD</sub> = Min | -0.3      | 0.70                   | V    |
| Input high current   | IIH              | VI                        | $N^{1} = LV_{DD}$      | —         | 15                     | μA   |
| Input low current    | ۱ <sub>IL</sub>  | V                         | IN <sup>1</sup> = VSS  | -15       |                        | μA   |

#### Table 22. RGMII DC Electrical Characteristics

Note:

1.  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

### 8.2 MII and RGMII AC Timing Specifications

The AC timing specifications for MII and RGMII are presented in this section.

### 8.2.1 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.1.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

#### Table 23. MII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DDA}/LV_{DDB}$  /NV<sub>DD</sub> of 3.3 V ± 0.3V.

| Parameter/Condition                                   | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|-------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                           | t <sub>MTX</sub>                    | _   | 400 | _   | ns   |
| TX_CLK clock period 100 Mbps                          | t <sub>MTX</sub>                    | _   | 40  | _   | ns   |
| TX_CLK duty cycle                                     | t <sub>MTXH/</sub> t <sub>MTX</sub> | 35  |     | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay       | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise $V_{IL}(min)$ to $V_{IH}(max)$ | t <sub>MTXR</sub>                   | 1.0 |     | 4.0 | ns   |
| TX_CLK data clock fall $V_{IH}(max)$ to $V_{IL}(min)$ | t <sub>MTXF</sub>                   | 1.0 | _   | 4.0 | ns   |

Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

#### Ethernet: Three-Speed Ethernet, MII Management

This figure shows the MII transmit AC timing diagram.



Figure 8. MII Transmit AC Timing Diagram

#### 8.2.1.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

#### Table 24. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  /NV<sub>DD</sub> of 3.3 V ± 0.3V.

| Parameter/Condition                                              | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|------------------------------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                                      | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                                     | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                                                | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK                      | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK                       | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>MRXF</sub>                   | 1.0  |     | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state) (reference)(state)}$  for inputs and  $t_{(first two letters of functional block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{MRDVKH}$  symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) relative to the time data input signals (D) reach the valid state (V) reach the valid state (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure shows the MII receive AC timing diagram.



Figure 9. MII Receive AC Timing Diagram RMII AC Timing Specifications

This figure provides the AC test load.



Figure 10. AC Test Load

### 8.2.2 RGMII AC Timing Specifications

This table presents the RGMII AC timing specifications.

#### Table 25. RGMII AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DD}}$  of 2.5 V  $\pm$  5%.

| Parameter/Condition                                 | Symbol <sup>1</sup>                 | Min  | Тур | Max  | Unit |
|-----------------------------------------------------|-------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)          | t <sub>SKRGT</sub>                  | -0.6 | —   | 0.6  | ns   |
| Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub>                  | 1.0  | —   | 2.6  | ns   |
| Clock cycle duration <sup>3</sup>                   | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T 4, 5                      | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX 3, 5         | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60   | %    |
| Rise time (20%–80%)                                 | t <sub>RGTR</sub>                   | —    | —   | 0.75 | ns   |
| Fall time (20%–80%)                                 | t <sub>RGTF</sub>                   | —    | —   | 0.75 | ns   |

#### Ethernet: Three-Speed Ethernet, MII Management

#### Table 25. RGMII AC Timing Specifications (continued)

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.

| GTX_CLK125 reference clock period     | t <sub>G12</sub> 6                    | _  | 8.0 | _  | ns |
|---------------------------------------|---------------------------------------|----|-----|----|----|
| GTX_CLK125 reference clock duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | 47 |     | 53 | %  |

Notes:

 In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

- 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns ± 40 ns and 40 ns ± 4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. Duty cycle reference is  $0.5*LV_{DD}$
- 6. This symbol is used to represent the external GTX\_CLK125 and does not follow the original symbol naming convention.

This figure shows the RGMII AC timing and multiplexing diagrams.



Figure 11. RGMII AC Timing and Multiplexing Diagrams

### 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII

and RGMII are specified in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. This table provides the DC electrical characteristics for MDIO and MDC.

| Parameter              | Symbol           | Cond                      | Min                                  | Мах  | Unit                   |    |
|------------------------|------------------|---------------------------|--------------------------------------|------|------------------------|----|
| Supply voltage (3.3 V) | NV <sub>DD</sub> | _                         | _                                    | 3.0  | 3.6                    | V  |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $NV_{DD} = Min$                      | 2.10 | NV <sub>DD</sub> + 0.3 | V  |
| Output low voltage     | V <sub>OL</sub>  | l <sub>OL</sub> = 1.0 mA  | $LV_{DD} = Min$                      | VSS  | 0.50                   | V  |
| Input high voltage     | V <sub>IH</sub>  | _                         | _                                    | 2.0  | —                      | V  |
| Input low voltage      | V <sub>IL</sub>  | _                         | _                                    | —    | 0.80                   | V  |
| Input high current     | IIH              | NV <sub>DD</sub> = Max    | V <sub>IN</sub> <sup>1</sup> = 2.1 V | —    | 40                     | μA |
| Input low current      | ۱ <sub>IL</sub>  | NV <sub>DD</sub> = Max    | V <sub>IN</sub> = 0.5 V              | -600 | —                      | μA |

Table 26. MII Management DC Electrical Characteristics When Powered at 3.3 V

Note:

1.  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

### 8.3.2 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

#### Table 27. MII Management AC Timing Specifications

At recommended operating conditions with  $\text{LV}_{\text{DDA}}/\text{LV}_{\text{DDB}}$  is 3.3 V  $\pm$  0.3V

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|----------------------------|---------------------|-----|-----|-----|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | _   | 2.5 | _   | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | _   | 400 | —   | ns   | _     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | —   | —   | ns   | _     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | —   | 170 | ns   | 3     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | —   | —   | ns   | _     |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | —   | —   | ns   | _     |
| MDC rise time              | t <sub>MDCR</sub>   | _   | —   | 10  | ns   | _     |

#### Ethernet: Three-Speed Ethernet, MII Management

#### Table 27. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $\text{LV}_{\text{DDA}}/\text{LV}_{\text{DDB}}$  is 3.3 V  $\pm$  0.3V

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Мах | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   | _     |

#### Notes:

The symbols used for timing specifications Follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the csb\_clk speed. (The MIIMCFG[Mgmt Clock Select] field determines the clock frequency of the Mgmt Clock EC\_MDC.)
- 3. This parameter is dependent on the cbs\_clk speed (that is, for a csb\_clk of 133 MHz, the delay is 60 ns).

This figure shows the MII management AC timing diagram.



Figure 12. MII Management Interface Timing Diagram

### 8.4 IEEE Std 1588<sup>™</sup> Timer Specifications

This section describes the DC and AC electrical specifications for the 1588 timer.

### 8.4.1 IEEE 1588 Timer DC Specifications

This table provides the IEEE 1588 timer DC specifications.

**Table 28. GPIO DC Electrical Characteristics** 

| Characteristic      | Symbol          | Condition                 | Min | Мах        | Unit |
|---------------------|-----------------|---------------------------|-----|------------|------|
| Output high voltage | V <sub>OH</sub> | l <sub>OH</sub> = -8.0 mA | 2.4 | —          | V    |
| Output low voltage  | V <sub>OL</sub> | l <sub>OL</sub> = 8.0 mA  | —   | 0.5        | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —   | 0.4        | V    |
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0 | NVDD + 0.3 | V    |

#### USB

#### Table 28. GPIO DC Electrical Characteristics (continued)

| Characteristic    | Symbol          | Condition                   | Min  | Мах | Unit |
|-------------------|-----------------|-----------------------------|------|-----|------|
| Input low voltage | V <sub>IL</sub> | —                           | -0.3 | 0.8 | V    |
| Input current     | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NVDD$ | _    | ± 5 | μA   |

### 8.4.2 IEEE 1588 Timer AC Specifications

This table provides the IEEE 1588 timer AC specifications.

#### Table 29. IEEE 1588 Timer AC Specifications

| Parameter                    | Symbol              | Min | Max | Unit | Notes |
|------------------------------|---------------------|-----|-----|------|-------|
| Timer clock cycle time       | t <sub>TMRCK</sub>  | 0   | 70  | MHz  | 1     |
| Input setup to timer clock   | t <sub>TMRCKS</sub> |     |     |      | 2, 3  |
| Input hold from timer clock  | t <sub>TMRCKH</sub> | -   |     | -    | 2, 3  |
| Output clock to output valid | <sup>t</sup> GCLKNV | 0   | 6   | ns   | _     |
| Timer alarm to output valid  | t <sub>TMRAL</sub>  | _   | _   | _    | 2     |

Note:

1. The timer can operate on rtc\_clock or tmr\_clock. These clocks get muxed and any one of them can be selected.

2. Asynchronous signals.

3. Inputs need to be stable at least one TMR clock.

# 9 USB

### 9.1 USB Dual-Role Controllers

This section provides the AC and DC electrical specifications for the USB-ULPI interface.

### 9.1.1 USB DC Electrical Characteristics

This table lists the DC electrical characteristics for the USB interface.

#### Table 30. USB DC Electrical Characteristics

| Parameter                                            | Symbol          | Min        | Мах        | Unit |
|------------------------------------------------------|-----------------|------------|------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2          | LVDD + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3       | 0.8        | V    |
| Input current                                        | I <sub>IN</sub> | —          | ±5         | μA   |
| High-level output voltage, I <sub>OH</sub> = -100 μA | V <sub>OH</sub> | LVDD – 0.2 | —          | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA   | V <sub>OL</sub> | —          | 0.2        | V    |

Note:

1. The symbol  $V_{IN}$ , in this case, represents the NV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

USB

### 9.1.2 USB AC Electrical Specifications

This table lists the general timing parameters of the USB-ULPI interface.

 Table 31. USB General Timing Parameters

| Parameter                              | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | _   | ns   | 1, 2  |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | _   | ns   | 1, 4  |
| Input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | _   | ns   | 1, 4  |
| USB clock to output valid—all outputs  | t <sub>USKHOV</sub> | _   | 9   | ns   | 1     |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 1   | _   | ns   | 1     |

Notes:

The symbols used for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>USIXKH</sub> symbolizes usb timing (US) for the input (I) to go invalid (X) with respect to the time the usb clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes usb timing (US) for the usb clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

- 2. All timings are in reference to USB clock.
- 3. All signals are measured from NVDD/2 of the rising edge of USB clock to 0.4 × NVDD of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

The following two figures provide the AC test load and signals for the USB, respectively.



# 10 High-Speed Serial Interfaces (HSSI)

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

### 10.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 15 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output  $(TXn \text{ and } \overline{TXn})$  or a receiver input  $(RXn \text{ and } \overline{RXn})$ . Each signal swings between A Volts and B Volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

• Single-Ended Swing

The transmitter output signals and the receiver input signals TXn,  $\overline{TXn}$ , RXn, and  $\overline{RXn}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's single-ended swing.

### • Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing)

The differential output voltage (or swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{TXn} - V_{\overline{TXn}}$ . The  $V_{OD}$  value can be either positive or negative.

### • Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing)

The differential input voltage (or swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{RXn} - V_{\overline{RXn}}$ . The  $V_{ID}$  value can be either positive or negative.

### Differential Peak Voltage, V<sub>DIFFp</sub>

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{DIFFp} = |A - B|$  Volts.

### • Differential Peak-to-Peak, VDIFFp-p

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage,  $V_{DIFFp-p} = 2*V_{DIFFp} = 2*|(A – B)|$  Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2*|V_{OD}|$ .

• Differential Waveform

The differential waveform is constructed by subtracting the inverting signal (for example,  $\overline{TXn}$ ) from the non-inverting signal (for example, TXn) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 24 as an example for differential waveform.