# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### Freescale Semiconductor

Data Sheet: Technical Data

Document Number: MPC8315EEC Rev. 2, 11/2011

# MPC8315E PowerQUICC II Pro Processor Hardware Specifications

This document provides an overview of the MPC8315E PowerQUICC<sup>TM</sup> II Pro processor features, including a block diagram showing the major functional components. The MPC8315E contains a core built on Power Architecture<sup>TM</sup> technology. It is a cost-effective, low-power, highly integrated host processor that addresses the requirements of several storage, consumer, and industrial applications, including main CPUs and I/O processors in network attached storage (NAS), voice over IP (VoIP) router/gateway, intelligent wireless LAN (WLAN), set top boxes, industrial controllers, and wireless access points. The MPC8315E extends the PowerQUICC II Pro family, adding higher CPU performance, new functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size. Note that while the MPC8315E supports a security engine, the MPC8315 does not.

#### Contents

| 1.  | Overview                                            |
|-----|-----------------------------------------------------|
| 2.  | MPC8315E Features                                   |
| 3.  | Electrical Characteristics 8                        |
| 4.  | Power Characteristics 14                            |
| 5.  | Clock Input Timing 15                               |
| 6.  | RESET Initialization 17                             |
| 7.  | DDR and DDR2 SDRAM 18                               |
| 8.  | DUART                                               |
| 9.  | Ethernet: Three-Speed Ethernet, MII Management . 24 |
| 0.  | USB 39                                              |
| 1.  | Local Bus 41                                        |
| 2.  | JTAG 44                                             |
| 3.  | $I^{2}C$                                            |
| 4.  | PCI 49                                              |
| 5.  | High-Speed Serial Interfaces (HSSI) 51              |
| 6.  | PCI Express 61                                      |
| 7.  | Serial ATA (SATA) 68                                |
| 8.  | Timers 70                                           |
| 9.  | GPIO 71                                             |
| 20. | IPIC                                                |
| 21. | SPI                                                 |
| 2.  | TDM                                                 |
| 3.  | Package and Pin Listings 76                         |
| 24. | Clocking                                            |
| 25. | Thermal                                             |
| .6  | System Design Information 100                       |
| 27. | Ordering Information 103                            |
| 28. | Revision History 105                                |



Overview

# 1 Overview

The MPC8315E incorporates the e300c3 (MPC603e-based) core, which includes 16 Kbytes of L1 instruction and data caches, on-chip memory management units (MMUs), and floating-point support. In addition to the e300 core, the SoC platform includes features such as dual enhanced three-speed 10, 100, 1000 Mbps Ethernet controllers (eTSECs) with SGMII support, a 32- or 16-bit DDR1/DDR2 SDRAM memory controller, dual SATA 3 Gbps controllers (MPC8315E-specific), a security engine to accelerate control and data plane security protocols, and a high degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration. The MPC8315E also offers peripheral interfaces such as a 32-bit PCI interface with up to 66 MHz operation, 16-bit enhanced local bus interface with up to 66 MHz operation, TDM interface, and USB 2.0 with an on-chip USB 2.0 PHY.

The MPC8315E offers additional high-speed interconnect support with dual integrated SATA 3 Gbps interfaces and dual single-lane PCI Express interfaces. When not used for PCI Express, the SerDes interface may be configured to support SGMII. The MPC8315E security engine (SEC 3.3) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. This figure shows a block diagram of the MPC8315E.



Figure 1. MPC8315E Block Diagram

# 2 MPC8315E Features

The following features are supported in the MPC8315E.

# 2.1 e300 Core

The e300 core has the following features:

• Operates at up to 400 MHz



- 16-Kbyte instruction cache, 16-Kbyte data cache
- One floating point unit and two integer units
- Software-compatible with the Freescale processor families implementing the PowerPC Architecture
- Performance monitor

### 2.2 Serial Interfaces

The following interfaces are supported in the MPC8315E.

- Two enhanced TSECs (eTSECs)
- Two Ethernet interfaces using one RGMII/MII/RMII/RTBI or SGMII (no GMII)
- Dual UART, one I<sup>2</sup>C, and one SPI interface

### 2.3 Security Engine

The security engine is optimized to handle all the algorithms associated with IPSec, 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are:

- Public key execution unit (PKEU)
  - RSA and Diffie-Hellman (to 4096 bits)
  - Programmable field size up to 2048 bits
  - Elliptic curve cryptography (1023 bits)
  - F2m and F(p) modes
  - Programmable field size up to 511 bits
- Data encryption standard execution unit (DEU)
  - DES, 3DES
  - Two key (K1, K2) or three key (K1, K2, K3)
  - ECB, CBC, CFB-64 and OFB-64 modes for both DES and 3DES
- Advanced encryption standard unit (AESU)
  - Implements the Rinjdael symmetric key cipher
  - Key lengths of 128, 192, and 256 bits
  - ECB, CBC, CCM, CTR, GCM, CMAC, OFB, CFB, XCBC-MAC and LRW modes
  - XOR acceleration
- Message digest execution unit (MDEU)
  - SHA with 160-bit, 256-bit, 384-bit and 512-bit message digest
  - SHA-384/512
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Random number generator (RNG)

# NP\_

MPC8315E Features

- Combines a True Random Number Generator (TRNG) and a NIST-approved Pseudo-Random Number Generator (PRNG) (as described in Annex C of FIPS140-2 and ANSI X9.62).
- Cyclical Redundancy Check Hardware Accelerator (CRCA)
  - Implements CRC32C as required for iSCSI header and payload checksums, CRC32 as required for IEEE 802 packets, as well as for programmable 32 bit CRC polynomials

# 2.4 DDR Memory Controller

The DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 266 MHz data rate
- Support for two physical banks (chip selects), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

# 2.5 PCI Controller

The PCI controller includes the following features:

- Designed to comply with PCI Local Bus Specification Revision 2.3
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency

# 2.6 TDM Interface

The TDM interface includes the following features:

- Independent receive and transmit with dedicated data, clock and frame sync line
- Separate or shared RCK and TCK whose source can be either internal or external
- Glueless interface to E1/T1 frames and MVIP, SCAS, and H.110 buses
- Up to 128 time slots, where each slot can be programmed to be active or inactive
- 8- or 16-bit word widths
- The TDM Transmitter Sync Signal (TFS), Transmitter Clock Signal (TCK) and Receiver Clock



- Signal (RCK) can be configured as either input or output
- Frame sync and data signals can be programmed to be sampled either on the rising edge or on the falling edge of the clock
- Frame sync can be programmed as active low or active high
- Selectable delay (0–3 bits) between the Frame Sync signal and the beginning of the frame
- MSB or LSB first support

# 2.7 USB Dual-Role Controller

The USB controller includes the following features:

- Designed to comply with USB Specification, Rev. 2.0
- Supports operation as a stand-alone USB device
  - Supports one upstream facing port
  - Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
  - Supports USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode.
- Supports UTMI+ low pin interface (ULPI) or on-chip USB-2.0 full-speed/high-speed PHY
- Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI PHY

# 2.8 Dual PCI Express Interfaces

The PCI Express interfaces have the following features:

- PCI Express 1.0a compatible
- x1 link width
- Selectable operation as root complex or endpoint
- Both 32- and 64-bit addressing
- 128-byte maximum payload size
- Support for MSI and INTx interrupt messages
- Virtual channel 0 only
- Selectable Traffic Class
- Full 64-bit decode with 32-bit wide windows
- Dedicated descriptor based DMA engine per interface with separate read and write channels



MPC8315E Features

# 2.9 Dual Serial ATA (SATA) Controllers

The SATA controllers have the following features:

- Designed to comply with Serial ATA Rev 2.5 Specification
- ATAPI 6+
- Spread spectrum clocking on receive
- Asynchronous notification
- Hot plug including asynchronous signal recovery
- Link power management
- Native command queuing
- Staggered spin-up and port multiplier support
- SATA 1.5 and 3.0 Gbps operation
- Interrupt driven
- Power management support
- Error handling and diagnostic features
  - Far end/near end loopback
  - Failed CRC error reporting
  - Increased ALIGN insertion rates
  - Scrambling and CONT override

# 2.10 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)

The eTSECs include the following features:

- Two SGMII/RGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3<sup>TM</sup>, IEEE 802.3u<sup>TM</sup>, IEEE 802.3x<sup>TM</sup>, IEEE 802.3z<sup>TM</sup>, IEEE 802.3au<sup>TM</sup>, IEEE 802.3ab<sup>TM</sup>, and IEEE Std 1588<sup>TM</sup>
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status.

# 2.11 Integrated Programmable Interrupt Controller (IPIC)

The integrated programmable interrupt controller (IPIC) provides a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the MPC8260 interrupt controller and supports external and internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.



### 2.12 Power Management Controller (PMC)

The MPC8315E supports a range of power management states that significantly lower power consumption under the control of the power management controller. The PMC includes the following features:

- Provides power management when the device is used in both PCI host and agent modes
- PCI Power Management 1.2 D0, D1, D2, D3hot, and D3cold states
- PME generation in PCI agent mode, PME detection in PCI host mode
- Wake-up from Ethernet (magic packet), USB, GPIO, and PCI (PME input as host) while in the D1, D2 and D3hot states
- A new low-power standby power management state called D3warm
  - The PMC, one Ethernet port, and the GTM block remain powered via a split power supply controlled through an external power switch
  - Wake-up events include Ethernet (magic packet), GTM, GPIO, or IRQ inputs and cause the device to transition back to normal operation
  - PCI agent mode is not be supported in D3warm state
- PCI Express-based PME events are not supported

# 2.13 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) allows the MPC8315E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 2.14 DMA Controller, I<sup>2</sup>C, DUART, Enhanced Local Bus Controller (eLBC), and Timers

The integrated four-channel DMA controller includes the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Misaligned transfer capability for source/destination address
- Supports external DREQ, DACK and DONE signals

There is one  $I^2C$  controller. This synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver.

The eLBC port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices



#### **Electrical Characteristics**

using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# **3 Electrical Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8315E, which is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but they are included for complete reference. These are not purely I/O buffer design specifications.

# 3.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 3.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

|                            | Characteristic                                                           | Symbol                                  | Max Value                      | Unit | Note |
|----------------------------|--------------------------------------------------------------------------|-----------------------------------------|--------------------------------|------|------|
| Core supply voltage        |                                                                          | VDD                                     | -0.3 to 1.26                   | V    | _    |
| PLL supply voltage         | ge                                                                       | AVDD                                    | -0.3 to 1.26                   | V    | —    |
| DDR1 DRAM I/O              | supply voltage                                                           | GVDD                                    | -0.3 to 2.7                    | V    | —    |
| DDR2 DRAM I/O              | supply voltage                                                           | GVDD                                    | -0.3 to 1.9                    | V    | —    |
|                            | UART, system control and power<br>C, Ethernet management, 1588 timer and | NVDD                                    | -0.3 to 3.6                    | V    | 7    |
| USB, and eTSEC I/O voltage |                                                                          | LVDD                                    | -0.3 to 2.75 or<br>-0.3 to 3.6 | V    | 6, 8 |
| PHY voltage                | USB PHY                                                                  | USB_PLL_PWR1                            | -0.3 to 1.26                   | V    | —    |
|                            |                                                                          | USB_PLL_PWR3,<br>USB_VDDA_BIAS,<br>VDDA | -0.3 to 3.6                    | V    | _    |
|                            | SERDES PHY                                                               | XCOREVDD,<br>XPADVDD,<br>SDAVDD         | -0.3 to 1.26                   | V    | _    |
|                            | SATA PHY                                                                 | SATA_VDD,<br>VDD1IO,<br>VDD1ANA         | -0.3 to 1.26                   | V    | —    |
|                            |                                                                          | VDD33PLL,<br>VDD33ANA                   | -0.3 to 3.6                    | V    | —    |

Table 1. Absolute Maximum Ratings <sup>1</sup>



|                                                                                                       | Characteristic     | Symbol           | Max Value            | Unit | Note |
|-------------------------------------------------------------------------------------------------------|--------------------|------------------|----------------------|------|------|
| Input voltage                                                                                         | DDR DRAM signals   | MV <sub>IN</sub> | -0.3 to (GVDD + 0.3) | V    | 2, 4 |
|                                                                                                       | DDR DRAM reference | MVREF            | -0.3 to (GVDD + 0.3) | V    | 2, 4 |
|                                                                                                       | eTSEC signals      | LV <sub>IN</sub> | -0.3 to (LVDD + 0.3) | V    | 3, 4 |
| Local bus, DUART, SYS_CLK_IN, system control and power management, I <sup>2</sup> C, and JTAG signals |                    | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 3, 4 |
|                                                                                                       | PCI                | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 5    |
|                                                                                                       | SATA_CLKIN         | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 3, 4 |
| Storage temperature range                                                                             |                    | T <sub>STG</sub> | -55 to150            | °C   |      |

Table 1. Absolute Maximum Ratings <sup>1</sup> (continued)

Note:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: (N,L)V<sub>IN</sub> must not exceed (N,L)VDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. (M,N,L)VIN and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 5. NV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2.
- 6. The max value of supply voltage should be selected based on the RGMII mode.
- 7. NVDD means NVDD1\_OFF, NVDD1\_ON, NVDD2\_OFF, NVDD2\_ON, NVDD3\_OFF, NVDD4\_OFF
- 8. LVDD means LVDD1\_OFF and LVDD2\_ON

### 3.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for theMPC8315E. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                           | Symbol        | Recommended<br>Value <sup>1</sup> | Unit | Status in D3<br>Warm mode | Note |
|------------------------------------------|---------------|-----------------------------------|------|---------------------------|------|
| SerDes internal digital power            | XCOREVDD      | 1.0 ± 50 mv                       | V    | Switched Off              |      |
| SerDes internal digital power            | XCOREVSS      | 0.0                               | V    | _                         |      |
| SerDes I/O digital power                 | XPADVDD       | 1.0 ± 50 mv                       | V    | Switched Off              |      |
| SerDes I/O digital power                 | XPADVSS       | 0.0                               | V    | _                         |      |
| SerDes analog power for PLL              | SDAVDD        | 1.0 ± 50 mv                       | V    | Switched Off              |      |
| SerDes analog power for PLL              | SDAVSS        | 0.0                               | V    | _                         |      |
| Dedicated 3.3 V analog power for USB PLL | USB_PLL_PWR3  | 3.3 ± 165mv                       | V    | Switched Off              |      |
| Dedicated 1.0 Vanalog power for USB PLL  | USB_PLL_PWR1  | 1.0 ± 50 mv                       | V    | Switched Off              |      |
| Dedicated analog ground for USB PLL      | USB_PLL_GND   | 0.0                               | V    | _                         |      |
| Dedicated USB power for USB bias circuit | USB_VDDA_BIAS | 3.3 ± 300 mv                      | V    | Switched Off              | —    |

**Table 2. Recommended Operating Conditions** 



**Electrical Characteristics** 

| Table 2. Recommended C | Operating Conditions (continued) |
|------------------------|----------------------------------|
|------------------------|----------------------------------|

| Characteristic                                             | Symbol        | Recommended<br>Value <sup>1</sup> | Unit | Status in D3<br>Warm mode | Note |
|------------------------------------------------------------|---------------|-----------------------------------|------|---------------------------|------|
| Dedicated USB ground for USB bias circuit                  | USB_VSSA_BIAS | 0.0                               | V    |                           | _    |
| Dedicated power for USB transceiver                        | USB_VDDA      | 3.3 ± 300 mv                      | V    | Switched Off              | —    |
| Dedicated ground for USB transceiver                       | USB_VSSA      | 0.0                               | V    |                           | _    |
| SATA digital power                                         | SATA_VDD      | 1.0 ± 50 mv                       | V    | Switched Off              | —    |
| SATA digital ground                                        | SATA_VSS      | 0.0                               | V    |                           | —    |
| SATA analog I/O power                                      | VDD1IO        | 1.0 ± 50 mv                       | V    | Switched Off              | —    |
| SATA analog I/O ground                                     | VSS1IO        | 0.0                               | V    |                           | _    |
| SATA core analog power                                     | VDD1ANA       | 1.0 ± 50 mv                       | V    | Switched Off              | —    |
| SATA analog ground                                         | VSS1ANA       | 0.0                               | V    |                           | —    |
| SATA analog power PLL                                      | VDD33PLL      | 3.3 ± 165 mv                      | V    | Switched Off              | —    |
| SATA 3.3 analog power                                      | VDD33ANA      | 3.3 ± 165 mv                      | V    | Switched Off              | —    |
| SATA reference analog ground                               | VSSRESREF     | 0.0                               | V    |                           | —    |
| Core supply voltage                                        | VDD           | 1.0 ± 50 mv                       | V    | Switched Off              |      |
| Core supply voltage                                        | VDDC          | 1.0 ± 50 mv                       | V    | Switched On               |      |
| Analog power for e300 core APLL                            | AVDD1         | 1.0 ± 50 mv                       | V    | Switched Off              | 6    |
| Analog power for system APLL                               | AVDD2         | 1.0 ± 50 mv                       | V    | Switched On               | 6    |
| DDR and DDR2 DRAM I/O voltage                              | GVDD          | 2.5 ± 200 mv<br>1.8 ± 100 mv      | V    | Switched Off              | _    |
| Differential reference voltage for DDR and DDR2 controller | MVREF         | GVDD /2                           | V    | Switched Off              | _    |
| Standard I/O voltage                                       | NVDD1_ON      | 3.3 ± 300 mv                      | V    | Switched On               | 1    |
| Standard I/O voltage                                       | NVDD2_ON      | 3.3 ± 300 mv                      | V    | Switched On               | 1    |
| Standard I/O voltage                                       | NVDD1_OFF     | 3.3 ± 300 mv                      | V    | Switched Off              | 2    |
| Standard I/O voltage                                       | NVDD2_OFF     | 3.3 ± 300 mv                      | V    | Switched Off              | 2    |
| Standard I/O voltage                                       | NVDD3_OFF     | 3.3 ± 300 mv                      | V    | Switched Off              | 2    |
| Standard I/O voltage                                       | NVDD4_OFF     | 3.3 ± 300 mv                      | V    | Switched Off              | 2    |
| eTSEC/USBdr I/O supply                                     | LVDD1_OFF     | 2.5 ± 125 mv<br>3.3 ± 300 mv      | V    | Switched Off              | _    |
| eTSEC I/O supply                                           | LVDD2_ON      | 2.5 ± 125 mv<br>3.3 ± 300 mv      | V    | Switched On               | _    |
| Analog and digital ground                                  | VSS           | 0.0                               | V    | —                         | —    |
| Junction temperature range                                 | $T_A/T_J$     | 0 to105                           | °C   | _                         | 3    |



#### Table 2. Recommended Operating Conditions (continued)

| Characteristic | Symbol | Recommended<br>Value <sup>1</sup> | Unit | Status in D3<br>Warm mode | Note |
|----------------|--------|-----------------------------------|------|---------------------------|------|
|----------------|--------|-----------------------------------|------|---------------------------|------|

#### Note:

- 1. The NVDDx\_ON are static power supplies and can be connected together.
- 2. The NVDDx\_OFF are switchable power supplies and can be connected together.
- 3. Minimum Temperature is specified with T<sub>A</sub>;maximum temperature is specified with T<sub>J</sub>.
- 4. All Power rails must be connected and power applied to the MPC8315 even if the IP interfaces are not used.
- 5. All I/O pins should be interfaced with peripherals operating at same voltage level.
- 6. This voltage is the input to the filter discussed in Section 26.2, "PLL Power Supply Filtering" and not necessarily the voltage at the AVDD pin.
- 7. All 1V power supplies should be derived from the same source.

This figure shows the undershoot and overshoot voltages at the interfaces of the MPC8315E.



1.  $t_{\text{interface}}$  refers to the clock period associated with the bus clock interface.

Figure 2. Overshoot/Undershoot Voltage for GVDD/NVDD/LVDD

#### 3.1.3 Output Driver Characteristics

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Output<br>Impedance (Ω) | Supply<br>Voltage |
|---------------------------------------|-------------------------|-------------------|
| Local bus interface utilities signals | 42                      | NVDD = 3.3 V      |
| PCI signals                           | 25                      |                   |
| DDR signal <sup>1</sup>               | 18                      | GVDD = 2.5 V      |
| DDR2 signal 1                         | 18                      | GVDD = 1.8 V      |

Table 3. Output Drive Capability

| Driver Type                                       | Output<br>Impedance (Ω) | Supply<br>Voltage    |
|---------------------------------------------------|-------------------------|----------------------|
| DUART, system control, I <sup>2</sup> C, JTAG,SPI | 42                      | NVDD = 3.3 V         |
| GPIO signals                                      | 42                      | NVDD = 3.3 V         |
| eTSEC                                             | 42                      | LVDD = 3.3 V / 2.5 V |

<sup>1</sup> Output Impedance can also be adjusted through configurable options in DDR Control Driver Register (DDRCDR). See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual.

# 3.2 Power Sequencing

The MPC8315E does not require the core supply voltage (VDD and VDDC) and I/O supply voltages (GVDD, LVDDx\_ON, LVDDx\_OFF, NVDDx\_ON and NVDDx\_OFF) to be applied in any particular order. During the power ramp up, before the power supplies are stable, if the I/O voltages are supplied before the core voltage, there may be a period of time when all input and output pins be actively driven and cause contention and/or excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the continuous core voltage (VDDC) before the continuous I/O voltages (LVDDx\_ON and NVDDx\_ON) and switchable core voltage (VDD) before the switchable I/O voltages (GVDD, LVDDx\_OFF, and NVDDx\_OFF). PORESET should be asserted before the continuous power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 3. Once all the power supplies are stable, wait for a minimum of 32 clock cycles before negating PORESET.

The I/O power supply ramp-up slew rate should be slower than  $4V/100 \ \mu s$ , this requirement is for ESD circuit.

This figure shows the power-up sequencing for switchable and continuous supplies.



#### Figure 3. Power-Up Sequencing

When switching from normal mode to D3 warm (standby) mode, first turn off the switchable I/O voltage supply and then turn off the switchable core voltage supply. Similarly, when switching from D3 warm (standby) mode to normal mode, first turn on the switchable core voltage supply and then turn on the switchable I/O voltage supply.



#### CAUTION

When the device is in D3 warm (standby) mode, all external voltage supplies applied to any I/O pins, with the exception of wake-up pins, must be turned off. Applying supplied external voltage to any I/O pins, except the wake up pins, while the device is in D3 warm standby mode may cause permanent damage to the device.

An example of the power-up sequence is shown in Figure 4 when implemented along with low power D3 warm mode.



#### Figure 4. Power Up Sequencing Example with Low power D3 Warm Mode

The switchable and continuous supplies can be combined when the D3 warm mode is not used.

The SATA power supplies VDD33PLL and VDD33ANA should go high after NVDD3\_OFF supply and go low before NVDD3\_OFF supply. The NVDD3\_OFF voltage levels should not drop below the VDD33PLL, VDD33ANA voltages at any time.



**Power Characteristics** 

This figure shows the SATA power supplies.



Figure 5. SATA Power Supplies

#### **Power Characteristics** 4

This table shows the estimated typical power dissipation for this family of devices.

#### Table 4. MPC8315E Power Dissipation

(Does not include I/O power dissipation)

| O power dissipation) |                     |                        |                        |  |
|----------------------|---------------------|------------------------|------------------------|--|
| requency (MHz)       | CSB Frequency (MHz) | Typical <sup>1,3</sup> | Maximum <sup>1,2</sup> |  |
|                      |                     |                        |                        |  |

| Core Frequency (MHz) | CSB Frequency (MHz) | Typical <sup>1,3</sup> | Maximum <sup>1,2</sup> | Unit |
|----------------------|---------------------|------------------------|------------------------|------|
| 266                  | 133                 | 1.116                  | 1.646                  | W    |
| 333                  | 133                 | 1.142                  | 1.665                  | W    |
| 400                  | 133                 | 1.167                  | 1.690                  | W    |
| Noto:                |                     |                        |                        |      |

Note:

1. The values do not include I/O supply power, but do include core, AVDD, USB PLL, digital SerDes power, and SATA PHY power.

- 2. Maximum power is based on a voltage of  $V_{dd}$  = 1.05V, a junction temperature of  $T_i$  = 105°C, and an artificial smoker test.
- 3. Typical power is based on a voltage of  $V_{dd}$  = 1.05V, and an artificial smoker test running at room temperature.

This table shows the estimated typical I/O power dissipation for this family of devices.

Table 5. MPC8315E Power Dissipation

| Interface         | Frequency          | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LVDD1_OFF/<br>LVDD2_ON<br>(3.3V) | LVDD2<br>_ON<br>(3.3V) | VDD33PLL,<br>VDD33ANA<br>(3.3V) | SATA_VDD,<br>VDD1IO,<br>VDD1ANA<br>(1.0V) | XCOREVDD,<br>XPADVDD,<br>SDAVDD<br>(1.0V) | Unit |
|-------------------|--------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------------|------------------------|---------------------------------|-------------------------------------------|-------------------------------------------|------|
| DDR 1<br>Rs = 22Ω | 266MHz,<br>32 bits | —                           | 0.323                       | _                           | _                                | _                      | —                               | _                                         | _                                         | W    |
| Rt = 50Ω          | 200MHz,<br>32 bits | —                           | 0.291                       | —                           | _                                | —                      | _                               | _                                         | _                                         | W    |



|                                                      |                            |                             |                             |                             |                                  |                        | 1                               |                                           |                                           |      |
|------------------------------------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------------|------------------------|---------------------------------|-------------------------------------------|-------------------------------------------|------|
| Interface                                            | Frequency                  | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LVDD1_OFF/<br>LVDD2_ON<br>(3.3V) | LVDD2<br>_ON<br>(3.3V) | VDD33PLL,<br>VDD33ANA<br>(3.3V) | SATA_VDD,<br>VDD1IO,<br>VDD1ANA<br>(1.0V) | XCOREVDD,<br>XPADVDD,<br>SDAVDD<br>(1.0V) | Unit |
| DDR 2<br>Rs = 22Ω                                    | 266MHz,<br>32 bits         | 0.246                       | —                           | —                           | —                                | —                      | _                               | _                                         | —                                         | W    |
| Rt = 75Ω                                             | 200MHz,<br>32bits          | 0.225                       | _                           | _                           | —                                | _                      | —                               | _                                         | —                                         | W    |
| PCI I/O                                              | 33 MHz                     | —                           | —                           | 0.120                       | —                                | —                      | —                               | _                                         | —                                         | W    |
| load = 50pF                                          | 66 MHz                     | —                           | —                           | 0.249                       | —                                | —                      | —                               | _                                         | —                                         | W    |
| Local bus I/O                                        | 66 MHz                     | —                           | —                           | —                           | —                                | 0.056                  | —                               | _                                         | —                                         | W    |
| load = 20pF                                          | 50 MHz                     | —                           | —                           | —                           | —                                | 0.040                  | —                               | _                                         | —                                         | W    |
| eTSEC I/O                                            | MII, 25MHz                 | —                           | —                           | —                           | 0.008                            | —                      | —                               | _                                         | —                                         | W    |
| load = 20pF<br>Multiple by<br>number of<br>interface | RGMII,<br>125MHz<br>(3.3V) | —                           | —                           | _                           | 0.078                            | —                      | —                               | _                                         | —                                         | W    |
| used                                                 | RGMII,<br>125MHz<br>(2.5V) | _                           | _                           | _                           | 0.044                            | _                      | _                               | _                                         | —                                         | W    |
| USBDR<br>Controller<br>(ULPI mode)<br>load =20pF     | 60 MHz                     | _                           | _                           | _                           | 0.078                            |                        | _                               | _                                         | _                                         | W    |
| USBDR+<br>Internal PHY<br>(UTMI mode)                | 480 MHz                    | —                           | —                           | —                           | 0.274                            | _                      | —                               | _                                         | —                                         | W    |
| PCI Express<br>two x1lane                            | 2.5 GHz                    | _                           | _                           | —                           | —                                | —                      | _                               | _                                         | 0.190                                     | W    |
| SATA two<br>ports                                    | 3.0 GHz                    | —                           | —                           | _                           | _                                | _                      | 0.021                           | 0.206                                     | —                                         | W    |
| Other I/O                                            |                            | —                           | —                           | 0.015                       | _                                | —                      |                                 |                                           |                                           | W    |

| Table 5. MPC8315E | <b>Power</b> | Dissipation | (continued) |
|-------------------|--------------|-------------|-------------|
|-------------------|--------------|-------------|-------------|

# 5 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8315E.



Clock Input Timing

# 5.1 DC Electrical Characteristics

This table provides the clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8315E.

| Parameter                 | Parameter Condition           |                 | Min  | Мах        | Unit       |
|---------------------------|-------------------------------|-----------------|------|------------|------------|
| Input high voltage        | _                             | V <sub>IH</sub> | 2.4  | NVDD + 0.3 | V          |
| Input low voltage         | —                             | V <sub>IL</sub> | -0.3 | 0.4        | V          |
| SYS_CLK_IN input current  | $0 \ V \leq V_{IN} \leq NVDD$ | I <sub>IN</sub> | _    | ±10        | μA         |
| SYS_XTAL_IN input current | $0 \ V \leq V_{IN} \leq NVDD$ | I <sub>IN</sub> | _    | ±40        | μA         |
| PCI_SYNC_IN input current | $0 V \leq V_{IN} \leq NVDD$   | I <sub>IN</sub> | _    | ±10        | μ <b>A</b> |
| RTC_CLK input current     | $0 V \leq V_{IN} \leq NVDD$   | I <sub>IN</sub> | _    | ±10        | μ <b>A</b> |
| USB_CLK_IN input current  | $0~V \leq V_{IN} \leq NVDD$   | I <sub>IN</sub> | _    | ±10        | μ <b>A</b> |
| USB_XTAL_IN input current | $0 V \leq V_{IN} \leq NVDD$   | I <sub>IN</sub> | —    | ±40        | μA         |
| SATA_CLK_IN input current | $0 V \leq V_{IN} \leq NVDD$   | I <sub>IN</sub> | _    | ±10        | μA         |

Table 6. SYS\_CLK\_IN DC Electrical Characteristics

# 5.2 AC Electrical Characteristics

The primary clock source for the MPC8315E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8315E.

| Parameter/Condition           | Symbol                                    | Min | Typical | Max   | Unit | Note    |
|-------------------------------|-------------------------------------------|-----|---------|-------|------|---------|
| SYS_CLK_IN/PCI_CLK frequency  | f <sub>SYS_CLK_IN</sub>                   | 24  | —       | 66.67 | MHz  | 1, 6, 7 |
| SYS_CLK_IN/PCI_CLK cycle time | t <sub>SYS_CLK_IN</sub>                   | 15  | —       | 41.6  | ns   | 6       |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 | —       | 4     | ns   | 2, 6    |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8     | 1.2   | ns   | 2       |
| SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40  | —       | 60    | %    | 3, 6    |
| SYS_CLK_IN/PCI_CLK jitter     | —                                         | _   | —       | ±150  | ps   | 4, 5, 6 |

Table 7. SYS\_CLK\_IN AC Timing Specifications

#### Note:

- 1. **Caution:** The system, core, and security block must not exceed their respective maximum or minimum operating frequencies.
- 2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are specified at 20% to 80% of signal swing.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter-short term and long term-and is guaranteed by design.
- 5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.
- 6. The parameter names PCI\_CLK and PCI\_SYNC\_IN are used interchangeably in this document.
- 7. Spread spectrum is allowed up to 1% down-spread at 33kHz.(max. rate).



# 6 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8315E.

# 6.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins of the MPC8315E.

| Characteristic      | Symbol          | Condition                 | Min  | Мах        | Unit |
|---------------------|-----------------|---------------------------|------|------------|------|
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0  | NVDD + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                         | -0.3 | 0.8        | V    |
| Input current       | I <sub>IN</sub> | $0 V \le V_{IN} \le NVDD$ | _    | ±5         | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —          | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | _    | 0.5        | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  |      | 0.4        | V    |

#### Table 8. RESET Pins DC Electrical Characteristics

## 6.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications of the MPC8315E.

| Parameter/Condition                                                                                                                                                   | Min | Max | Unit                     | Note |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| Required assertion time of HRESET to activate reset flow                                                                                                              | 32  |     | t <sub>PCI_SYNC_IN</sub> | 1    |
| Required assertion time of PORESET with stable clock applied to SYS_CLK_IN when the device is in PCI host mode                                                        | 32  |     | t <sub>SYS_CLK_IN</sub>  | 2    |
| Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the device is in PCI agent mode                                                      | 32  | —   | <sup>t</sup> PCI_SYNC_IN | 1    |
| HRESET assertion (output)                                                                                                                                             | 512 |     | t <sub>PCI_SYNC_IN</sub> | 1    |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_SYS_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI host mode  | 4   | _   | <sup>t</sup> sys_clk_in  | 2, 4 |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_SYS_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                      | 0   |     | ns                       | _    |
| Time for the device to turn off POR configuration signals with respect to the assertion of HRESET                                                                     | _   | 4   | ns                       | 3    |
| Time for the device to turn on POR config signals with respect to the negation of HRESET                                                                              | 1   | _   | <sup>t</sup> PCI_SYNC_IN | 1, 3 |

#### Table 9. RESET Initialization Timing Specifications



#### Table 9. RESET Initialization Timing Specifications (continued)

#### Note:

- 1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the SYS\_CLK\_IN input, and PCI\_SYNC\_IN period depends on the value of CFG\_SYS\_CLKIN\_DIV.
- 2. t<sub>SYS\_CLK\_IN</sub> is the clock period of the input clock applied to SYS\_CLK\_IN. It is only valid when the device is in PCI host mode.
- 3. POR configuration signals consists of CFG\_RESET\_SOURCE[0:3] and CFG\_SYS\_CLKIN\_DIV.
- 4. The parameter names CFG\_SYS\_CLKIN\_DIV and CFG\_CLKIN\_DIV are used interchangeably in this document.

This table provides the PLL lock times.

Table 10. PLL Lock Times

| Parameter/Condition                       | Min | Max | Unit | Note |
|-------------------------------------------|-----|-----|------|------|
| System PLL lock times                     | —   | 100 | μS   | —    |
| e300 core PLL lock times                  | —   | 100 | μS   | —    |
| SerDes (SGMII/PCI Exp Phy) PLL lock times | —   | 100 | μS   | —    |
| USB phy PLL lock times                    | —   | 100 | μS   | —    |
| SATA phy PLL lock times                   | —   | 100 | μs   | _    |

# 7 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8315E. Note that DDR SDRAM is GVDD(typ) = 2.5 V and DDR2 SDRAM is GVDD(typ) = 1.8 V.

# 7.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MPC8315E when GVDD(typ) = 1.8 V.

| Parameter/Condition                                             | Symbol          | Min             | Мах           | Unit | Note |
|-----------------------------------------------------------------|-----------------|-----------------|---------------|------|------|
| I/O supply voltage                                              | GVDD            | 1.7             | 1.9           | V    | 1    |
| I/O reference voltage                                           | MVREF           | 0.49 	imes GVDD | 0.51 × GVDD   | V    | 2    |
| I/O termination voltage                                         | V <sub>TT</sub> | MVREF – 0.04    | MVREF + 0.04  | V    | 3    |
| Input high voltage                                              | V <sub>IH</sub> | MVREF+ 0.125    | GVDD + 0.3    | V    | —    |
| Input low voltage                                               | V <sub>IL</sub> | -0.3            | MVREF - 0.125 | V    | —    |
| Output leakage current                                          | I <sub>OZ</sub> | -9.9            | 9.9           | μA   | 4    |
| Output high current (V <sub>OUT</sub> = 1.420 V,<br>GVDD= 1.7V) | I <sub>OH</sub> | -13.4           | —             | mA   | —    |
| Output low current (V <sub>OUT</sub> = 0.280 V)                 | I <sub>OL</sub> | 13.4            | —             | mA   |      |

Table 11. DDR2 SDRAM DC Electrical Characteristics for GVDD(typ) = 1.8 V



#### Table 11. DDR2 SDRAM DC Electrical Characteristics for GVDD(typ) = 1.8 V (continued)

| Parameter/Condition Symbol Min | Мах | Unit | Note |
|--------------------------------|-----|------|------|
|--------------------------------|-----|------|------|

| Noto  |  |
|-------|--|
| NULC. |  |
|       |  |

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

 MVREF is expected to be equal to 0.5 × GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GVDD.

This table provides the DDR2 capacitance when GVDD(typ) = 1.8 V.

#### Table 12. DDR2 SDRAM Capacitance for GVDD(typ) = 1.8 V

| Parameter/Condition                     | Symbol           | Min | Max | Unit | Note |
|-----------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

#### Note:

1. This parameter is sampled. GVDD = 1.8 V  $\pm$  0.090 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8315E when GVDD(typ) = 2.5 V.

#### Table 13. DDR SDRAM DC Electrical Characteristics for GVDD(typ) = 2.5 V

| Parameter/Condition                                    | Symbol          | Min                | Max          | Unit | Note |
|--------------------------------------------------------|-----------------|--------------------|--------------|------|------|
| I/O supply voltage                                     | GVDD            | 2.3                | 2.7          | V    | 1    |
| I/O reference voltage                                  | MVREF           | $0.49 \times GVDD$ | 0.51 × GVDD  | V    | 2    |
| I/O termination voltage                                | V <sub>TT</sub> | MVREF – 0.04       | MVREF + 0.04 | V    | 3    |
| Input high voltage                                     | V <sub>IH</sub> | MVREF + 0.15       | GVDD + 0.3   | V    | —    |
| Input low voltage                                      | V <sub>IL</sub> | -0.3               | MVREF – 0.15 | V    | _    |
| Output leakage current                                 | I <sub>OZ</sub> | -9.9               | -9.9         | μA   | 4    |
| Output high current ( $V_{OUT}$ = 1.95 V, GVDD = 2.3V) | I <sub>ОН</sub> | -16.2              | —            | mA   | —    |
| Output low current ( $V_{OUT} = 0.35 V$ )              | I <sub>OL</sub> | 16.2               | —            | mA   | —    |

#### Note:

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

 MVREF is expected to be equal to 0.5 × GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GVDD.

This table provides the DDR capacitance when GVDD(typ) = 2.5 V.

#### Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface

| Parameter/Condition              | Symbol          | Min | Max | Unit | Note |
|----------------------------------|-----------------|-----|-----|------|------|
| Input/output capacitance: DQ,DQS | C <sub>IO</sub> | 6   | 8   | pF   | 1    |



#### Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface

| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | <br>0.5 | pF | 1 |
|-----------------------------------------|------------------|---------|----|---|
| Note:                                   |                  |         |    |   |

1. This parameter is sampled. GVDD =  $2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, T<sub>A</sub> =  $25^{\circ}$ C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 15. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition              | Symbol             | Min | Max | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1    |

Note:

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 500  $\mu\text{A}$  current.

# 7.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### 7.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

This table lists the input AC timing specifications for the DDR2 SDRAM (GVDD(typ) = 1.8 V).

#### Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with GVDD of  $1.8V \pm 100 \text{ mV}$ 

| Parameter             | Symbol          | Min          | Мах          | Unit | Note |
|-----------------------|-----------------|--------------|--------------|------|------|
| AC input low voltage  | V <sub>IL</sub> | —            | MVREF – 0.45 | V    | -    |
| AC input high voltage | V <sub>IH</sub> | MVREF + 0.45 | —            | V    | _    |

This table lists the input AC timing specifications for the DDR SDRAM when GVDD(typ)=2.5 V.

#### Table 17. DDR SDRAM Input AC Timing Specifications for 2.5 V Interface

At recommended operating conditions with GVDD of  $2.5V \pm 200 \text{ mV}$ 

| Parameter             | Symbol          | Min          | Мах          | Unit | Note |
|-----------------------|-----------------|--------------|--------------|------|------|
| AC input low voltage  | V <sub>IL</sub> | —            | MVREF – 0.51 | V    |      |
| AC input high voltage | V <sub>IH</sub> | MVREF + 0.51 | —            | V    |      |

The following two tables list the input AC timing specifications for the DDR SDRAM interface.

#### Table 18. DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with GVDD of (1.8 V± 100 mV)

| Parameter                                          | Symbol | Min         | Мах         | Unit | Note    |
|----------------------------------------------------|--------|-------------|-------------|------|---------|
| Controller Skew for MDQS—MDQ<br>266 MHz<br>200 MHz |        | 875<br>1250 | 875<br>1250 | ps   | 1, 2, 3 |



#### Table 18. DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with GVDD of (1.8 V± 100 mV)

| Parameter | Symbol | Min | Мах | Unit | Note |
|-----------|--------|-----|-----|------|------|
|-----------|--------|-----|-----|------|------|

#### Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit to be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: tDISKEW =+/-(T/4 - abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

3. Memory controller ODT value of 150  $\Omega$  is recommended.

#### Table 19. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with GVDD of  $(2.5V \pm 200 \text{ mV})$ 

| Parameter                                          | Symbol | Min         | Мах         | Unit | Note |
|----------------------------------------------------|--------|-------------|-------------|------|------|
| Controller Skew for MDQS—MDQ<br>266 MHz<br>200 MHz |        | 750<br>1250 | 750<br>1250 | ps   | 1, 2 |

#### Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit to be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> =+/-(T/4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

This figure shows the DDR SDRAM input AC timing for the tolerated MDQS to MDQ skew (t<sub>DISKEW</sub>)



Figure 6. Timing Diagram for t<sub>DISKEW</sub>



# 7.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions

| Parameter                                   | Syı                     | mbol <sup>1</sup> | Min                      | Max                      | Unit | Note |
|---------------------------------------------|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| MCK[n] cycle time at MCK[n]/MCK[n] crossing | t                       | <sup>t</sup> мск  | 7.5                      | 10                       | ns   | 2    |
|                                             | 6 MHz<br>9 MHz<br>9 MHz | DKHAS             | 2.9<br>3.5               | _                        | ns   | 3    |
|                                             | 6 MHz<br>9 MHz          | DKHAX             | 3.15<br>4.20             | _                        | ns   | 3    |
|                                             | 6 MHz<br>9 MHz          | DKHCS             | 3.15<br>4.20             | _                        | ns   | 3    |
|                                             | 6 MHz<br>9 MHz          | DKHCX             | 3.15<br>4.20             | _                        | ns   | 3    |
| MCK to MDQS Skew                            | t <sub>DE</sub>         | ОКНМН             | -0.6                     | 0.6                      | ns   | 4    |
|                                             |                         | okhds,<br>Dklds   | 900<br>1000              | _                        | ps   | 5    |
|                                             |                         | okhdx,<br>Dkldx   | 1100<br>1200             | _                        | ps   | 5    |
| MDQS preamble start                         | t <sub>DI</sub>         | DKHMP             | $-0.5\times t_{MCK}-0.6$ | $-0.5\times t_{MCK}+0.6$ | ns   | 6    |
| MDQS epilogue end                           | t <sub>DI</sub>         | DKHME             | -0.6                     | 0.6                      | ns   | 6    |

Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



This figure shows the DDR SDRAM output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 7. Timing Diagram for t<sub>DDKHMH</sub>

This figure shows the DDR and DDR2 SDRAM output timing diagram.



Figure 8. DDR and DDR2 SDRAM Output Timing Diagram



DUART

This figure provides the AC test load for the DDR bus.



# 8 DUART

This section describes the DC and AC electrical specifications for the DUART interface.

# 8.1 DUART DC Electrical Characteristics

This table lists the DC electrical characteristics for the DUART interface.

#### Table 21. DUART DC Electrical Characteristics

| Parameter                                              | Symbol          | Min        | Max        | Unit       |
|--------------------------------------------------------|-----------------|------------|------------|------------|
| High-level input voltage                               | V <sub>IH</sub> | 2.1        | NVDD + 0.3 | V          |
| Low-level input voltage NVDD                           | V <sub>IL</sub> | -0.3       | 0.8        | V          |
| High-level output voltage, $I_{OH} = -100 \ \mu A$     | V <sub>OH</sub> | NVDD - 0.2 | _          | V          |
| Low-level output voltage, $I_{OL}$ = 100 $\mu$ A       | V <sub>OL</sub> | —          | 0.2        | V          |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ NVDD) | I <sub>IN</sub> | —          | ± 5        | μ <b>A</b> |

# 8.2 DUART AC Electrical Specifications

This table lists the AC timing parameters for the DUART interface.

Table 22. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Note |
|-------------------|-------------|------|------|
| Minimum baud rate | 256         | baud | _    |
| Maximum baud rate | > 1,000,000 | baud | 1    |
| Oversample rate   | 16          |      | 2    |

Note:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each sixteenth sample.

# 9 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.



## 9.1 eTSEC (10/100/1000 Mbps)—MII/RMII/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all the media-independent interface (MII), reduced gigabit MII (RGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The MII and RMII is defined for 3.3 V, while the RGMII, and RTBI can operate at 2.5 V. The RGMII and RTBI follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 9.3, "Ethernet Management Interface Electrical Characteristics."

### 9.1.1 MII, RMII, RGMII, and RTBI DC Electrical Characteristics

All MII, RMII drivers and receivers comply with the DC parametric attributes specified in Table 23 for 3.3-V operation and RGMII, RTBI drivers and receivers comply with the DC parametric attributes specified in Table 24. The RGMII and RTBI signals are based on a 2.5 V CMOS interface voltage as defined by JEDEC EIA/JESD8–5.

#### NOTE

eTSEC should be interfaced with peripheral operating at same voltage level.

| Parameter            | Symbol          | Conditions                          |            | Min             | Мах        | Unit |
|----------------------|-----------------|-------------------------------------|------------|-----------------|------------|------|
| Supply voltage 3.3 V | LVDD            | —                                   | —          | 3.0             | 3.6        | V    |
| Output high voltage  | V <sub>OH</sub> | I <sub>OH</sub> = -4.0 mA           | LVDD = Min | 2.40            | LVDD + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub> | I <sub>OL</sub> = 4.0 mA            | LVDD = Min | V <sub>SS</sub> | 0.50       | V    |
| Input high voltage   | V <sub>IH</sub> | —                                   | _          | 2.1             | LVDD + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub> | —                                   | _          | -0.3            | 0.90       | V    |
| Input high current   | IIH             | V <sub>IN</sub> <sup>1</sup> = LVDD |            | —               | 40         | μA   |
| Input low current    | I <sub>IL</sub> | V <sub>IN</sub> <sup>1</sup> = VSS  |            | -600            |            | μA   |

#### Table 23. MII/RMII (When Operating at 3.3 V) DC Electrical Characteristics

#### Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

#### Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics

| Parameters           | Symbol          | Conditions                          |            | Min                   | Max        | Unit |
|----------------------|-----------------|-------------------------------------|------------|-----------------------|------------|------|
| Supply voltage 2.5 V | LVDD            | —                                   | —          | 2.37                  | 2.63       | V    |
| Output high voltage  | V <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA           | LVDD = Min | 2.00                  | LVDD + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA            | LVDD = Min | V <sub>SS</sub> – 0.3 | 0.40       | V    |
| Input high voltage   | V <sub>IH</sub> | —                                   | LVDD = Min | 1.7                   | LVDD + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub> | —                                   | LVDD =Min  | -0.3                  | 0.70       | V    |
| Input high current   | IIH             | V <sub>IN</sub> <sup>1</sup> = LVDD |            | _                     | 15         | μA   |
| Input low current    | IL              | V <sub>IN</sub> <sup>1</sup> = VSS  |            | –15                   | —          | μA   |