# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### Freescale Semiconductor Technical Data

Document Number: MPC8358EEC Rev. 3, 01/2011

# MPC8358E PowerQUICC II Pro Processor Revision 2.1 PBGA Silicon Hardware Specifications

This document provides an overview of the MPC8358E PowerQUICC II Pro processor revision 2.1 PBGA features, including a block diagram showing the major functional components. This device is a cost-effective, highly integrated communications processor that addresses the needs of the networking, wireless infrastructure, and telecommunications markets. Target applications include next generation DSLAMs, network interface cards for 3G base stations (Node Bs), routers, media gateways, and high end IADs. The device extends current PowerQUICC II Pro offerings, adding higher CPU performance, additional functionality, faster interfaces, and robust interworking between protocols while addressing the requirements related to time-to-market, price, power, and package size. This device can be used for the control plane and also has data plane functionality.

For functional characteristics of the processor, refer to the *MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual*, Rev. 3.

To locate any updates for this document, refer to the MPC8360E product summary page on our website listed on the back cover of this document or contact your Freescale sales office.

#### Contents

| 1.  | Overview                                       | 2 |
|-----|------------------------------------------------|---|
| 2.  | Electrical Characteristics                     | 7 |
| 3.  | Power Characteristics 1                        | 2 |
| 4.  | Clock Input Timing 1                           | 3 |
| 5.  | RESET Initialization 1                         | 5 |
| 6.  | DDR and DDR2 SDRAM 1                           | 8 |
| 7.  | DUART                                          | 5 |
| 8.  | UCC Ethernet Controller: Three-Speed Ethernet, |   |
|     | MII Management 2                               | 5 |
| 9.  | Local Bus 3                                    | 9 |
| 0.  | JTAG 4                                         | 5 |
| 11. | I <sup>2</sup> C 4                             | 9 |
| 12. | PCI 5                                          | 1 |
| 13. | Timers 5                                       | 3 |
| 14. | GPIO 5                                         | 4 |
| 15. | IPIC 5                                         | 5 |
| 6.  | SPI 5                                          | 5 |
| 17. | TDM/SI 5                                       | 7 |
| 8.  | UTOPIA/POS 5                                   | 9 |
| 9.  | HDLC, BISYNC, Transparent, and Synchronous     |   |
|     | UART 6                                         | 1 |
| 20. | USB 6                                          | 4 |
| 21. | Package and Pin Listings 6                     | 5 |
| 22. | Clocking 7                                     | 3 |
| 23. | Thermal                                        | 4 |
| 24. | System Design Information 8                    | 9 |
| 25. | Ordering Information                           | 2 |
| 6   | Document Revision History 9                    | 4 |



© 2011 Freescale Semiconductor, Inc. All rights reserved.



## 1 Overview

This section describes a high-level overview including features and general operation of the MPC8358E PowerQUICC II Pro processor. A major component of this device is the e300 core, which includes 32 Kbytes of instruction and data cache and is fully compatible with the Power Architecture<sup>™</sup> 603e instruction set. The new QUICC Engine module provides termination, interworking, and switching between a wide range of protocols including ATM, Ethernet, HDLC, and POS. The QUICC Engine module's enhanced interworking eases the transition and reduces investment costs from ATM to IP based systems. The MPC8358E has a single DDR SDRAM memory controller. The MPC8358E also offers a 32-bit PCI controller, a flexible local bus, and a dedicated security engine.

Figure 1 shows the MPC8358E block diagram.



Figure 1. MPC8358E Block Diagram

Major features of the MPC8358E are as follows:

- e300 PowerPC processor core (enhanced version of the MPC603e core)
  - Operates at up to 400 MHz (for the MPC8358E)
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units



- 32-Kbyte instruction cache, 32-Kbyte data cache
- Lockable portion of L1 cache
- Dynamic power management
- Software-compatible with the Freescale processor families implementing the Power Architecture<sup>TM</sup> technology
- QUICC Engine unit
  - Two 32-bit RISC controllers for flexible support of the communications peripherals, each operating up to 400 MHz (for the MPC8358E)
  - Serial DMA channel for receive and transmit on all serial channels
  - QUICC Engine module peripheral request interface (for SEC, PCI, IEEE Std. 1588<sup>TM</sup>)
  - Six UCCs on the MPC8358E supporting the following protocols and interfaces (not all of them simultaneously):
    - IEEE 1588 protocol supported
    - 10/100 Mbps Ethernet/IEEE Std. 802.3<sup>TM</sup> CDMA/CS interface through a media-independent interface (MII, RMII, RGMII)<sup>1</sup>
    - 1000 Mbps Ethernet/IEEE 802.3 CDMA/CS interface through a media-independent interface (GMII, RGMII, TBI, RTBI) on UCC1 and UCC2
    - 9.6-Kbyte jumbo frames
    - ATM full-duplex SAR, up to 622 Mbps (OC-12/STM-4), AAL0, AAL1, and AAL5 in accordance ITU-T I.363.5
    - ATM AAL2 CPS, SSSAR, and SSTED up to 155 Mbps (OC-3/STM-1) Mbps full duplex (with 4 CPS packets per cell) in accordance ITU-T I.366.1 and I.363.2
    - ATM traffic shaping for CBR, VBR, UBR, and GFR traffic types compatible with ATM forum TM4.1 for up to 64-Kbyte simultaneous ATM channels
    - ATM AAL1 structured and unstructured circuit emulation service (CES 2.0) in accordance with ITU-T I.163.1 and ATM Forum af-vtoa-00-0078.000
    - IMA (Inverse Multiplexing over ATM) for up to 31 IMA links over 8 IMA groups in accordance with the ATM forum AF-PHY-0086.000 (Version 1.0) and AF-PHY-0086.001 (Version 1.1)
    - ATM Transmission Convergence layer support in accordance with ITU-T I.432
    - ATM OAM handling features compatible with ITU-T I.610
    - PPP, Multi-Link (ML-PPP), Multi-Class (MC-PPP) and PPP mux in accordance with the following RFCs: 1661, 1662, 1990, 2686, and 3153
    - IP support for IPv4 packets including TOS, TTL, and header checksum processing
    - Ethernet over first mile IEEE 802.3ah
    - Shim header
    - Ethernet-to-Ethernet/AAL5/AAL2 inter-working
    - L2 Ethernet switching using MAC address or IEEE Std. 802.1P/Q<sup>™</sup> VLAN tags

<sup>1.</sup>SMII or SGMII media-independent interface is not currently supported.



Overview

- ATM (AAL2/AAL5) to Ethernet (IP) interworking in accordance with RFC2684 including bridging of ATM ports to Ethernet ports
- Extensive support for ATM statistics and Ethernet RMON/MIB statistics
- AAL2 protocol rate up to 4 CPS at OC-3/STM-1 rate
- Packet over Sonet (POS) up to 622-Mbps full-duplex 124 MultiPHY
- POS hardware; microcode must be loaded as an IRAM package
- Transparent up to 70-Mbps full-duplex
- HDLC up to 70-Mbps full-duplex
- HDLC BUS up to 10 Mbps
- Asynchronous HDLC
- UART
- BISYNC up to 2 Mbps
- User-programmable Virtual FIFO size
- QUICC multichannel controller (QMC) for 64 TDM channels
- One UTOPIA/POS interface on the MPC8358E supporting 31/124 MultiPHY
- Two serial peripheral interfaces (SPI); SPI2 is dedicated to Ethernet PHY management
- Four TDM interfaces on the MPC8358E with 1-bit mode for E3/T3 rates in clear channel
- Sixteen independent baud rate generators and 30 input clock pins for supplying clocks to UCC serial channels
- Four independent 16-bit timers that can be interconnected as four 32-bit timers
- Interworking functionality:
  - Layer 2 10/100-Base T Ethernet switch
  - ATM-to-ATM switching (AAL0, 2, 5)
  - Ethernet-to-ATM switching with L3/L4 support
  - PPP interworking
- Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, 802.11i®, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs).
  - Public key execution unit (PKEU) supporting the following:
    - RSA and Diffie-Hellman
    - Programmable field size up to 2048 bits
    - Elliptic curve cryptography
    - F2m and F(p) modes
    - Programmable field size up to 511 bits
  - Data encryption standard execution unit (DEU)
    - DES, 3DES
    - Two key (K1, K2) or three key (K1, K2, K3)
    - ECB and CBC modes for both DES and 3DES





- Advanced encryption standard unit (AESU)
- Implements the Rinjdael symmetric key cipher
- Key lengths of 128, 192, and 256 bits, two key
  - ECB, CBC, CCM, and counter modes
- ARC four execution unit (AFEU)
  - Implements a stream cipher compatible with the RC4 algorithm
  - 40- to 128-bit programmable key
- Message digest execution unit (MDEU)
  - SHA with 160-, 224-, or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either SHA or MD5 algorithm
- Random number generator (RNG)
- Four crypto-channels, each supporting multi-command descriptor chains
  - Static and/or dynamic assignment of crypto-execution units via an integrated controller
  - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Storage/NAS XOR parity generation accelerator for RAID applications
- DDR SDRAM memory controller on the MPC8358E
  - Programmable timing supporting both DDR1 and DDR2 SDRAM
  - On the MPC8358E, the DDR bus can be configured as a 32- or 64-bit bus
  - 32- or 64-bit data interface, up to 266 MHz (for the MPC8358E) data rate
  - Four banks of memory, each up to 1 Gbyte
  - DRAM chip configurations from 64 Mbits to 1 Gigabit with ×8/×16 data ports
  - Full ECC support
  - Page mode support (up to 16 simultaneous open pages for DDR1, up to 32 simultaneous open pages for DDR2)
  - Contiguous or discontiguous memory mapping
  - Read-modify-write support
  - Sleep mode support for self refresh SDRAM
  - Supports auto refreshing
  - Supports source clock mode
  - On-the-fly power management using CKE
  - Registered DIMM support
  - 2.5-V SSTL2 compatible I/O for DDR1, 1.8-V SSTL2 compatible I/O for DDR2
  - External driver impedance calibration
  - On-die termination (ODT)
- PCI interface
  - PCI Specification Revision 2.3 compatible



- Data bus widths:
  - Single 32-bit data PCI interface that operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- PCI host bridge capabilities on both interfaces
- PCI agent mode supported on PCI interface
- Support for PCI-to-memory and memory-to-PCI streaming
- Memory prefetching of PCI read accesses and support for delayed read transactions
- Support for posting of processor-to-PCI and PCI-to-memory writes
- On-chip arbitration, supporting five masters on PCI
- Support for accesses to all PCI address spaces
- Parity support
- Selectable hardware-enforced coherency
- Address translation units for address mapping between host and peripheral
- Dual address cycle supported when the device is the target
- Internal configuration registers accessible from PCI
- Local bus controller (LBC)
  - Multiplexed 32-bit address and data operating at up to 133 MHz
  - Eight chip selects support eight external slaves
  - Up to eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller
  - Three protocol engines available on a per chip select basis:
    - General-purpose chip select machine (GPCM)
    - Three user programmable machines (UPMs)
    - Dedicated single data rate SDRAM controller
  - Parity support
  - Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit)
- Programmable interrupt controller (PIC)
  - Functional and programming compatibility with the MPC8260 interrupt controller
  - Support for 8 external and 35 internal discrete interrupt sources
  - Support for one external (optional) and seven internal machine checkstop interrupt sources
  - Programmable highest priority request
  - Four groups of interrupts with programmable priority
  - External and internal interrupts directed to communication processor
  - Redirects interrupts to external INTA pin when in core disable mode
  - Unique vector number for each interrupt source
- Dual industry-standard I<sup>2</sup>C interfaces
  - Two-wire interface





- Multiple master support
- Master or slave  $I^2C$  mode support
- On-chip digital filtering rejects spikes on the bus
- System initialization data is optionally loaded from I<sup>2</sup>C-1 EPROM by boot sequencer embedded hardware
- DMA controller
  - Four independent virtual channels
  - Concurrent execution across multiple channels with programmable bandwidth control
  - All channels accessible by local core and remote PCI masters
  - Misaligned transfer capability
  - Data chaining and direct mode
  - Interrupt on completed segment and chain
  - DMA external handshake signals: DMA\_DREQ[0:3]/DMA\_DACK[0:3]/DMA\_DONE[0:3]. There is one set for each DMA channel. The pins are multiplexed to the parallel IO pins with other QE functions.
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- IEEE Std. 1149.1<sup>™</sup>-compliant, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

## 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8358E. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.



Electrical Characteristics

## 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

#### Table 1. Absolute Maximum Ratings<sup>1</sup>

|                                                      | Characteristic                                                                                              | Symbol            | Max Value                        | Unit | Notes |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------|
| Core supply voltage                                  |                                                                                                             | V <sub>DD</sub>   | -0.3 to 1.32                     | V    | _     |
| PLL supply voltage                                   |                                                                                                             | AV <sub>DD</sub>  | -0.3 to 1.32                     | V    |       |
| DDR and DDR2 DRAM I                                  | I/O voltage<br>DDR<br>DDR2                                                                                  | GV <sub>DD</sub>  | -0.3 to 2.75<br>-0.3 to 1.89     | V    | _     |
| Three-speed Ethernet I/0                             | O, MII management voltage                                                                                   | LV <sub>DD</sub>  | -0.3 to 3.63                     | V    | _     |
| PCI, local bus, DUART, s<br>SPI, and JTAG I/O voltag | ystem control and power management, I <sup>2</sup> C,<br>ge                                                 | OV <sub>DD</sub>  | -0.3 to 3.63                     | V    | _     |
| Input voltage                                        | DDR DRAM signals                                                                                            | MV <sub>IN</sub>  | -0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                      | DDR DRAM reference                                                                                          | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                      | Three-speed Ethernet signals                                                                                | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5  |
|                                                      | Local bus, DUART, CLKIN, system control<br>and power management, I <sup>2</sup> C, SPI, and<br>JTAG signals | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 3, 5  |
|                                                      | PCI                                                                                                         | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 6     |
| Storage temperature ran                              | ge                                                                                                          | T <sub>STG</sub>  | -55 to 150                       | °C   | _     |

#### Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 5. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 3.





### 2.1.2 Power Supply Voltage Specification

Table 2 provides the recommended operating conditions for the device. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                                                                                          | Symbol             | Recommended<br>Value             | Unit | Notes |
|---------------------------------------------------------------------------------------------------------|--------------------|----------------------------------|------|-------|
| Core supply voltage                                                                                     | V <sub>DD</sub>    | 1.2 V ± 60 mV                    | V    | 1     |
| PLL supply voltage                                                                                      | $AV_{DD}$          | 1.2 V ± 60 mV                    | V    | 1     |
| DDR and DDR2 DRAM I/O supply voltage<br>DDR<br>DDR2                                                     | GV <sub>DD</sub>   | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                 | LV <sub>DD</sub> 0 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                 | LV <sub>DD</sub> 1 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                 | LV <sub>DD</sub> 2 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    |       |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, and JTAG I/O voltage | OV <sub>DD</sub>   | 3.3 V ± 330 mV                   | V    |       |
| Junction temperature                                                                                    | TJ                 | 0 to 105<br>-40 to 105           | °C   |       |

#### **Table 2. Recommended Operating Conditions**

Notes:

1. GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.



#### **Electrical Characteristics**

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the device.



Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>

Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the device for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI interface for 3.3-V Signaling



1

### 2.1.3 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                        | Output Impedance ( $\Omega$ )              | Supply Voltage                                           |
|----------------------------------------------------|--------------------------------------------|----------------------------------------------------------|
| Local bus interface utilities signals              | 42                                         | OV <sub>DD</sub> = 3.3 V                                 |
| PCI signals                                        | 25                                         |                                                          |
| PCI output clocks (including PCI_SYNC_OUT)         | 42                                         |                                                          |
| DDR signal                                         | 20<br>36 (half-strength mode) <sup>1</sup> | GV <sub>DD</sub> = 2.5 V                                 |
| DDR2 signal                                        | 18<br>36 (half-strength mode) <sup>1</sup> | GV <sub>DD</sub> = 1.8 V                                 |
| 10/100/1000 Ethernet signals                       | 42                                         | LV <sub>DD</sub> = 2.5/3.3 V                             |
| DUART, system control, I <sup>2</sup> C, SPI, JTAG | 42                                         | OV <sub>DD</sub> = 3.3 V                                 |
| GPIO signals                                       | 42                                         | OV <sub>DD</sub> = 3.3 V<br>LV <sub>DD</sub> = 2.5/3.3 V |

#### Table 3. Output Drive Capability

DDR output impedance values for half strength mode are verified by design and not tested.

### 2.2 **Power Sequencing**

This section details the power sequencing considerations for the MPC8358E.

### 2.2.1 Power-Up Sequencing

MPC8358E does not require the core supply voltage ( $V_{DD}$  and  $AV_{DD}$ ) and I/O supply voltages ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) to be applied in any particular order. During the power ramp up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 4.



**Power Characteristics** 



Figure 4. Power Sequencing Example

I/O voltage supplies ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) do not have any ordering requirements with respect to one another.

### 2.2.2 Power-Down Sequencing

The MPC8358E does not require the core supply voltage and I/O supply voltages to be powered down in any particular order.

## **3** Power Characteristics

The estimated typical power dissipation values are shown in Table 4.

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes   |
|-------------------------|------------------------|---------------------------------|---------|---------|------|---------|
| 266                     | 266                    | 266                             | 2.2     | 2.3     | W    | 2, 3, 4 |
| 400                     | 266                    | 266                             | 2.4     | 2.5     | W    | 2, 3, 4 |
| 400                     | 266                    | 400                             | 2.5     | 2.6     | W    | 2, 3, 4 |

| Fable 4. I | MPC8358E | PBGA | Core | Power | Dissipation | 1 |
|------------|----------|------|------|-------|-------------|---|

#### Notes:

1. The values do not include I/O supply power (OV<sub>DD</sub>,  $LV_{DD}$ ,  $GV_{DD}$ ) or  $AV_{DD}$ . For I/O power values, see Table 5.

2. Typical power is based on a voltage of  $V_{DD}$  = 1.2 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.

Thermal solutions will likely need to design to a value higher than typical power on the end application, T<sub>A</sub> target, and I/O power.

4. Maximum power is based on a voltage of  $V_{DD}$  = 1.2 V, WC process, a junction  $T_J$  = 105°C, and an artificial smoke test.



Table 5 shows the estimated typical I/O power dissipation for the device.

| Interface                              | Parameter          | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments                   |
|----------------------------------------|--------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|----------------------------|
| DDR I/O                                | 200 MHz, 1x32 bits | 0.3                         | 0.46                        | _                           | _                           | _                           | W    | —                          |
| 65% utilization<br>2.5 V               | 200 MHz, 1x64 bits | 0.4                         | 0.58                        | _                           | _                           | _                           | W    | —                          |
| $R_s = 20 \Omega$<br>$R_s = 50 \Omega$ | 200 MHz, 2x32 bits | 0.6                         | 0.92                        |                             | _                           |                             | W    | —                          |
| 2 pairs of clocks                      | 266 MHz, 1x32 bits | 0.35                        | 0.56                        |                             | _                           |                             | W    | —                          |
|                                        | 266 MHz, 1x64 bits | 0.46                        | 0.7                         |                             | _                           |                             | W    | —                          |
|                                        | 266 MHz, 2x32 bits | 0.7                         | 1.11                        | _                           | _                           | _                           | W    | —                          |
| Local Bus I/O                          | 133 MHz, 32 bits   | —                           | _                           | 0.22                        | _                           |                             | W    | —                          |
| Load = 25 pf<br>3 pairs of clocks      | 83 MHz, 32 bits    | —                           | _                           | 0.14                        | _                           |                             | W    | —                          |
|                                        | 66 MHz, 32 bits    | —                           | _                           | 0.12                        | _                           |                             | W    | —                          |
|                                        | 50 MHz, 32 bits    | —                           | _                           | 0.09                        | _                           |                             | W    | —                          |
| PCI I/O                                | 33 MHz, 32 bits    | —                           | _                           | 0.05                        | _                           |                             | W    | —                          |
| Load = 30 pF                           | 66 MHz, 32 bits    | —                           | _                           | 0.07                        | _                           |                             | W    | —                          |
| 10/100/1000                            | MII or RMII        | —                           |                             |                             | 0.01                        |                             | W    | Multiply by                |
| Ethernet I/O<br>Load = 20 pF           | GMII or TBI        | _                           | _                           | _                           | 0.04                        | _                           | W    | number of interfaces used. |
|                                        | RGMII or RTBI      | —                           | _                           | _                           | _                           | 0.04                        | W    |                            |
| Other I/O                              | —                  | —                           |                             | 0.1                         | _                           | _                           | W    | —                          |

Table 5. Estimated Typical I/O Power Dissipation

## 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8358E.

#### NOTE

The rise/fall time on QUICC Engine block input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of  $V_{DD}$ ; fall time refers to transitions from 90% to 10% of  $V_{DD}$ .



Clock Input Timing

## 4.1 DC Electrical Characteristics

Table 6 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the device.

| Parameter                 | Condition                                                                                                  | Symbol          | Min  | Мах                    | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | —                                                                                                          | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                                          | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | $0 V \le V_{IN} \le OV_{DD}$                                                                               | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5V \ or \\ OV_{DD} - 0.5V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$                                                                   | I <sub>IN</sub> | —    | ±100                   | μA   |

Table 6. CLKIN DC Electrical Characteristics

## 4.2 AC Electrical Characteristics

The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.

| Parameter/Condition              | Symbol                               | Min | Typical | Мах   | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|-------|------|-------|
| CLKIN/PCI_CLK frequency          | f <sub>CLKIN</sub>                   | —   | —       | 66.67 | MHz  | 1     |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | _     | ns   | —     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3   | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60    | %    | 3     |
| CLKIN/PCI_CLK jitter             | —                                    | —   | —       | ±150  | ps   | 4, 5  |

Table 7. CLKIN AC Timing Specifications

#### Notes:

1. Caution: The system, core, USB, security, and 10/100/1000 Ethernet must not exceed their respective maximum or minimum operating frequencies.

- 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 V and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.



## 4.3 Gigabit Reference Clock Input Timing

Table 8 provides the Gigabit reference clocks (GTX\_CLK125) AC timing specifications.

#### Table 8. GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  = 2.5 ± 0.125 mV/ 3.3 V ± 165 mV

| Parameter/Condition                                                            | Symbol                                 | Min      | Typical | Max         | Unit | Notes |
|--------------------------------------------------------------------------------|----------------------------------------|----------|---------|-------------|------|-------|
| GTX_CLK125 frequency                                                           | t <sub>G125</sub>                      | —        | 125     | —           | MHz  |       |
| GTX_CLK125 cycle time                                                          | t <sub>G125</sub>                      | —        | 8       | —           | ns   | _     |
| GTX_CLK rise and fall time $LV_{DD} = 2.5 \text{ V}$ $LV_{DD} = 3.3 \text{ V}$ | t <sub>G125R</sub> /t <sub>G125F</sub> | _        | _       | 0.75<br>1.0 | ns   | 1     |
| GTX_CLK125 duty cycle<br>GMII & TBI<br>1000Base-T for RGMII & RTBI             | t <sub>G125H</sub> /t <sub>G125</sub>  | 45<br>47 | _       | 55<br>53    | %    | 2     |
| GTX_CLK125 jitter                                                              | _                                      | _        | _       | ±150        | ps   | 2     |

#### Notes:

1. Rise and fall times for GTX\_CLK125 are measured from 0.5 and 2.0 V for  $LV_{DD}$  = 2.5 V and from 0.6 and 2.7 V for  $LV_{DD}$  = 3.3 V.

GTX\_CLK125 is used to generate the GTX clock for the UCC Ethernet transmitter with 2% degradation. The GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by GTX\_CLK. See Section 8.2.2, "MII AC Timing Specifications," Section 8.2.3, "RMII AC Timing Specifications," and Section 8.2.5, "RGMII and RTBI AC Timing Specifications" for the duty cycle for 10Base-T and 100Base-T reference clock.

## 5 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8358E.

## 5.1 **RESET DC Electrical Characteristics**

Table 9 provides the DC electrical characteristics for the RESET pins of the device.

| Table 9. | RESET | Pins DC | Electrical | Characteristics  |
|----------|-------|---------|------------|------------------|
|          |       |         |            | •••••••••••••••• |

| Characteristic      | Symbol          | Condition                 | Min  | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                         | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | —                         | _    | ±10                    | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |



**RESET** Initialization

#### Table 9. RESET Pins DC Electrical Characteristics (continued)

| Characteristic     | Symbol          | Condition                | Min | Мах | Unit |
|--------------------|-----------------|--------------------------|-----|-----|------|
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA |     | 0.4 | V    |

Notes:

1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE.

2. HRESET and SRESET are open drain pins, thus  $V_{OH}$  is not relevant for those pins.

## 5.2 **RESET AC Electrical Characteristics**

This section describes the AC electrical specifications for the reset initialization timing requirements of the device. Table 10 provides the reset initialization AC timing specifications for the DDR SDRAM component(s).

| Parameter/Condition                                                                                                                                        | Min | Max | Unit                     | Notes |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                 | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the device is in PCI host mode                        | 32  | _   | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the device is in PCI agent mode                                           | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET/SRESET assertion (output)                                                                                                                           | 512 |     | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET negation to SRESET negation (output)                                                                                                                | 16  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI host mode  | 4   | _   | <sup>t</sup> CLKIN       | 2     |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4   | _   | <sup>t</sup> PCI_SYNC_IN | 1     |
| Input hold time for POR config signals with respect to negation of HRESET                                                                                  | 0   | _   | ns                       |       |
| Time for the device to turn off POR config signals with respect to the assertion of $\overrightarrow{\text{HRESET}}$                                       | _   | 4   | ns                       | 3     |
| Time for the device to turn on POR config signals with respect to the negation of $\overrightarrow{\text{HRESET}}$                                         | 1   | _   | t <sub>PCI_SYNC_IN</sub> | 1, 3  |

#### Table 10. RESET Initialization Timing Specifications

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual* for more details.

2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. See the MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual for more details.

3. POR config signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.



Table 11 provides the PLL and DLL lock times.

Table 11. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | -    | 100     | μs             | _     |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 22, "Clocking," for more information.

## 5.3 QUICC Engine Block Operating Frequency Limitations

This section specify the limits of the AC electrical characteristics for the operation of the QUICC Engine block's communication interfaces.

#### NOTE

The settings listed below are required for correct hardware interface operation. Each protocol by itself requires a minimal QUICC Engine block operating frequency setting for meeting the performance target. Because the performance is a complex function of all the QUICC Engine block settings, the user should make use of the QUICC Engine block performance utility tool provided by Freescale to validate their system.

Table 12 lists the maximal QUICC Engine block I/O frequencies and the minimal QUICC Engine block core frequency for each interface.

| Interface                     | Interface Operating<br>Frequency (MHz) | Max Interface Bit<br>Rate (Mbps) | Min QUICC Engine<br>Operating<br>Frequency <sup>1</sup> (MHz) | Notes |
|-------------------------------|----------------------------------------|----------------------------------|---------------------------------------------------------------|-------|
| Ethernet Management: MDC/MDIO | 10 (max)                               | 10                               | 20                                                            | —     |
| MII                           | 25 (typ)                               | 100                              | 50                                                            | —     |
| RMII                          | 50 (typ)                               | 100                              | 50                                                            | —     |
| GMII/RGMII/TBI/RTBI           | 125 (typ)                              | 1000                             | 250                                                           | —     |
| SPI (master/slave)            | 10 (max)                               | 10                               | 20                                                            | —     |
| UCC through TDM               | 50 (max)                               | 70                               | 8 × F                                                         | 2     |
| MCC                           | 25 (max)                               | 16.67                            | 16 	imes F                                                    | 2, 4  |
| UTOPIA L2                     | 50 (max)                               | 800                              | $2 \times F$                                                  | 2     |
| POS-PHY L2                    | 50 (max)                               | 800                              | $2 \times F$                                                  | 2     |
| HDLC bus                      | 10 (max)                               | 10                               | 20                                                            | —     |
| HDLC/transparent              | 50 (max)                               | 50                               | 8/3 × F                                                       | 2, 3  |

Table 12. QUICC Engine Block Operating Frequency Limitations



| Interface       | Interface Operating<br>Frequency (MHz) | Max Interface Bit<br>Rate (Mbps) | Min QUICC Engine<br>Operating<br>Frequency <sup>1</sup> (MHz) | Notes |
|-----------------|----------------------------------------|----------------------------------|---------------------------------------------------------------|-------|
| UART/async HDLC | 3.68 (max internal ref clock)          | 115 (Kbps)                       | 20                                                            | _     |
| BISYNC          | 2 (max)                                | 2                                | 20                                                            | _     |
| USB             | 48 (ref clock)                         | 12                               | 96                                                            | —     |

#### Table 12. QUICC Engine Block Operating Frequency Limitations (continued)

#### Notes:

1. The QUICC Engine module needs to run at a frequency higher than or equal to what is listed in this table.

2. 'F' is the actual interface operating frequency.

3. The bit rate limit is independent of the data bus width (that is, the same for serial, nibble, or octal interfaces).

4. TDM in high-speed mode for serial data interface.

## 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR and DDR2 SDRAM interface of the MPC8358E.

### 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

Table 13 provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when  $GV_{DD}(typ) = 1.8 \text{ V}$ .

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Notes |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.71                      | 1.89                      | V    | 1     |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —     |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —     |
| Output leakage current                           | I <sub>OZ</sub>   | —                         | ±10                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>ОН</sub>   | -13.4                     | _                         | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | _                         | mA   | —     |
| MV <sub>REF</sub> input leakage current          | I <sub>VREF</sub> | —                         | ±10                       | μA   | —     |

Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V



#### Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued)

| Parameter/Condition                                                 | Symbol          | Min | Мах | Unit | Notes |
|---------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±10 | μA   |       |

Notes:

1. GV\_{DD} is expected to be within 50 mV of the DRAM GV\_{DD} at all times.

- MV<sub>REF</sub> is expected to equal 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> cannot exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to equal MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 14 provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

#### Table 14. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ)=1.8 V

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1     |

#### Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 15 provides the recommended operating conditions for the DDR SDRAM component(s) of the device when  $GV_{DD}(typ) = 2.5$  V.

Table 15. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                                                 | Symbol            | Min                      | Мах                      | Unit | Notes |
|---------------------------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                                                  | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                                               | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                                             | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                                                  | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                                                   | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                                              | I <sub>OZ</sub>   | —                        | ±10                      | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V)                     | I <sub>ОН</sub>   | -15.2                    | —                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)                      | I <sub>OL</sub>   | 15.2                     | —                        | mA   | —     |
| MV <sub>REF</sub> input leakage current                             | I <sub>VREF</sub> | —                        | ±10                      | μA   | —     |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) | I <sub>IN</sub>   | —                        | ±10                      | μA   | —     |

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

 MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.



DDR and DDR2 SDRAM

#### Table 16 provides the DDR capacitance when $GV_{DD}(typ) = 2.5 V$ .

#### Table 16. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

## 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

Table 17 provides the input AC timing specifications for the DDR2 SDRAM interface when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

#### Table 17. DDR2 SDRAM Input AC Timing Specifications for GV<sub>DD</sub>(typ) = 1.8 V

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | _                        | MV <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 |                          | V    |       |

Table 18 provides the input AC timing specifications for the DDR SDRAM interface when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

#### Table 18. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _                        | V    | _     |

Note:

1. Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n +  $\{0...7\}$ ] if  $0 \le n \le 7$ ) or ECC (MECC[ $\{0...7\}$ ] if n = 8).



#### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications Mode

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                               | Symbol              | Min            | Мах          | Unit | Notes |
|---------------------------------------------------------|---------------------|----------------|--------------|------|-------|
| MDQS—MDQ/MECC input skew per byte<br>266 MHz<br>200 MHz | <sup>t</sup> DISKEW | -1125<br>-1250 | 1125<br>1250 | ps   | 1, 2  |

Notes:

1. AC timing values are based on the DDR data rate, which is twice the DDR memory bus frequency.

2. Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n +  $\{0...7\}$ ] if  $0 \le n \le 7$ ) or ECC (MECC[ $\{0...7\}$ ] if n = 8).

Figure 5 shows the input timing diagram for the DDR controller.



Figure 5. DDR Input Timing Diagram

### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20 and Table 21 provide the output AC timing specifications and measurement conditions for the DDR and DDR2 SDRAM interface.

## Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Source Synchronous Mode

At recommended operating conditions with  $\text{GV}_{\text{DD}}$  of (1.8 V or 2.5 V)  $\pm$  5%.

| Parameter <sup>8</sup>                                 | Symbol <sup>1</sup> | Min          | Мах        | Unit | Notes |
|--------------------------------------------------------|---------------------|--------------|------------|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)            | t <sub>MCK</sub>    | 6            | 10         | ns   | 2     |
| Skew between any MCK to ADDR/CMD<br>266 MHz<br>200 MHz | t <sub>AOSKEW</sub> | -1.1<br>-1.2 | 0.3<br>0.4 | ns   | 3     |



DDR and DDR2 SDRAM

## Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of (1.8 V or 2.5 V) ± 5%.

| Parameter <sup>8</sup>                                                              | Symbol <sup>1</sup>                          | Min                      | Мах                         | Unit | Notes |
|-------------------------------------------------------------------------------------|----------------------------------------------|--------------------------|-----------------------------|------|-------|
| ADDR/CMD output setup with respect to MCK<br>266 MHz<br>200 MHz                     | t <sub>DDKHAS</sub>                          | 2.8<br>3.5               | _                           | ns   | 4     |
| ADDR/CMD output hold with respect to MCK<br>266 MHz—DDR1<br>266 MHz—DDR2<br>200 MHz | t <sub>ddkhax</sub>                          | 2.6<br>2.8<br>3.5        | _                           | ns   | 4     |
| MCS(n) output setup with respect to MCK<br>266 MHz<br>200 MHz                       | t <sub>DDKHCS</sub>                          | 2.8<br>3.5               | _                           | ns   | 4     |
| MCS(n) output hold with respect to MCK<br>266 MHz<br>200 MHz                        | <sup>t</sup> DDKHCX                          | 2.7<br>3.5               | —                           | ns   | 4     |
| MCK to MDQS                                                                         | t <sub>DDKHMH</sub>                          | -0.75                    | 0.6                         | ns   | 5     |
| MDQ/MECC/MDM output setup with respect to MDQS<br>266 MHz<br>200 MHz                | t <sub>DDKHDS</sub> ,<br>t <sub>DDKLDS</sub> | 1.0<br>1.2               | _                           | ns   | 6     |
| MDQ/MECC/MDM output hold with respect to MDQS<br>266 MHz<br>200 MHz                 | t <sub>DDKHDX</sub> ,<br>t <sub>DDKLDX</sub> | 1.0<br>1.2               | _                           | ns   | 6     |
| MDQS preamble start                                                                 | t <sub>DDKHMP</sub>                          | $-0.5\times t_{MCK}-0.6$ | $-0.5 \times t_{MCK} + 0.6$ | ns   | 7     |



#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of (1.8 V or 2.5 V)  $\pm$  5%.

| Parameter <sup>8</sup> | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end      | t <sub>DDKHME</sub> | -0.6 | 0.9 | ns   | 7     |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/ $\overline{MCK}$  referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. In the source synchronous mode, MCK/MCK can be shifted in ¼ applied cycle increments through the clock control register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK.
- 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.
- 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the MPC8360E PowerQUICC II Pro Integrated Communications Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the device.
- 7. All outputs are referenced to the rising edge of MCK(n) at the pins of the device. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.
- 8. AC timing values are based on the DDR data rate, which is twice the DDR memory bus frequency.

Figure 6 shows the DDR SDRAM output timing for address skew with respect to any MCK.



Figure 6. Timing Diagram for t<sub>AOSKEW</sub> Measurement



#### DDR and DDR2 SDRAM

Figure 7 provides the AC test load for the DDR bus.



Figure 7. DDR AC Test Load

#### Table 21. DDR and DDR2 SDRAM Measurement Conditions

| Symbol           | DDR                        | DDR2                       | Unit | Notes |
|------------------|----------------------------|----------------------------|------|-------|
| V <sub>TH</sub>  | MV <sub>REF</sub> ± 0.31 V | MV <sub>REF</sub> ± 0.25 V | V    | 1     |
| V <sub>OUT</sub> | $0.5 	imes GV_{DD}$        | $0.5 	imes GV_{DD}$        | V    | 2     |

#### Notes:

1. Data input threshold measurement point.

2. Data output measurement point.

Figure 8 shows the DDR SDRAM output timing diagram for source synchronous mode.



Figure 8. DDR SDRAM Output Timing Diagram for Source Synchronous Mode



This section describes the DC and AC electrical specifications for the DUART interface of the MPC8358E.

## 7.1 DUART DC Electrical Characteristics

Table 22 provides the DC electrical characteristics for the DUART interface of the device.

#### Table 22. DUART DC Electrical Characteristics

| Parameter                                                           | Symbol          | Min                    | Max                    | Unit | Notes |
|---------------------------------------------------------------------|-----------------|------------------------|------------------------|------|-------|
| High-level input voltage                                            | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage OV <sub>DD</sub>                            | V <sub>IL</sub> | -0.3                   | 0.8                    | V    | —     |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                  | V <sub>OH</sub> | OV <sub>DD</sub> - 0.4 | -                      | V    | —     |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$                    | V <sub>OL</sub> | —                      | 0.2                    | V    | —     |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) | I <sub>IN</sub> | —                      | ±10                    | μA   | 1     |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

## 7.2 DUART AC Electrical Specifications

Table 23 provides the AC timing parameters for the DUART interface of the device.

#### Table 23. DUART AC Timing Specifications

| Parameter         | Value      | Unit | Notes |
|-------------------|------------|------|-------|
| Minimum baud rate | 256        | baud | —     |
| Maximum baud rate | >1,000,000 | baud | 1     |
| Oversample rate   | 16         | —    | 2     |

Notes:

1. Actual attainable baud rate will be limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each sixteenth sample.

## 8 UCC Ethernet Controller: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.