## imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Freescale Semiconductor Technical Data

## MPC8377E PowerQUICC II Pro Processor Hardware Specifications

This document provides an overview of the MPC8377E PowerQUICC II Pro processor features, including a block diagram showing the major functional components. This chip is a cost-effective, low-power, highly integrated host processor that addresses the requirements of several printing and imaging, consumer, and industrial applications, including main CPUs and I/O processors in printing systems, networking switches and line cards, wireless LANs (WLANs), network access servers (NAS), VPN routers, intelligent NIC, and industrial controllers. This chip extends the PowerQUICC family, adding higher CPU performance, additional functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size.

### 1 Overview

This chip incorporates the e300c4s core, which includes 32 KB of L1 instruction and data caches and on-chip memory management units (MMUs). The device offers two enhanced three-speed 10, 100, 1000 Mbps Ethernet interfaces, a DDR1/DDR2 SDRAM memory controller, a flexible, a 32-bit local bus controller, a 32-bit PCI controller, an optional dedicated security engine, a USB 2.0 dual-role controller, a programmable interrupt

#### Contents

| 1.  | Overview 1                                         |
|-----|----------------------------------------------------|
| 2.  | Electrical Characteristics 7                       |
| 3.  | Power Characteristics 11                           |
| 4.  | Clock Input Timing 13                              |
| 5.  | RESET Initialization 15                            |
| 6.  | DDR1 and DDR2 SDRAM 16                             |
| 7.  | DUART 22                                           |
| 8.  | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) 23 |
| 9.  | USB 33                                             |
| 10. | Local Bus 35                                       |
| 11. | Enhanced Secure Digital Host Controller (eSDHC) 44 |
| 12. | JTAG 52                                            |
| 13. | I <sup>2</sup> C 56                                |
| 14. | PCI 58                                             |
| 15. | PCI Express                                        |
| 16. | Serial ATA (SATA) 69                               |
| 17. | Timers                                             |
| 18. | GPIO 75                                            |
| 19. | IPIC                                               |
| 20. | SPI                                                |
| 21. | High-Speed Serial Interfaces (HSSI) 78             |
| 22. | Package and Pin Listings 88                        |
| 23. | Clocking 107                                       |
| 24. | Thermal 114                                        |
| 25. | System Design Information 120                      |
| 26. | Ordering Information 122                           |
| 27. | Document Revision History 124                      |

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.

© 2008-2012 Freescale Semiconductor, Inc. All rights reserved.



controller, dual I<sup>2</sup>C controllers, a 4-channel DMA controller, an enhanced secured digital host controller, and a general-purpose I/O port. This figure shows the block diagram of the chip.



Figure 1. MPC8377E Block Diagram and Features

The following features are supported in the chip:

- e300c4s core built on Power Architecture® technology with 32 KB instruction cache and 32 KB data cache, a floating point unit, and two integer units
- DDR1/DDR2 memory controller supporting a 32/64-bit interface
- Peripheral interfaces, such as a 32-bit PCI interface with up to 66-MHz operation
- 32-bit local bus interface running up to 133-MHz
- USB 2.0 (full/high speed) support
- Power management controller for low-power consumption
- High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration
- Optional security engine provides acceleration for control and data plane security protocols

The optional security engine (SEC 3.0) is noted with the extension "E" at the end. It allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms.

In addition to the security engine, new high-speed interfaces, such as PCI Express and SATA are included. This table compares the differences between MPC837xE derivatives and provides the number of ports available for each interface.

Descriptions **MPC8377E** MPC8378E MPC8379E SGMII 0 2 0 2 2 PCI Express® 0 SATA 2 0 4

Table 1. High-Speed Interfaces on the MPC8377E, MPC8378E, and MPC8379E

### **1.1 DDR Memory Controller**

The DDR1/DDR2 memory controller includes the following features:

- Single 32- or 64-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 400-MHz data rate
- Support up to 4 chip selects
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with ×8/×16/×32 data ports (no direct ×4 support)
- Support for up to 32 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

### 1.2 USB Dual-Role Controller

The USB controller includes the following features:

- Supports USB on-the-go mode, including both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY
- Complies with USB Specification, Rev. 2.0
- Supports operation as a stand-alone USB device
  - Supports one upstream facing port
  - Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
  - Supports USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation; low-speed operation is supported only in host mode
- Supports UTMI + low pin interface (ULPI)

### **1.3 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)**

The eTSECs include the following features:

- Two enhanced Ethernet interfaces can be used for RGMII/MII/RMII/RTBI
- Two controllers conform to IEEE Std 802.3®, IEEE 802.3u, IEEE 802.3x, IEEE 802.3z, IEEE 802.3au, IEEE 802.3ab, and IEEE Std 1588<sup>TM</sup> standards
- Support for Wake-on-Magic Packet<sup>TM</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status

### **1.4** Integrated Programmable Interrupt Controller (IPIC)

The integrated programmable interrupt controller (IPIC) implements the necessary functions to provide a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the MPC8260 interrupt controller, and it supports 8 external and 34 internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.

### **1.5** Power Management Controller (PMC)

The power management controller includes the following features:

- Provides power management when the device is used in both host and agent modes
- Supports PCI Power Management 1.2 D0, D1, D2, and D3hot states
- Support for PME generation in PCI agent mode, PME detection in PCI host mode
- Supports Wake-on-LAN (Magic Packet), USB, GPIO, and PCI (PME input as host)
- Supports MPC8349E backward-compatibility mode

### **1.6 Serial Peripheral Interface (SPI)**

The serial peripheral interface (SPI) allows the device to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# 1.7 DMA Controller, Dual I<sup>2</sup>C, DUART, Enhanced Local Bus Controller (eLBC), and Timers

The device provides an integrated four-channel DMA controller with the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Supports misaligned transfers

There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver.

The main component of the enhanced local bus controller (eLBC) is its memory controller, which provides a seamless interface to many types of memory devices and peripherals. The memory controller is responsible for controlling eight memory banks shared by a NAND Flash control machine (FCM), a general-purpose chip-select machine (GPCM), and up to three user-programmable machines (UPMs). As such, it supports a minimal glue logic interface to SRAM, EPROM, NOR Flash EPROM, NAND Flash, EPROM, burstable RAM, regular DRAM devices, extended data output DRAM devices, and other peripherals. The eLBC external address latch enable (LALE) signal allows multiplexing of addresses with data signals to reduce the device pin count.

The enhanced local bus controller also includes a number of data checking and protection features, such as data parity generation and checking, write protection, and a bus monitor to ensure that each bus cycle is terminated within a user-specified period. The local bus can operate at up to 133 MHz.

The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

### 1.8 Security Engine

The optional security engine is optimized to handle all the algorithms associated with IPSec, IEEE 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

### 1.9 PCI Controller

The PCI controller includes the following features:

- PCI Specification Revision 2.3 compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting 5 external masters on PCI
- Selectable hardware-enforced coherency

### 1.10 PCI Express Controller

The PCI Express controller includes the following features:

- PCI Express 1.0a compatible
- Two  $\times 1$  links or one  $\times 2$  link width
- Auto-detection of number of connected lanes
- Selectable operation as root complex or endpoint
- Both 32- and 64-bit addressing
- 128-byte maximum payload size
- Support for MSI and INTx interrupt messages
- Virtual channel 0 only
- Selectable Traffic Class
- Full 64-bit decode with 32-bit wide windows
- Dedicated four channel descriptor-based DMA engine per interface

### 1.11 Serial ATA (SATA) Controllers

The serial ATA (SATA) controllers have the following features:

- Supports Serial ATA Rev 2.5 Specification
- Spread spectrum clocking on receive
- Asynchronous notification
- Hot Plug including asynchronous signal recovery
- Link power management
- Native command queuing
- Staggered spin-up and port multiplier support
- Port multiplier support
- SATA 1.5 and 3.0 Gb/s operation
- Interrupt driven
- Power management support
- Error handling and diagnostic features
  - Far end/near end loopback
  - Failed CRC error reporting
  - Increased ALIGN insertion rates
- Scrambling and CONT override

### 1.12 Enhanced Secured Digital Host Controller (eSDHC)

The enhanced SD host controller (eSDHC) has the following features:

- Conforms to SD Host Controller Standard Specification, Rev 2.0 with Test Event register support.
- Compatible with the MMC System Specification, Rev 4.0
- Compatible with the *SD Memory Card Specification, Rev 2.0*, and supports High Capacity SD memory cards
- Compatible with the SDIO Card Specification Rev, 1.2
- Designed to work with SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMC*plus*, MMC 4x, and RS-MMC cards
- SD bus clock frequency up to 50 MHz
- Supports 1-/4-bit SD and SDIO modes, 1-/4-bit MMC modes
- Supports internal DMA capabilities

### 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the chip. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

### 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

| Table 2. Absolute | Maximum | Ratings <sup>1</sup> |
|-------------------|---------|----------------------|
|-------------------|---------|----------------------|

| Characteristic                                                                          | Symbol                           | Max Value                    | Unit | Note |
|-----------------------------------------------------------------------------------------|----------------------------------|------------------------------|------|------|
| Core supply voltage                                                                     | V <sub>DD</sub>                  | -0.3 to 1.1                  | V    | _    |
| PLL supply voltage (e300 core, eLBC, and system)                                        | AV <sub>DD</sub>                 | -0.3 to 1.1                  | V    | _    |
| DDR1 and DDR2 DRAM I/O voltage                                                          | GV <sub>DD</sub>                 | –0.3 to 2.75<br>–0.3 to 1.98 | V    | —    |
| Three-speed Ethernet I/O, MII management voltage                                        | LV <sub>DD</sub> [1,2]           | -0.3 to 3.63                 | V    | —    |
| PCI, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>                 | -0.3 to 3.63                 | V    | —    |
| Local bus                                                                               | LBV <sub>DD</sub>                | –0.3 to 3.63                 | V    | —    |
| SerDes                                                                                  | L[1,2]_ <i>n</i> V <sub>DD</sub> | –0.3 to 1.1                  | V    | 6    |

|                   | Characteristic                                                                             | Symbol            | Max Value                         | Unit | Note    |
|-------------------|--------------------------------------------------------------------------------------------|-------------------|-----------------------------------|------|---------|
| Input voltage     | DDR DRAM signals                                                                           | MV <sub>IN</sub>  | –0.3 to (GV <sub>DD</sub> + 0.3)  | V    | 2, 4    |
|                   | DDR DRAM reference                                                                         | MV <sub>REF</sub> | –0.3 to (GV <sub>DD</sub> + 0.3)  | V    | 2, 4    |
|                   | Three-speed Ethernet signals                                                               | LV <sub>IN</sub>  | –0.3 to (LV <sub>DD</sub> + 0.3)  | V    | —       |
|                   | PCI, DUART, CLKIN, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>  | –0.3 to (OV <sub>DD</sub> + 0.3)  | V    | 3, 4, 5 |
|                   | Local Bus                                                                                  | LB <sub>IN</sub>  | –0.3 to (LBV <sub>DD</sub> + 0.3) | V    | —       |
| Storage temperatu | re range                                                                                   | T <sub>STG</sub>  | –55 to 150                        | °C   | —       |

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

Notes:

- 1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. (M,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 5. Overshoot/undershoot by OV<sub>IN</sub> on the PCI interface does not comply to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2.
- 6.  $L[1,2]_nV_{DD}$  includes SDAV<sub>DD\_0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

### 2.1.2 Power Supply Voltage Specification

This table provides recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                                                   | Symbol            | Recommended<br>Value                              | Unit                             | Note |      |
|------------------------------------------------------------------|-------------------|---------------------------------------------------|----------------------------------|------|------|
| Core supply voltage                                              | up to 667 MHz     | V <sub>DD</sub>                                   | 1.0 ± 50 mV                      | V    | 1    |
|                                                                  | 800 MHz           |                                                   | 1.05 ± 50 mV                     | V    | 1    |
| PLL supply voltage (e300 core, eLBC and                          | up to 667 MHz     | AV <sub>DD</sub>                                  | 1.0 ± 50 mV                      | V    | 1, 2 |
| system)                                                          | 800 MHz           |                                                   | 1.05 ± 50 mV                     | V    | 1, 2 |
| DDR1 and DDR2 DRAM I/O voltage                                   |                   | GV <sub>DD</sub>                                  | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | 1    |
| Three-speed Ethernet I/O, MII management volta                   | age               | LV <sub>DD</sub> [1,2]                            | 3.3 V ± 165 mV<br>2.5 V ± 125 mV | V    | _    |
| PCI, local bus, DUART, system control and power JTAG I/O voltage | OV <sub>DD</sub>  | 3.3 V ± 165 mV                                    | V                                | 1    |      |
| Local Bus                                                        | LBV <sub>DD</sub> | 1.8 V ± 90 mV<br>2.5 V ± 125 mV<br>3.3 V ± 165 mV | V                                |      |      |

**Table 3. Recommended Operating Conditions** 

| Characteristic              | Symbol               | Recommended<br>Value             | Unit                                                    | Note |      |
|-----------------------------|----------------------|----------------------------------|---------------------------------------------------------|------|------|
| SerDes up to 667 MHz I      |                      | L[1,2]_ <i>n</i> V <sub>DD</sub> | 1.0 ± 50 mV                                             | ۷    | 1, 3 |
|                             | 800 MHz              |                                  | 1.05 V ± 50 mV                                          | V    | 1, 3 |
| Operating temperature range | commerical           | T <sub>a</sub><br>T <sub>j</sub> | T <sub>a</sub> =0 (min)—<br>T <sub>j</sub> =125 (max)   | °C   | _    |
|                             | extended temperature | T <sub>a</sub><br>T <sub>j</sub> | T <sub>a</sub> =–40 (min)—<br>T <sub>j</sub> =125 (max) | °C   | _    |

#### Table 3. Recommended Operating Conditions (continued)

#### Notes:

- 1. GV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.
- 2. AV<sub>DD</sub> is the input to the filter discussed in Section 25.1, "PLL Power Supply Filtering," and is not necessarily the voltage at the AVDD pin.
- 3.  $L[1,2]_nV_{DD}$ , SDAV<sub>DD\_0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



1. Note that  $t_{\mbox{interface}}$  refers to the clock period associated with the bus clock interface. 2. Note that with the PCI overshoot allowed (as specified above), the device does not fully comply with the maximum AC ratings and device protection guideline outlined in the PCI Rev. 2.3 Specification (Section 4.2.2.3).

#### Figure 2. Overshoot/Undershoot Voltage for $GV_{DD}/LV_{DD}/OV_{DD}/LBV_{DD}$

### 2.1.3 chipOutput Driver Characteristics

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type <sup>1</sup>                                    | Output Impedance ( $\Omega$ ) | Supply Voltage                   |
|-------------------------------------------------------------|-------------------------------|----------------------------------|
| Local bus interface utilities signals                       | 45                            | LBV <sub>DD</sub> = 2.5 V, 3.3 V |
|                                                             | 40                            | LBV <sub>DD</sub> = 1.8 V        |
| PCI signals                                                 | 25                            | OV <sub>DD</sub> = 3.3 V         |
| DDR1 signal                                                 | 18                            | GV <sub>DD</sub> = 2.5 V         |
| DDR2 signal                                                 | 18                            | GV <sub>DD</sub> = 1.8 V         |
| eTSEC 10/100/1000 signals                                   | 45                            | LV <sub>DD</sub> = 2.5 V, 3.3 V  |
| DUART, system control, I <sup>2</sup> C, JTAG, SPI, and USB | 45                            | OV <sub>DD</sub> = 3.3 V         |
| GPIO signals                                                | 45                            | OV <sub>DD</sub> = 3.3 V         |

| Table 4. Output | Drive | Capability |
|-----------------|-------|------------|
|-----------------|-------|------------|

Note:

1. Specialized SerDes output capabilities are described in the relevant sections of these specifications (such as PCI Express and SATA)

### 2.2 Power Sequencing

The device requires its power rails to be applied in a specific sequence in order to ensure proper device operation. During the power ramp up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current. To avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltages ( $V_{DD}$  and  $AV_{DD}$ ) before the I/O voltages and assert PORESET before the power supplies fully ramp up.  $V_{DD}$  and  $AV_{DD}$  must reach 90% of their nominal value before  $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$  reach 10% of their value, see the following figure. I/O

voltage supplies— $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ —do not have any ordering requirements with respect to one another.



Figure 3. Power-Up Sequencing Example

Note that the SerDes power supply  $(L[1,2]_nV_{DD})$  should follow the same timing as the core supply  $(V_{DD})$ .

The device does not require the core supply voltage and I/O supply voltages to be powered down in any particular order.

### **3** Power Characteristics

The estimated typical power dissipation for the chip device is shown in this table.

| Core Frequency<br>(MHz) | CSB/DDR Frequency<br>(MHz) | Sleep Power at $T_j = 65^{\circ}C$ (W) <sup>2</sup> | Typical Application at $T_j = 65^{\circ}C (W)^2$ | Typical Application at $T_j = 125^{\circ}C$ (W) <sup>3</sup> | Max Application at $T_j = 125$ °C (W) $^4$ |
|-------------------------|----------------------------|-----------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------|--------------------------------------------|
| 222                     | 333                        | 1.45                                                | 1.9                                              | 3.2                                                          | 3.8                                        |
| 333                     | 167                        | 1.45                                                | 1.8                                              | 3.0                                                          | 3.6                                        |
| 400                     | 400                        | 1.45                                                | 2.0                                              | 3.3                                                          | 4.0                                        |
| 400                     | 266                        | 1.45                                                | 1.9                                              | 3.1                                                          | 3.8                                        |
| 450                     | 300                        | 1.45                                                | 2.0                                              | 3.2                                                          | 3.8                                        |
| 430                     | 225                        | 1.45                                                | 1.9                                              | 3.1                                                          | 3.7                                        |
| 500                     | 333                        | 1.45                                                | 2.0                                              | 3.3                                                          | 3.9                                        |
| 500                     | 250                        | 1.45                                                | 1.9                                              | 3.2                                                          | 3.8                                        |
| 533                     | 355                        | 1.45                                                | 2.0                                              | 3.3                                                          | 4.0                                        |
|                         | 266                        | 1.45                                                | 2.0                                              | 3.2                                                          | 3.9                                        |

Table 5. Power Dissipation <sup>1</sup>

| Core Frequency<br>(MHz) | CSB/DDR Frequency Sleep Power<br>(MHz) at T <sub>j</sub> = 65°C (W) |      | Typical Application at $T_j = 65^{\circ}C$ (W) <sup>2</sup> | Typical Application at $T_j = 125^{\circ}C$ (W) <sup>3</sup> | Max Application at $T_j = 125$ °C (W) <sup>4</sup> |
|-------------------------|---------------------------------------------------------------------|------|-------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|
| 600                     | 400                                                                 | 1.45 | 2.1                                                         | 3.4                                                          | 4.1                                                |
| 000                     | 300                                                                 | 1.45 | 2.0                                                         | 3.3                                                          | 4.0                                                |
| 667                     | 333                                                                 | 1.45 | 2.1                                                         | 3.3                                                          | 4.1                                                |
| 007                     | 266                                                                 | 1.45 | 2.0                                                         | 3.3                                                          | 3.9                                                |
| 800                     | 400                                                                 | 1.45 | 2.5                                                         | 3.8                                                          | 4.3                                                |

#### Table 5. Power Dissipation <sup>1</sup> (continued)

#### Notes:

1. The values do not include I/O supply power (OV<sub>DD</sub>,  $LV_{DD}$ ,  $GV_{DD}$ ) or  $AV_{DD}$ . For I/O power values, see Table 6.

2. Typical power is based on a voltage of  $V_{DD}$  = 1.0 V for core frequencies  $\leq$  667 MHz or  $V_{DD}$  = 1.05 V for core frequencies of 800 MHz, and running a Dhrystone benchmark application.

3. Typical power is based on a voltage of  $V_{DD}$  = 1.0 V for core frequencies  $\leq$  667 MHz or  $V_{DD}$  = 1.05 V for core frequencies of 800 MHz, and running a Dhrystone benchmark application.

4. Maximum power is based on a voltage of  $V_{DD}$  = 1.0 V for core frequencies  $\leq$  667 MHz or  $V_{DD}$  = 1.05 V for core frequencies of 800 MHz, worst case process, and running an artificial smoke test.

This table shows the estimated typical I/O power dissipation for the device.

| Interface                | Parameter                       | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub> /LBV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | L[1,2]_ <i>n</i> V <sub>DD</sub><br>(1.0 V) | Unit | Comments |
|--------------------------|---------------------------------|-----------------------------|------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|---------------------------------------------|------|----------|
|                          | 200 MHz data<br>rate, 32-bit    | 0.28                        | 0.35                                           | —                           | —                           | —                           | _                                           | W    | —        |
|                          | 200 MHz data<br>rate, 64-bit    | 0.41                        | 0.49                                           | —                           | —                           | —                           | _                                           | W    |          |
|                          | 266 MHz data<br>rate, 32-bit    | 0.31                        | 0.4                                            | —                           | —                           | _                           | _                                           | W    |          |
|                          | 266 MHz data<br>rate, 64-bit    | 0.46                        | 0.56                                           | —                           | —                           | _                           | _                                           | W    |          |
| DDR I/O                  | 300 MHz data<br>rate, 32-bit    | 0.33                        | 0.43                                           | _                           | _                           | —                           | _                                           | W    |          |
| utilization<br>2 pair of | 300 MHz data<br>rate, 64-bit    | 0.48                        | 0.6                                            | —                           | —                           | _                           | _                                           | W    |          |
| clocks                   | 333 MHz data<br>rate, 32-bit    | 0.35                        | 0.45                                           | _                           | _                           | —                           | _                                           | W    |          |
|                          | 333 MHz data<br>rate, 64-bit    | 0.51                        | 0.64                                           | —                           | —                           | _                           | _                                           | W    | ]        |
|                          | 400 MHz<br>data rate,<br>32-bit | 0.38                        | —                                              | —                           | —                           | —                           | _                                           | W    |          |
|                          | 400 MHz<br>data rate,<br>64-bit | 0.56                        | —                                              | —                           | —                           | —                           | _                                           | W    |          |

Table 6. Typical I/O Power Dissipation

| Interface        | Parameter          | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub> /LBV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | L[1,2]_ <i>n</i> V <sub>DD</sub><br>(1.0 V) | Unit | Comments                                     |
|------------------|--------------------|-----------------------------|------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|---------------------------------------------|------|----------------------------------------------|
| PCI I/O          | 33 MHz,<br>32-bit  | —                           | _                                              | 0.04                        | _                           |                             | _                                           | W    |                                              |
| 30 pf            | 66 MHz,<br>32-bit  | —                           | —                                              | 0.07                        | —                           | —                           | —                                           | W    |                                              |
|                  | 167 MHz,<br>32-bit | 0.09                        | 0.17                                           | 0.29                        | —                           | —                           | —                                           | W    | _                                            |
| Local Bus        | 133 MHz,<br>32-bit | 0.07                        | 0.14                                           | 0.24                        | —                           | —                           | —                                           | W    |                                              |
| I/O<br>Load =    | 83 MHz,<br>32-bit  | 0.05                        | 0.09                                           | 0.15                        | —                           | —                           | —                                           | W    |                                              |
| 25 pt            | 66 MHz,<br>32-bit  | 0.04                        | 0.07                                           | 0.13                        | _                           | _                           | —                                           | W    |                                              |
|                  | 50 MHz,<br>32-bit  | 0.03                        | 0.06                                           | 0.1                         | —                           | —                           | —                                           | W    |                                              |
|                  | MII or RMII        | —                           | —                                              | —                           | 0.02                        | —                           | —                                           | W    | Multiply by<br>number of<br>interfaces used. |
| Load =<br>25 pf  | RGMII or<br>RTBI   | —                           |                                                | —                           | —                           | 0.05                        | —                                           | W    | _                                            |
| USB              | 12 Mbps            | —                           | —                                              | 0.01                        | _                           | _                           | —                                           | W    | _                                            |
| (60MHz<br>Clock) | 480 Mbps           | —                           | —                                              | 0.2                         | —                           | —                           | —                                           | W    |                                              |
| SerDes           | per lane           | —                           | —                                              |                             | —                           | —                           | 0.029                                       | W    |                                              |
| Other I/O        | _                  | _                           | _                                              | 0.01                        |                             | _                           | —                                           | W    |                                              |

Table 6. Typical I/O Power Dissipation (continued)

Note: The values given are for typical, and not worst case, switching.

## 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the chip. Note that the PCI\_CLK/PCI\_SYNC\_IN signal or CLKIN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. CLKIN is used when the device is in host mode.

### 4.1 DC Electrical Characteristics

This table provides the clock input (CLKIN/PCI\_CLK) DC timing specifications for the device.

| Parameter             | Condition                                                                                                                                                                                | Symbol          | Min  | Мах                    | Unit | Note |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|------|
| Input high voltage    | —                                                                                                                                                                                        | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    | 1    |
| Input low voltage     | —                                                                                                                                                                                        | V <sub>IL</sub> | -0.3 | 0.4                    | V    | 1    |
| CLKIN Input current   | $0 V \le V_{IN} \le OV_{DD}$                                                                                                                                                             | I <sub>IN</sub> | —    | ± 10                   | μA   | —    |
| PCI_CLK Input current | $\begin{array}{c} 0 \text{ V} \leq \text{V}_{\text{IN}} \leq 0.5 \text{ V or} \\ \text{OV}_{\text{DD}} - 0.5 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}} \end{array}$ | I <sub>IN</sub> | _    | ± 30                   | μA   | _    |

 Table 7. CLKIN DC Electrical Characteristics

Note:

1. In PCI agent mode, this specification does not comply with PCI 2.3 Specification.

### 4.2 AC Electrical Characteristics

The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.

| Parameter                        | Symbol                               | Min | Typical | Max    | Unit | Note |
|----------------------------------|--------------------------------------|-----|---------|--------|------|------|
| CLKIN/PCI_CLK frequency          | <b>f<sub>CLKIN</sub></b>             | 25  | —       | 66.666 | MHz  | 1, 6 |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | 40     | ns   | —    |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3    | ns   | 2    |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60     | %    | 3    |
| CLKIN/PCI_CLK jitter             | _                                    | —   | —       | ± 150  | ps   | 4, 5 |

Table 8. CLKIN AC Timing Specifications

Notes:

- 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 V and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter-short term and long term-and is guaranteed by design.
- The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.
- 6. Spread spectrum is allowed up to 1% down-spread on CLKIN/PCI\_CLK up to 60 KHz.

<sup>1.</sup> **Caution:** The system, core and security block must not exceed their respective maximum or minimum operating frequencies.

### 4.3 eTSEC Gigabit Reference Clock Timing

This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications.

|      |      | Table 9. EC | _GTX_ | _CLK125 | AC Tin | ning Specifications |
|------|------|-------------|-------|---------|--------|---------------------|
| <br> | <br> |             |       |         |        |                     |

| At recommended operating conditions with LV_{DD} = 2.5 $\pm$ 0.125 mV/ 3.3 V $\pm$ 165 mV |  |
|-------------------------------------------------------------------------------------------|--|
|                                                                                           |  |

| Parameter/Condition                                               | Symbol                                 | Min | Typical | Max         | Unit | Note |
|-------------------------------------------------------------------|----------------------------------------|-----|---------|-------------|------|------|
| EC_GTX_CLK125 frequency                                           | t <sub>G125</sub>                      | —   | 125     | —           | MHz  | _    |
| EC_GTX_CLK125 cycle time                                          | t <sub>G125</sub>                      | —   | 8       | —           | ns   | _    |
| EC_GTX_CLK rise and fall time $LV_{DD} = 2.5 V$ $LV_{DD} = 3.3 V$ | <sup>t</sup> G125R <sup>/t</sup> G125F | _   | _       | 0.75<br>1.0 | ns   | 1    |
| EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII, RTBI            | t <sub>G125H</sub> /t <sub>G125</sub>  | 47  | —       | 53          | %    | 2    |
| EC_GTX_CLK125 jitter                                              | —                                      | —   | —       | ±150        | ps   | 2    |

Notes:

1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for  $LV_{DD}$  = 2.5 V and from 0.6 and 2.7 V for  $LV_{DD}$  = 3.3 V.

 EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. The EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.2.2, "RGMII and RTBI AC Timing Specifications," for the duty cycle for 10Base-T and 100Base-T reference clock.

### 5 **RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the chip.

### 5.1 **RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins of the device.

| Characteristic      | Symbol          | Condition                 | Min  | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | —                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | —                         | —    | ± 30                   | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —    | 0.4                    | V    |

 Table 10. RESET Pins DC Electrical Characteristics

Notes:

• This table applies for pins PORESET and HRESET. The PORESET is input pin, thus stated output voltages are not relevant.

• HRESET and SRESET are open drain pin, thus V<sub>OH</sub> is not relevant for these pins.

### 5.2 **RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications of the device.

| Parameter/Condition                                                                                                                                                          | Min | Max | Unit                     | Note |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| Required assertion time of HRESET to activate reset flow                                                                                                                     | 32  |     | t <sub>PCI_SYNC_IN</sub> | 1    |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the device is in PCI host mode                                          | 32  | _   | t <sub>CLKIN</sub>       | 2    |
| Required assertion time of PORESET with stable clock applied to PCI_CLK when the device is in PCI agent mode                                                                 | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1    |
| HRESET assertion (output)                                                                                                                                                    | 512 |     | t <sub>PCI_SYNC_IN</sub> | 1    |
| HRESET negation to negation (output)                                                                                                                                         | 16  |     | t <sub>PCI_SYNC_IN</sub> | 1    |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:3],<br>CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET<br>when the device is in PCI host mode  | 4   | _   | <sup>t</sup> CLKIN       | 2    |
| Input setup time for POR config signals (CFG_RESET_SOURCE[0:3],<br>CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET<br>when the device is in PCI agent mode | 4   | —   | <sup>t</sup> PCI_SYNC_IN | 1    |
| Input hold time for POR config signals with respect to negation of HRESET                                                                                                    | 0   |     | ns                       | _    |
| Time for the device to turn off POR config signals with respect to the assertion of $\overrightarrow{HRESET}$                                                                | _   | 4   | ns                       | 3    |
| Time for the device to start driving functional output signals multiplexed with the POR configuration signals with respect to the negation of HRESET                         | 1   | —   | t <sub>PCI_SYNC_IN</sub> | 1, 3 |

#### Table 11. RESET Initialization Timing Specifications

#### Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8379E Integrated Host Processor Reference Manual* for more details.

2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. See the *MPC8379E Integrated Host Processor Reference Manual* for more details.

3. POR config signals consists of CFG\_RESET\_SOURCE[0:3], CFG\_LBMUX, and CFG\_CLKIN\_DIV.

#### Table 12 provides the PLL lock times.

#### Table 12. PLL Lock Times

| Parameter      | Min | Мах | Unit | Note |
|----------------|-----|-----|------|------|
| PLL lock times |     | 100 | μs   | _    |

Note:

• The device guarantees the PLL lock if the clock settings are within spec range. The core clock also depends on the core PLL ratio. See Section 23, "Clocking," for more information.

### 6 DDR1 and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the chip. Note that DDR1 SDRAM is  $GV_{DD}(typ) = 2.5 \text{ V}$  and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8 \text{ V}$ .

### 6.1 DDR1 and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter                                       | Symbol            | Min                       | Мах                       | Unit | Note |
|-------------------------------------------------|-------------------|---------------------------|---------------------------|------|------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 1.71                      | 1.89                      | V    | 1    |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes GV_{DD}$      | V    | 2, 5 |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3    |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.140 | GV <sub>DD</sub> + 0.3    | V    | _    |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.140 | V    | _    |
| Output leakage current                          | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 4    |
| Output high current (V <sub>OUT</sub> = 1.40 V) | I <sub>ОН</sub>   | -13.4                     | —                         | mA   | _    |
| Output low current (V <sub>OUT</sub> = 0.3 V)   | I <sub>OL</sub>   | 13.4                      | _                         | mA   |      |

Table 13. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled,  $0 V \le V_{OUT} \le GV_{DD}$ .

5. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

Table 14 provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

#### Table 14. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ) = 1.8 V

| Parameter                                                 | Symbol           | Min | Мах | Unit | Note |
|-----------------------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS                    | C <sub>IO</sub>  | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS, $\overline{DQS}$ | C <sub>DIO</sub> | —   | 0.5 | pF   | 1    |

#### Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

Table 15. DDR SDRAM DC Electrical Characteristics for  $GV_{DD}$  (typ) = 2.5 V

| Parameter               | Symbol            | Min                      | Мах                      | Unit | Note |
|-------------------------|-------------------|--------------------------|--------------------------|------|------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1    |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2, 5 |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3    |
| Input high voltage      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | _    |

| Input low voltage                              | V <sub>IL</sub> | -0.3  | MV <sub>REF</sub> – 0.18 | V  | — |
|------------------------------------------------|-----------------|-------|--------------------------|----|---|
| Output leakage current                         | I <sub>OZ</sub> | -50   | 50                       | μA | 4 |
| Output high current (V <sub>OUT</sub> = 1.9 V) | I <sub>OH</sub> | -15.2 | —                        | mA | — |
| Output low current (V <sub>OUT</sub> = 0.38 V) | I <sub>OL</sub> | 15.2  | —                        | mA | — |

Table 15. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub> (typ) = 2.5 V (continued)

Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm GV}_{\rm DD}$  at all times.

 MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> This rail should track variations in the DC level of MV<sub>REF</sub>

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

5. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

Table 16 provides the DDR capacitance when  $GV_{DD}(typ) = 2.5 V$ .

#### Table 16. DDR SDRAM Capacitance for GV<sub>DD</sub> (typ) = 2.5 V

| Parameter                               | Symbol           | Min | Мах | Unit | Note |
|-----------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> |     | 0.5 | pF   | 1    |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

#### Table 17. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter                                          | Symbol             | Min | Тур        | Мах        | Unit | Note |
|----------------------------------------------------|--------------------|-----|------------|------------|------|------|
| Current draw for MV <sub>REF</sub><br>DDR1<br>DDR2 | I <sub>MVREF</sub> |     | 250<br>150 | 600<br>400 | μΑ   | 1, 2 |

Note:

1. The voltage regulator for  $MV_{REF}$  must be able to supply up to the stated maximum current.

2. This current is divided equally between MVREF1 and MVREF2, where half the current flows through each pin.

### 6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR SDRAM interface.

### 6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR2 SDRAM when GVDD(typ) = 1.8 V.

#### Table 18. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

| Parameter             | Symbol          | Min                      | Мах                      | Unit |
|-----------------------|-----------------|--------------------------|--------------------------|------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V    |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | —                        | V    |

This table provides the input AC timing specifications for the DDR1 SDRAM when  $GV_{DD}(typ) = 2.5 V$ .

#### Table 19. DDR1 SDRAM Input AC Timing Specifications for 2.5-V Interface

| Parameter             | Symbol          | Min                      | Мах                      | Unit |
|-----------------------|-----------------|--------------------------|--------------------------|------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | —                        | V    |

This table provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface.

#### Table 20. DDR1 and DDR2 SDRAM Input AC Timing Specifications

| Parameter                                                                                            | Symbol              | Min                  | Мах               | Unit | Note           |
|------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------------------|------|----------------|
| Controller skew for MDQS-MDQ/MECC/MDM<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate | <sup>t</sup> CISKEW | -500<br>-750<br>-750 | 500<br>750<br>750 | ps   | 1, 2<br>3<br>— |

Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS*n* and any corresponding bit that will be captured with MDQS*n*. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±[T/4 - It<sub>CISKEW</sub>] where T is the MCK clock period and It<sub>CISKEW</sub> is the absolute value of t<sub>CISKEW</sub>.

3. This specification applies only to DDR2 interface.

### 6.2.2 DDR1 and DDR2 SDRAM Output AC Timing Specifications

This table shows the DDR1 and DDR2 SDRAM output AC timing specifications.

|                                                                                                                                |                                             |                              | ſ                          | 1    | 1    |
|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------|----------------------------|------|------|
| Parameter                                                                                                                      | Symbol <sup>1</sup>                         | Min                          | Мах                        | Unit | Note |
| MCK <i>n</i> cycle time, MCK <i>n</i> /MCK <i>n</i> crossing                                                                   | t <sub>MCK</sub>                            | 5                            | 10                         | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate  | <sup>t</sup> DDKHAS                         | 1.95<br>2.40<br>3.15<br>4.20 | <br>                       | ns   | 3, 7 |
| ADDR/CMD output hold with respect to MCK<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate   | <sup>t</sup> DDKHAX                         | 1.95<br>2.40<br>3.15<br>4.20 | <br>                       | ns   | 3, 7 |
| MCSn output setup with respect to MCK<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate      | t <sub>DDKHCS</sub>                         | 1.95<br>2.40<br>3.15<br>4.20 | <br>                       | ns   | 3    |
| MCSn output hold with respect to MCK<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate       | <sup>t</sup> DDKHCX                         | 1.95<br>2.40<br>3.15<br>4.20 | <br>                       | ns   | 3    |
| MCK to MDQS skew                                                                                                               | t <sub>DDKHMH</sub>                         | -0.6                         | 0.6                        | ns   | 4, 8 |
| MDQ//MDM output setup with respect to MDQS<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate | <sup>t</sup> DDKHDS,<br>t <sub>DDKLDS</sub> | 550<br>800<br>1100<br>1200   | <br>                       | ps   | 5, 8 |
| MDQ//MDM output hold with respect to MDQS<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate<br>200 MHz data rate  | <sup>t</sup> ddkhdx,<br><sup>t</sup> ddkldx | 700<br>800<br>1100<br>1200   | <br>                       | ps   | 5, 8 |
| MDQS preamble start                                                                                                            | t <sub>DDKHMP</sub>                         | $-0.5 	imes t_{MCK}$ $-0.6$  | $-0.5 	imes t_{MCK}$ + 0.6 | ns   | 6, 8 |

#### Table 21. DDR1 and DDR2 SDRAM Output AC Timing Specifications

| Parameter         | Symbol <sup>1</sup> | Min  | Мах | Unit | Note |
|-------------------|---------------------|------|-----|------|------|
| MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns   | 6, 8 |

#### Table 21. DDR1 and DDR2 SDRAM Output AC Timing Specifications (continued)

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals  $\pm 0.1$  V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in Note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8379E PowerQUICC II Pro Host Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data MDQ, ECC, or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK*n* at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in Note 1.
- 7. Clock Control register is set to adjust the memory clocks by 1/2 the applied cycle.
- 8. See AN3665, "MPC837xE Design Checklist," for proper DDR termination.

The minimum frequency for DDR2 is 250 MHz data rate (125 MHz clock), 167 MHz data rate (83 MHz clock) for DDR1. This figure shows the DDR1 and DDR2 SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



Figure 4. DDR Timing Diagram for t<sub>DDKHMH</sub>

This figure shows the DDR1 and DDR2 SDRAM output timing diagram.



Figure 5. DDR1 and DDR2 SDRAM Output Timing Diagram

This figure provides AC test load for the DDR bus.



Figure 6. DDR AC Test Load

## 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the chip.

### 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface of the device.

Table 22. DUART DC Electrical Characteristics

| Parameter                                               | Symbol          | Min                    | Мах                    | Unit |
|---------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage OV <sub>DD</sub>                | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage,<br>I <sub>OH</sub> = −100 μA | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 |                        | V    |

| Parameter                                           | Symbol          | Min | Мах | Unit |
|-----------------------------------------------------|-----------------|-----|-----|------|
| Low-level output voltage,<br>$I_{OL} = 100 \ \mu A$ | V <sub>OL</sub> | _   | 0.2 | V    |
| Input current,<br>(0 $V \leq V_{IN} \leq OV_{DD}$ ) | I <sub>IN</sub> | —   | ±30 | μΑ   |

#### Table 22. DUART DC Electrical Characteristics (continued)

Note: The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 2.

### 7.2 DUART AC Electrical Specifications

this table provides the AC timing parameters for the DUART interface of the device.

#### Table 23. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Note |
|-------------------|-------------|------|------|
| Minimum baud rate | 256         | baud | —    |
| Maximum baud rate | > 1,000,000 | baud | 1    |
| Oversample rate   | 16          |      | 2    |

#### Notes:

1. Actual attainable baud rate will be limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

## 8 Ethernet: Enhanced Three-Speed Ethernet (eTSEC)

This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller.

### 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/RTBI/RMII DC Electrical Characteristics

The electrical characteristics specified here apply to media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC).

The MII and RMII interfaces are defined for 3.3 V, while the RGMII and RTBI interfaces can be operated at 2.5 V. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface* (*RGMII*) Specification Version 1.3. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*.

### 8.1.1 MII, RMII, RGMII, and RTBI DC Electrical Characteristics

MII and RMII drivers and receivers comply with the DC parametric attributes specified in Table 24 and Table 25. The RGMII and RTBI signals in Table 25 are based on a 2.5 V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter                                                                                      | Symbol                                 | Min  | Max                                        | Unit | Note |
|------------------------------------------------------------------------------------------------|----------------------------------------|------|--------------------------------------------|------|------|
| Supply voltage 3.3 V                                                                           | LV <sub>DD1</sub><br>LV <sub>DD2</sub> | 3.13 | 3.47                                       | V    | 1    |
| Output high voltage<br>(LV <sub>DD1</sub> /LV <sub>DD2</sub> = Min, I <sub>OH</sub> = -4.0 mA) | V <sub>OH</sub>                        | 2.40 | LV <sub>DD1</sub> /LV <sub>DD2</sub> + 0.3 | V    | —    |
| Output low voltage<br>(LV <sub>DD1</sub> /LV <sub>DD2</sub> = Min, I <sub>OL</sub> = 4.0 mA)   | V <sub>OL</sub>                        | GND  | 0.50                                       | V    | —    |
| Input high voltage                                                                             | V <sub>IH</sub>                        | 2.0  | $LV_{DD1}/LV_{DD2} + 0.3$                  | V    | —    |
| Input low voltage                                                                              | V <sub>IL</sub>                        | -0.3 | 0.90                                       | V    | —    |
| Input high current $(V_{IN} = LV_{DD1}, V_{IN} = LV_{DD2})$                                    | Ι <sub>ΙΗ</sub>                        | —    | 30                                         | μA   | 1    |
| Input low current<br>(V <sub>IN</sub> = GND)                                                   | IIL                                    | -600 | _                                          | μA   |      |

#### Table 24. MII and RMII DC Electrical Characteristics

#### Notes:

1.  $LV_{DD1}$  supports eTSEC 1.  $LV_{DD2}$  supports eTSEC 2.

| Parameter                                                                                          | Symbol                                 | Min       | Мах                       | Unit | Note |
|----------------------------------------------------------------------------------------------------|----------------------------------------|-----------|---------------------------|------|------|
| Supply voltage 2.5 V                                                                               | LV <sub>DD1</sub><br>LV <sub>DD2</sub> | 2.37      | 2.63                      | V    | 1    |
| Output high voltage<br>(LV <sub>DD1</sub> /LV <sub>DD2</sub> = Min, IOH = -1.0 mA)                 | V <sub>OH</sub>                        | 2.00      | $LV_{DD1}/LV_{DD2} + 0.3$ | V    | _    |
| Output low voltage<br>(LV <sub>DD1</sub> /LV <sub>DD2</sub> = Min, I <sub>OL</sub> = 1.0 mA)       | V <sub>OL</sub>                        | GND – 0.3 | 0.40                      | V    | _    |
| Input high voltage                                                                                 | V <sub>IH</sub>                        | 1.7       | $LV_{DD1}/LV_{DD2} + 0.3$ | V    | _    |
| Input low voltage                                                                                  | V <sub>IL</sub>                        | -0.3      | 0.70                      | V    | _    |
| Input high current<br>(V <sub>IN</sub> = LV <sub>DD1</sub> , V <sub>IN</sub> = LV <sub>DD2</sub> ) | I <sub>IH</sub>                        | —         | -20                       | μA   | 1    |
| Input low current<br>(V <sub>IN</sub> = GND)                                                       | IIL                                    | -20       | —                         | μA   | —    |

#### Table 25. RGMII and RTBI DC Electrical Characteristics

#### Notes:

1.  $LV_{DD1}$  supports eTSEC 1.  $LV_{DD2}$  supports eTSEC 2.

### 8.2 MII, RGMII, RMII, and RTBI AC Timing Specifications

The AC timing specifications for MII, RGMII, RMII, and RTBI are presented in this section.

### 8.2.1 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.1.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

#### Table 26. MII Transmit AC Timing Specifications

At recommended operating conditions with LV\_{DD} of 3.3 V  $\pm$  5%.

| Parameter                                       | Symbol <sup>1</sup>                 | Min | Typical | Max | Unit |
|-------------------------------------------------|-------------------------------------|-----|---------|-----|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | —   | 400     | _   | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | —   | 40      | _   | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | —       | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1   | 5       | 15  | ns   |
| TX_CLK data clock rise (20%-80%)                | t <sub>MTXR</sub>                   | 1.0 | —       | 4.0 | ns   |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub>                   | 1.0 | —       | 4.0 | ns   |

Note:

The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

This figure shows the MII transmit AC timing diagram.



Figure 7. MII Transmit AC Timing Diagram