

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Freescale Semiconductor Advance Information

MPC853TEC Rev. 1, 12/2004

# **MPC853T Hardware Specification**

This hardware specification contains detailed information on the power considerations, DC/AC electrical characteristics, and AC timing specifications of the MPC853T. The MPC853T contains a PowerPC<sup>TM</sup> processor core.

This hardware specification describes pertinent electrical and physical characteristics of the MPC853T. For the functional characteristics of the processor, refer to the *MPC866 PowerQUICC*<sup>TM</sup> *Family User's Manual* (MPC866UM).

### 1 Overview

The MPC853T PowerQUICC™ is a 0.18-micron derivative of the MPC860 PowerQUICC family. It can operate at up to 100 MHz on the MPC8xx core with a 66-MHz external bus. The MPC853T has a 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility. The MPC853T integrated communications controller is a versatile one-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications. It particularly excels in Ethernet control applications, including CPE equipment, Ethernet routers and hubs, VoIP clients, and Wi-Fi access points.

The MPC853T is a PowerPC architecture-based derivative of Freescale's MPC860 quad integrated communications controller (PowerQUICC). The CPU on the MPC853T has a MPC8xx core, a 32-bit microprocessor that implements the PowerPC architecture

#### Contents

| 1.  | Overview                                    |
|-----|---------------------------------------------|
| 2.  | Features                                    |
| 3.  | Maximum Tolerated Ratings 6                 |
| 4.  | Thermal Characteristics                     |
| 5.  | Power Dissipation                           |
| 6.  | DC Characteristics 8                        |
| 7.  | Thermal Calculation and Measurement         |
| 8.  | Power Supply and Power Sequencing           |
| 9.  | Mandatory Reset Configurations              |
| 10. | Layout Practices                            |
| 11. | Bus Signal Timing                           |
| 12. | IEEE 1149.1 Electrical Specifications 42    |
| 13. | CPM Electrical Characteristics              |
| 14. | FEC Electrical Characteristics              |
| 15. | Mechanical Data and Ordering Information 67 |
| 16. | References                                  |
| 17. | Document Revision History 84                |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

© Freescale Semiconductor, Inc., 2004. All rights reserved.





#### **Features**

and incorporates memory management units (MMUs), instruction and data caches. The MPC853T is a subset of this family of devices and is the main focus of this document.

### 2 Features

The MPC853T is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM). The MPC853T block diagram is shown in Figure 1.

The following list summarizes the key MPC853T features:

- Embedded MPC8xx core up to 100 MHz
- Maximum frequency operation of the external bus is 66 MHz
  - The 50-/66-MHz core frequencies support both the 1:1 and 2:1 modes.
  - The 80-/100-MHz core frequencies support 2:1 mode only.
- Single-issue, 32-bit core (compatible with the PowerPC architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch and without conditional execution.
  - 4-Kbyte data cache and 4-Kbyte instruction cache
    - Instruction cache is two-way, set-associative with 128 sets
    - Data cache is two-way, set-associative with 128 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry translation look-aside buffer (TLB), fully associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank.
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory devices
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{CAS}$  lines, four  $\overline{WE}$  lines, and one  $\overline{OE}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes–256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- Fast Ethernet Controller (FEC)



- General-purpose timers
  - Two 16-bit timers or one 32-bit timer
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- System integration unit (SIU)
  - Bus monitor
  - Software watchdog
  - Periodic interrupt timer (PIT)
  - Clock synthesizer
  - Decrementer and time base
  - Reset controller
  - IEEE 1149.1 test access port (JTAG)
- Interrupts
  - Seven external interrupt request (IRQ) lines
  - Seven port pins with interrupt capability
  - Eighteen internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Eight serial DMA (SDMA) channels
  - Three parallel I/O registers with open-drain capability
- Two baud-rate generators
  - Independent (can be connected to any SCC3/4 or SMC1)
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communication controllers)
  - Ethernet/IEEE 802.3 optional on SCC3 & SCC4, supporting full 10-Mbps operation
  - HDLC/SDLC
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Universal asynchronous receiver transmitter (UART)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))
- SMC (serial management channels)
  - UART



#### **Features**

- SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multiple-master operation on the same bus
- The MPC853T has a time-slot assigner (TSA) that supports one TDM bus (TDMb)
  - Allows SCCs and SMC to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to three serial channels (two SCCs and one SMC)
- PCMCIA interface
  - Master (socket) interface, release 2.1 compliant
  - Supports one independent PCMCIA socket, 8 memory or I/O windows
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility. Refer to Table 5 for a listing of the 5-V tolerant pins.

5





Figure 1. MPC853T Block Diagram



6

#### **Maximum Tolerated Ratings**

## 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC853T. Table 1 provides the maximum ratings and the operating temperatures.

**Table 1. Maximum Tolerated Ratings** 

| Rating                      | Symbol                                                     | Value                       | Unit |
|-----------------------------|------------------------------------------------------------|-----------------------------|------|
| Supply voltage <sup>1</sup> | V <sub>DDL</sub> (core voltage)                            | -0.3 to 3.4                 | V    |
|                             | V <sub>DDH</sub> (I/O voltage)                             | -0.3 to 4                   | V    |
|                             | V <sub>DDSYN</sub>                                         | -0.3 to 3.4                 | V    |
|                             | Difference between V <sub>DDL</sub> and V <sub>DDSYN</sub> | 100                         | mV   |
| Input voltage <sup>2</sup>  | V <sub>in</sub>                                            | GND-0.3 to V <sub>DDH</sub> | V    |
| Storage temperature range   | T <sub>stg</sub>                                           | -55 to +150                 | °C   |

The power supply of the device must start its ramp from 0.0 V.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than  $V_{DDH}$ . This restriction applies to power up and normal operation (that is, if the MPC853T is unpowered, a voltage greater than 2.5 V must not be applied to its inputs).

**Table 2. Operating Temperatures** 

| Rating                              | Symbol              | Value | Unit |
|-------------------------------------|---------------------|-------|------|
| Temperature <sup>1</sup> (standard) | T <sub>A(min)</sub> | 0     | °C   |
|                                     | T <sub>j(max)</sub> | 95    | °C   |
| Temperature (extended)              | T <sub>A(min)</sub> | -40   | °C   |
|                                     | T <sub>j(max)</sub> | 100   | °C   |

Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>.

This device contains circuitry protecting against damage caused by high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND,  $V_{DDL}$ , or  $V_{DDH}$ ).

MPC853T Hardware Specification, Rev. 1

Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.



### 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC853T.

Table 3. MPC853T Thermal Resistance Data

| Rating                               | Environment          |                         | Symbol                        | Value | Unit |
|--------------------------------------|----------------------|-------------------------|-------------------------------|-------|------|
| Junction-to-ambient <sup>1</sup>     | Natural convection   | Single-layer board (1s) | R <sub>0JA</sub> <sup>2</sup> | 49    | °C/W |
|                                      |                      | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$          | 32    |      |
|                                      | Airflow (200 ft/min) | Single-layer board (1s) | $R_{\theta JMA}^3$            | 41    |      |
|                                      |                      | Four-layer board (2s2p) | $R_{\theta JMA}^3$            | 29    |      |
| Junction-to-board 4                  |                      |                         | $R_{\theta JB}$               | 24    |      |
| Junction-to-case <sup>5</sup>        |                      |                         | $R_{	heta JC}$                | 13    |      |
| Junction-to-package top <sup>6</sup> | Natural convection   |                         | $\Psi_{JT}$                   | 3     |      |
|                                      | Airflow (200 ft/min) |                         | $\Psi_{JT}$                   | 2     |      |

Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

# 5 Power Dissipation

Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice bus speed.

<sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.

<sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.



#### **DC Characteristics**

Table 4. Power Dissipation (PD)

| Die Revision | Bus Mode | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|----------|-----------------|----------------------|----------------------|------|
|              |          | 50              | 110                  | 140                  | mW   |
|              | 1:1      | 66              | 150                  | 180                  | mW   |
| 0            | 2:1      | 66              | 140                  | 160                  | mW   |
|              |          | 80              | 170                  | 200                  | mW   |
|              |          | 100             | 210                  | 250                  | mW   |

Typical power dissipation is measured at 1.9 V.

#### NOTE

Values in Table 4 represent  $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over  $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, which depends on external circuitry.

The  $V_{\mbox{\scriptsize DDSYN}}$  power dissipation is negligible.

### 6 DC Characteristics

Table 5 provides the DC electrical characteristics for the MPC853T.

**Table 5. DC Electrical Specifications** 

| Characteristic                                                                                                                                                           | Symbol                                                     | Min                  | Max              | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|------------------|------|
| Operating voltage                                                                                                                                                        | V <sub>DDH</sub>                                           | 3.135                | 3.465            | ٧    |
|                                                                                                                                                                          | V <sub>DDL</sub>                                           | 1.7                  | 1.9              | ٧    |
|                                                                                                                                                                          | V <sub>DDSYN</sub>                                         | 1.7                  | 1.9              | ٧    |
|                                                                                                                                                                          | Difference between V <sub>DDL</sub> and V <sub>DDSYN</sub> | _                    | 100              | mV   |
| Input high voltage (all inputs except PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15, PD[3:15], TDI, TDO, TCK, TRST, TMS, MII_TXEN, MII_MDIO) 1 | V <sub>IH</sub>                                            | 2.0                  | 3.465            | V    |
| Input low voltage                                                                                                                                                        | V <sub>IL</sub>                                            | GND                  | 0.8              | V    |
| EXTAL, EXTCLK input high voltage                                                                                                                                         | V <sub>IHC</sub>                                           | $0.7 \times V_{DDH}$ | V <sub>DDH</sub> | ٧    |
| Input leakage current, Vin = $5.5 \text{ V}$ (except the TMS, TRST, DSCK, and DSDI pins) for $5-\text{V}$ tolerant pins $^1$                                             | I <sub>in</sub>                                            | _                    | 100              | μА   |
| Input leakage current, Vin = V <sub>DDH</sub> (except TMS, TRST, DSCK, and DSDI)                                                                                         | I <sub>In</sub>                                            | _                    | 10               | μА   |
| Input leakage current, Vin = 0 V (except the TMS, TRST, DSCK, and DSDI)                                                                                                  | I <sub>In</sub>                                            | _                    | 10               | μА   |
| Input capacitance <sup>2</sup>                                                                                                                                           | C <sub>in</sub>                                            | _                    | 20               | pF   |

#### MPC853T Hardware Specification, Rev. 1

 $<sup>^2</sup>$  Maximum power dissipation at  $\rm V_{DDL}$  and  $\rm V_{DDSYN}$  is at 1.9 V, and  $\rm V_{DDH}$  is at 3.465 V.



| Characteristic                                                                                                                                                                      | Symbol          | Min | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Output high voltage, IOH = $-2.0$ mA, $V_{DDH} = 3.0$ V (except XTAL and open-drain pins)                                                                                           | V <sub>OH</sub> | 2.4 | _   | V    |
| Output low voltage IOL = 2.0 mA (CLKOUT) IOL = 3.2 mA <sup>3</sup> IOL = 5.3 mA <sup>4</sup> IOL = 7.0 mA (Txd1/pa14, txd2/pa12) IOL = 8.9 mA (TS, TA, TEA, BI, BB, HRESET, SRESET) | V <sub>OL</sub> | _   | 0.5 | V    |

The PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15, PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, and MII\_MDIO are 5-V tolerant pins.

- A(0:31), TSIZO/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IWP(0:1)/VFLS(0:1), RXD3/PA11, TXD3/PA10, RXD4/PA9, TXD4/PA8, TIN3/BRGO3/CLK5/PA3, BRGCLK2/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, TOUT4/CLK8/PA0, SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, SMTXD1/PB25, SMRXD1/PB24, BRGO3/PB15, RTS1/DREQ0/PC15, RTS3/PC13, RTS4/PC12, CTS3/PC7, CD3/PC6, CTS4/SDACK1/PC5, CD4/PC4, MII-RXD3/PD15, MII-RXD2/PD14, MII-RXD1/PD13, MII-MDC/PD12, MII-TXERR/RXD3/PD11, MII-RX0/TXD3/PD10, MII-TXD0/RXD4/PD9, MII-RXCLK/TXD4/PD8, MII-TXD3/PD5, MII-RXDV/RTS4/PD6, MII-RXERR/RTS3/PD7, MII-TXD2/REJECT3/PD4, MII-TXD1/REJECT4/PD3, MII\_CRS, MII\_MDIO, MII\_TXEN, MII\_COL
- <sup>4</sup> <u>BDIP/GPL\_B(5)</u>, <u>BR</u>, <u>BG</u>, <u>FRZ/IRQ6</u>, <u>CS(0:5)</u>, <u>CS(6)</u>, <u>CS(7)</u>, <u>WE0/BS\_B0/IORD</u>, <u>WE1/BS\_B1/IOWR</u>, <u>WE2/BS\_B2/PCOE</u>, <u>WE3/ BS\_B3/PCWE</u>, <u>BS\_A(0:3)</u>, <u>GPL\_A0/GPL\_B0</u>, <u>OE/GPL\_A1/GPL\_B1</u>, <u>GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3)</u>, <u>UPWAITA/GPL\_A4</u>, <u>GPL\_A5</u>, <u>ALE\_A</u>, <u>CE1\_A</u>, <u>CE2\_A</u>, <u>DSCK</u>, OP(0:1), <u>OP2/MODCK1/STS</u>, <u>OP3/MODCK2/DSDO</u>, <u>BADDR(28:30)</u>

### 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DDL} \times I_{DDL}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

#### NOTE

The V<sub>DDSYN</sub> power dissipation is negligible.

### 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>1</sub>, in °C can be obtained from the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature °C

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

<sup>&</sup>lt;sup>2</sup> Input capacitance is periodically sampled.



**Thermal Calculation and Measurement** 

### 7.2 Estimation with Junction-to-Case Thermal Resistance

Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta IA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required.

### 7.3 Estimation with Junction-to-Board Thermal Resistance

A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case thermal resistance covers the situation where a heat sink is used or a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages, and especially PBGA packages, is strongly dependent on the board temperature. If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} \times P_{D})$$

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_{\rm B}$  = board temperature °C

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane.

### 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.



### 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter  $(\Psi_{JT})$  can be used. It determines the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per the JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 8 Power Supply and Power Sequencing

This section provides design considerations for the MPC853T power supply. The MPC853T has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ), which both operate at lower voltages than the I/O voltage  $V_{DDH}$ . The I/O section of the MPC853T is supplied with 3.3 V across  $V_{DDH}$  and  $V_{SS}$  (GND).

The signals PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15] PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, and MII\_MDIO are 5-V tolerant. All inputs cannot be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5-V tolerant pins can not exceed 5.5 V, and remaining input pins cannot exceed 3.465 V. This restriction applies to power up/down and normal operation.

One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply:

- V<sub>DDL</sub> must not exceed V<sub>DDH</sub> during power up and power down.
- $V_{DDL}$  must not exceed 1.9 V, and  $V_{DDH}$  must not exceed 3.465 V.

These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 2 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power up and the 1N5820 diodes regulate the maximum potential difference on power down.



#### **Mandatory Reset Configurations**



Figure 2. Example Voltage Sequencing Circuit

# 9 Mandatory Reset Configurations

The MPC853T requires a mandatory configuration during reset.

If hardware reset configuration word (HRCW) is enabled, the HRCW[DBGC] value needs to be set to binary X1 in HRCW, and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset. This can be done by asserting the  $\overline{\text{RSTCONF}}$  during  $\overline{\text{HRESET}}$  assertion.

If HRCW is disabled, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset by negating the  $\overline{\text{RSTCONF}}$  during the  $\overline{\text{HRESET}}$  assertion.

The MBMR[GPLB4DIS], PAPAR, PADIR, PBPAR, PBDIR, PCPAR, and PCDIR registers need to be configured with the mandatory value in Table 6 in the boot code after the reset is negated.

| Register/Configuration                        | Field                               | Value<br>(binary) |
|-----------------------------------------------|-------------------------------------|-------------------|
| HRCW (Hardware reset configuration word)      | HRCW[DBGC]                          | 0bx1              |
| SIUMCR<br>(SIU module configuration register) | SIUMCR[DBGC]                        | 0bx1              |
| MBMR<br>(Machine B mode register)             | MBMR[GPLB4DIS}                      | 0                 |
| PAPAR<br>(Port A pin assignment register)     | PAPAR[4:7]<br>PAPAR[12:15]          | 0                 |
| PADIR<br>(Port A data direction register)     | PADIR[4:7]<br>PADIR[12:15]          | 1                 |
| PBPAR (Port B pin assignment register)        | PBPAR[14] PBPAR[16:23] PBPAR[26:27] | 0                 |
| PBDIR<br>(Port B Data direction register)     | PBDIR[14] PBDIR[16:23] PBDIR[26:27] | 1                 |

Table 6. Mandatory Reset Configuration of MPC853T

MPC853T Hardware Specification, Rev. 1



| Register/Configuration                 | Field                    | Value<br>(binary) |
|----------------------------------------|--------------------------|-------------------|
| PCPAR (Port C pin assignment register) | PCPAR[8:11]<br>PCDIR[14] | 0                 |
| PCDIR (Port C data direction register) | PCDIR[8:11]<br>PCDIR[14] | 1                 |

# 10 Layout Practices

Each  $V_{DD}$  pin on the MPC853T should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{DD}$  power supply should be bypassed to ground using at least four 0.1- $\mu$ F bypass capacitors located as close as possible to the four sides of the package. Each board designed should be characterized, and additional appropriate decoupling capacitors should be used if required. Capacitor leads and associated printed circuit traces connecting to chip  $V_{DD}$  and GND should be kept to less than half an inch per capacitor lead. At a minimum, a four-layer board employing two inner layers as  $V_{DD}$  and GND planes should be used.

All output pins on the MPC853T have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads, as well as parasitic capacitances caused by the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the V<sub>DD</sub> and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. For more information, please refer to Section 14.4.3, "Clock Synthesizer Power (V<sub>DDSYN</sub>, V<sub>SSSYN</sub>, V<sub>SSSYN</sub>)" in the MPC866 PowerQUICC Family User's Manual.

# 11 Bus Signal Timing

The maximum bus speed supported by the MPC853T is 66 MHz. Table 7 shows the frequency ranges for standard part frequencies in 1:1 bus mode.

Table 7. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode)

| Part Frequency | 50 MHz |     | 66 1 | MHz   |
|----------------|--------|-----|------|-------|
|                | Min    | Max | Min  | Max   |
| Core Frequency | 40     | 50  | 40   | 66.67 |
| Bus Frequency  | 40     | 50  | 40   | 66.67 |

Table 8 shows the frequency ranges for standard part frequencies in 2:1 bus mode.



Table 8. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode)

| Part Frequency    | 50 1    | 50 MHz |     | ИНz   | 80 1 | ИНz | 100 MHz |     |  |
|-------------------|---------|--------|-----|-------|------|-----|---------|-----|--|
|                   | Min Max |        | Min | Max   | Min  | Max | Min     | Max |  |
| Core Frequency    | 40      | 50     | 40  | 66.67 | 40   | 80  | 40      | 100 |  |
| Bus Frequency 2:1 | 20      | 25     | 20  | 33.33 | 20   | 40  | 20      | 50  |  |

Table 9 provides the bus operation timing for the MPC853T at 33, 40, 50, and 66 MHz.

The timing for the MPC853T bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay.

**Table 9. Bus Operation Timings** 

| Num | Characteristic                                                                                                                                                                                                                                                                                            | 33 [ | ИНz  | 40 I | ИHz  | 50 I | ИНz  | 66 N | ИHz  | l lmit |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|--------|
| Num | Characteristic                                                                                                                                                                                                                                                                                            | Min  | Max  | Min  | Max  | Min  | Max  | Min  | Max  | Unit   |
| B1  | Bus period (CLKOUT), see Table 7                                                                                                                                                                                                                                                                          | _    | _    | _    | _    | _    | _    | _    | _    | ns     |
| B1a | EXTCLK to CLKOUT phase skew - If CLKOUT is an integer multiple of EXTCLK, then the rising edge of EXTCLK is aligned with the rising edge of CLKOUT. For a non-integer multiple of EXTCLK, this synchronization is lost, and the rising edges of EXTCLK and CLKOUT have a continuously varying phase skew. | -2   | +2   | -2   | +2   | -2   | +2   | -2   | +2   | ns     |
| B1b | CLKOUT frequency jitter peak-to-peak                                                                                                                                                                                                                                                                      | _    | 1    | _    | 1    | _    | 1    | _    | 1    | ns     |
| B1c | Frequency jitter on EXTCLK <sup>1</sup>                                                                                                                                                                                                                                                                   | _    | 0.50 | _    | 0.50 | _    | 0.50 | _    | 0.50 | %      |
| B1d | CLKOUT phase jitter peak-to-peak<br>for OSCLK ≥ 15 MHz                                                                                                                                                                                                                                                    | _    | 4    | _    | 4    | _    | 4    | _    | 4    | ns     |
|     | CLKOUT phase jitter peak-to-peak<br>for OSCLK < 15 MHz                                                                                                                                                                                                                                                    | _    | 5    | _    | 5    | _    | 5    | _    | 5    | ns     |
| B2  | CLKOUT pulse width low (MIN = 0.4 × B1, MAX = 0.6 × B1)                                                                                                                                                                                                                                                   | 12.1 | 18.2 | 10.0 | 15.0 | 8.0  | 12.0 | 6.1  | 9.1  | ns     |
| В3  | CLKOUT pulse width high (MIN = 0.4 × B1, MAX = 0.6 × B1)                                                                                                                                                                                                                                                  | 12.1 | 18.2 | 10.0 | 15.0 | 8.0  | 12.0 | 6.1  | 9.1  | ns     |
| B4  | CLKOUT rise time                                                                                                                                                                                                                                                                                          | _    | 4.00 | _    | 4.00 | _    | 4.00 | _    | 4.00 | ns     |
| B5  | CLKOUT fall time                                                                                                                                                                                                                                                                                          | _    | 4.00 | _    | 4.00 | _    | 4.00 |      | 4.00 | ns     |
| B7  | CLKOUT to A(0:31), BADDR(28:30), RD/WR, BURST, D(0:31), DP(0:3) output hold (MIN = 0.25 × B1)                                                                                                                                                                                                             | 7.60 | _    | 6.30 | _    | 5.00 | _    | 3.80 |      | ns     |
| В7а | CLKOUT to TSIZ(0:1), REG, RSV, BDIP, PTR output hold (MIN = 0.25 × B1)                                                                                                                                                                                                                                    | 7.60 | _    | 6.30 | _    | 5.00 | _    | 3.80 |      | ns     |



### **Table 9. Bus Operation Timings (continued)**

| Maria | Characteristic                                                                                                                                                            | 33 I | ИНz   | 40 I | ИНz   | 50 I | ИНz   | 66 MHz |       |      |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|------|-------|--------|-------|------|
| Num   | Characteristic                                                                                                                                                            | Min  | Max   | Min  | Max   | Min  | Max   | Min    | Max   | Unit |
| B7b   | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1), VF(0:2) IWP(0:2), LWP(0:1), $\overline{STS}$ output hold (MIN = 0.25 × B1)                                  | 7.60 | _     | 6.30 | _     | 5.00 | _     | 3.80   |       | ns   |
| B8    | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31), DP(0:3) valid<br>(MAX = 0.25 × B1 + 6.3)                                                                        |      | 13.80 |      | 12.50 |      | 11.30 |        | 10.00 | ns   |
| B8a   | CLKOUT to TSIZ(0:1), REG, RSV, BDIP, PTR valid (MAX = 0.25 × B1 + 6.3)                                                                                                    | _    | 13.80 | _    | 12.50 | _    | 11.30 | _      | 10.00 | ns   |
| B8b   | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , VFLS(0:1), VF(0:2), IWP(0:2), FRZ, LWP(0:1), $\overline{STS}$ valid $^3$ (MAX = 0.25 × B1 + 6.3)                            | _    | 13.80 | _    | 12.50 | _    | 11.30 | _      | 10.00 | ns   |
| В9    | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), DP(0:3),<br>TSIZ(0:1), REG, RSV, PTR High-Z<br>(MAX = 0.25 × B1 + 6.3)                                         | 7.60 | 13.80 | 6.30 | 12.50 | 5.00 | 11.30 | 3.80   | 10.00 | ns   |
| B11   | CLKOUT to $\overline{\text{TS}}$ , $\overline{\text{BB}}$ assertion (MAX = 0.25 × B1 + 6.0)                                                                               | 7.60 | 13.60 | 6.30 | 12.30 | 5.00 | 11.00 | 3.80   | 9.80  | ns   |
| B11a  | CLKOUT to TA, BI assertion (when driven by the memory controller or PCMCIA interface) (MAX = 0.00 × B1 + 9.30 <sup>2</sup> )                                              | 2.50 | 9.30  | 2.50 | 9.30  | 2.50 | 9.30  | 2.50   | 9.80  | ns   |
| B12   | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation (MAX = $0.25 \times B1 + 4.8$ )                                                                                      | 7.60 | 12.30 | 6.30 | 11.00 | 5.00 | 9.80  | 3.80   | 8.50  | ns   |
| B12a  | CLKOUT to TA, BI negation (when driven by the memory controller or PCMCIA interface) (MAX = 0.00 × B1 + 9.00)                                                             | 2.50 | 9.00  | 2.50 | 9.00  | 2.50 | 9.00  | 2.50   | 9.00  | ns   |
| B13   | CLKOUT to $\overline{TS}$ , $\overline{BB}$ High-Z (MIN = 0.25 × B1)                                                                                                      | 7.60 | 21.60 | 6.30 | 20.30 | 5.00 | 19.00 | 3.80   | 14.00 | ns   |
| B13a  | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{BI}}$ High-Z (when driven by the memory controller or PCMCIA interface) (MIN = $0.00 \times \text{B1} + 2.5$ )        | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.50   | 15.00 | ns   |
| B14   | CLKOUT to TEA assertion<br>(MAX = 0.00 × B1 + 9.00)                                                                                                                       | 2.50 | 9.00  | 2.50 | 9.00  | 2.50 | 9.00  | 2.50   | 9.00  | ns   |
| B15   | CLKOUT to TEA High-Z<br>(MIN = 0.00 × B1 + 2.50)                                                                                                                          | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.50   | 15.00 | ns   |
| B16   | TA, BI valid to CLKOUT (setup time) (MIN = 0.00 × B1 + 6.00)                                                                                                              | 6.00 | _     | 6.00 | _     | 6.00 | _     | 6.00   | _     | ns   |
| B16a  | $\overline{\text{TEA}}$ , $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid to CLKOUT (setup time) (MIN = $0.00 \times \text{B1} + 4.5$ ) | 4.50 | _     | 4.50 | _     | 4.50 | _     | 4.50   | _     | ns   |
| B16b  | BB, BG, BR, valid to CLKOUT (setup time) <sup>3</sup> (4MIN = 0.00 × B1 + 0.00)                                                                                           | 4.00 | _     | 4.00 | _     | 4.00 | _     | 4.00   | _     | ns   |



**Table 9. Bus Operation Timings (continued)** 

|      | Chavasta viatia                                                                                                                                                                                                            | 33 [  | ИНz   | 40 I  | ИHz   | 50 I | MHz   | 66 MHz |       |      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                                                             | Min   | Max   | Min   | Max   | Min  | Max   | Min    | Max   | Unit |
| B17  | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{TEA}}$ , $\overline{\text{BI}}$ , $\overline{\text{BB}}$ , $\overline{\text{BG}}$ , $\overline{\text{BR}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 1.00^4$ ) | 1.00  | _     | 1.00  | _     | 1.00 |       | 2.00   | _     | ns   |
| B17a | CLKOUT to $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 2.00$ )                                                                            | 2.00  | _     | 2.00  | _     | 2.00 | _     | 2.00   | _     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) $^{5}$ (MIN = $0.00 \times B1 + 6.00$ )                                                                                                                          | 6.00  | _     | 6.00  | _     | 6.00 | _     | 6.00   | _     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) $^5$ (MIN = $0.00 \times B1 + 1.00^6$ )                                                                                                                           | 1.00  | _     | 1.00  | _     | 1.00 | _     | 2.00   | _     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling edge (setup time) <sup>7</sup> (MIN = 0.00 × B1 + 4.00)                                                                                                                           | 4.00  | _     | 4.00  | _     | 4.00 | _     | 4.00   | _     | ns   |
| B21  | CLKOUT falling edge to D(0:31),<br>DP(0:3) valid (hold Time) <sup>7</sup><br>(MIN = 0.00 × B1 + 2.00)                                                                                                                      | 2.00  | _     | 2.00  | _     | 2.00 | _     | 2.00   | _     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM ACS = 00 (MAX = 0.25 × B1 + 6.3)                                                                                                                                       | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80   | 10.00 | ns   |
| B22a | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0 (MAX = 0.00 × B1 + 8.00)                                                                                                                    | _     | 8.00  | _     | 8.00  | _    | 8.00  | _      | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 0 (MAX = 0.25 × B1 + 6.3)                                                                                                           | 7.60  | 13.80 | 6.30  | 12.50 | 5.00 | 11.30 | 3.80   | 10.00 | ns   |
| B22c | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1 (MAX = 0.375 × B1 + 6.6)                                                                                                          | 10.90 | 18.00 | 10.90 | 16.00 | 7.00 | 14.10 | 5.20   | 12.30 | ns   |
| B23  | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0 (MAX = 0.00 × B1 + 8.00)                                                                            | 2.00  | 8.00  | 2.00  | 8.00  | 2.00 | 8.00  | 2.00   | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0 (MIN = 0.25 × B1 - 2.00)                                                                                                               | 5.60  | _     | 4.30  | _     | 3.00 | _     | 1.80   | _     | ns   |
| B24a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11 TRLX = 0 (MIN = $0.50 \times \text{B1} - 2.00$ )                                                                                                 | 13.20 | _     | 10.50 | _     | 8.00 | _     | 5.60   | _     | ns   |
| B25  | CLKOUT rising edge to $\overline{\text{OE}}$ ,<br>$\overline{\text{WE}}$ (0:3)/BS_B[0:3] asserted<br>(MAX = 0.00 × B1 + 9.00)                                                                                              | _     | 9.00  |       | 9.00  |      | 9.00  |        | 9.00  | ns   |



### **Table 9. Bus Operation Timings (continued)**

| Missee | Chavastavistia                                                                                                                                                                  | 33 [  | ИHz   | 40 N  | ИHz   | 50 I  | ИНz   | 66 MHz |       | 11014 |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|-------|
| Num    | Characteristic                                                                                                                                                                  | Min   | Max   | Min   | Max   | Min   | Max   | Min    | Max   | Unit  |
| B26    | CLKOUT rising edge to $\overline{\text{OE}}$ negated (MAX = $0.00 \times \text{B1} + 9.00$ )                                                                                    | 2.00  | 9.00  | 2.00  | 9.00  | 2.00  | 9.00  | 2.00   | 9.00  | ns    |
| B27    | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 1 (MIN = 1.25 × B1 - 2.00)                                                                    | 35.90 | _     | 29.30 | _     | 23.00 | _     | 16.90  | _     | ns    |
| B27a   | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 1 (MIN = 1.50 × B1 - 2.00)                                                                    | 43.50 | _     | 35.50 | _     | 28.00 | _     | 20.70  | _     | ns    |
| B28    | CLKOUT rising edge to $\overline{WE}$ (0:3)/BS_B[0:3] negated GPCM write access CSNT = 0 (MAX = 0.00 × B1 + 9.00)                                                               | _     | 9.00  | _     | 9.00  | _     | 9.00  | _      | 9.00  | ns    |
| B28a   | CLKOUT falling edge to WE(0:3)/BS_B[0:3] negated GPCM write access TRLX = 0,1 CSNT = 1, EBDF = 0 (MAX = 0.25 × B1 + 6.80)                                                       | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80   | 10.50 | ns    |
| B28b   | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0,1 CSNT = 1 ACS = 10 or ACS = 11, EBDF = 0 (MAX = 0.25 × B1 + 6.80)                             | _     | 14.30 | _     | 13.00 | _     | 11.80 | _      | 10.50 | ns    |
| B28c   | CLKOUT falling edge to $\overline{WE}(0:3)/BS\_B[0:3]$ negated GPCM write access TRLX = 0,1 CSNT = 1 write access TRLX = 0,1 CSNT = 1, EBDF = 1 (MAX = 0.375 $\times$ B1 + 6.6) | 10.90 | 18.00 | 10.90 | 18.00 | 7.00  | 14.30 | 5.20   | 12.30 | ns    |
| B28d   | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0,1 CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 (MAX = 0.375 × B1 + 6.6)                           | _     | 18.00 | _     | 18.00 | _     | 14.30 | _      | 12.30 | ns    |
| B29    | $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to D(0:31),<br>DP(0:3) High-Z GPCM write access,<br>CSNT = 0, EBDF = 0<br>(MIN = 0.25 × B1 - 2.00)                               | 5.60  | _     | 4.30  | _     | 3.00  | _     | 1.80   | _     | ns    |
| B29a   | $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to D(0:31),<br>DP(0:3) High-Z GPCM write access,<br>TRLX = 0, CSNT = 1, EBDF = 0<br>(MIN = 0.50 × B1 - 2.00)                     | 13.20 | _     | 10.50 | _     | 8.00  | _     | 5.60   | _     | ns    |
| B29b   | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3), High-Z GPCM write access, ACS = 00, TRLX = 0,1 & CSNT = 0 (MIN = 0.25 $\times$ B1 - 2.00)                                   | 5.60  | _     | 4.30  | _     | 3.00  | _     | 1.80   | _     | ns    |



### **Table 9. Bus Operation Timings (continued)**

| NI   | Characteristic                                                                                                                                                                                                                                          | 33 I  | ИHz | 40 N  | ИHz | 50 I  | ИHz | 66 MHz |     | llmit |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|--------|-----|-------|
| Num  | Characteristic                                                                                                                                                                                                                                          | Min   | Max | Min   | Max | Min   | Max | Min    | Max | Unit  |
| B29c | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0,<br>CSNT = 1, ACS = 10, or ACS = 11<br>EBDF = 0 (MIN = 0.50 × B1 - 2.00)                                                                                                           | 13.20 | _   | 10.50 |     | 8.00  | _   | 5.60   | _   | ns    |
| B29d | $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to D(0:31),<br>DP(0:3) High-Z GPCM write access,<br>TRLX = 1, CSNT = 1, EBDF = 0<br>(MIN = 1.50 × B1 - 2.00)                                                                                             | 43.50 |     | 35.50 | 1   | 28.00 |     | 20.70  | 1   | ns    |
| B29e | $\overline{\text{CS}}$ negated to D(0:31), DP(0:3) High-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11 EBDF = 0 (MIN = 1.50 $\times$ B1 - 2.00)                                                                                         | 43.50 | _   | 35.50 | _   | 28.00 | _   | 20.70  | _   | ns    |
| B29f | WE(0:3/BS_B[0:3]) negated to D(0:31),<br>DP(0:3) High-Z GPCM write access,<br>TRLX = 0, CSNT = 1, EBDF = 1<br>(MIN = 0.375 × B1 - 6.30)                                                                                                                 | 5.00  | _   | 3.00  | _   | 1.10  | _   | 0.00   | _   | ns    |
| B29g | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 0,<br>CSNT = 1 ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 × B1 - 6.30)                                                                                                           | 5.00  | _   | 3.00  |     | 1.10  | _   | 0.00   |     | ns    |
| B29h | WE(0:3)/BS_B[0:3] negated to D(0:31),<br>DP(0:3) High-Z GPCM write access,<br>TRLX = 1, CSNT = 1, EBDF = 1<br>(MIN = 0.375 × B1 - 3.30)                                                                                                                 | 38.40 | _   | 31.10 | _   | 24.20 | _   | 17.50  | _   | ns    |
| B29i | CS negated to D(0:31), DP(0:3) High-Z<br>GPCM write access, TRLX = 1,<br>CSNT = 1, ACS = 10 or ACS = 11,<br>EBDF = 1 (MIN = 0.375 × B1 - 3.30)                                                                                                          | 38.40 | _   | 31.10 | _   | 24.20 | _   | 17.50  | _   | ns    |
| B30  | $\overline{\text{CS}}$ , $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to A(0:31), BADDR(28:30) invalid GPCM write access $^8$ (MIN = 0.25 × B1 – 2.00)                                                                                                | 5.60  | _   | 4.30  | _   | 3.00  | _   | 1.80   | _   | ns    |
| B30a | WE(0:3)/BS_B[0:3] negated to A(0:31), BADDR(28:30) invalid GPCM, write access, TRLX = 0, CSNT = 1, CS negated to A(0:31) invalid GPCM write access TRLX = 0, CSNT = 1 ACS = 10, or ACS == 11, EBDF = 0 (MIN = 0.50 × B1 - 2.00)                         | 13.20 | _   | 10.50 | _   | 8.00  | _   | 5.60   | _   | ns    |
| B30b | WE(0:3)/BS_B[0:3] negated to A(0:31) Invalid GPCM BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT = 1. $\overline{CS}$ negated to A(0:31) invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10, or ACS == 11 EBDF = 0 (MIN = 1.50 × B1 - 2.00) | 43.50 | _   | 35.50 | _   | 28.00 | _   | 20.70  | _   | ns    |



### **Table 9. Bus Operation Timings (continued)**

| Nicora | Observatoristis                                                                                                                                                                                                               | 33 [  | ИНz   | 40 N  | ЛНz   | 50 I  | ИНz   | 66 1  | ИНz   | 11!4 |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Num    | Characteristic                                                                                                                                                                                                                | Min   | Max   | Min   | Max   | Min   | Max   | Min   | Max   | Unit |
| B30c   | WE(0:3)/BS_B[0:3] negated to A(0:31), BADDR(28:30) invalid GPCM write access, TRLX = 0, CSNT = 1. CS negated to A(0:31) invalid GPCM write access, TRLX = 0, CSNT = 1 ACS = 10, ACS == 11, EBDF = 1 (MIN = 0.375 × B1 - 3.00) | 8.40  | _     | 6.40  |       | 4.50  | _     | 2.70  | _     | ns   |
| B30d   | WE(0:3)/BS_B[0:3] negated to A(0:31), BADDR(28:30) invalid GPCM write access TRLX = 1, CSNT =1, CS negated to A(0:31) invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or 11, EBDF = 1                                  | 38.67 | _     | 31.38 |       | 24.50 | _     | 17.83 | _     | ns   |
| B31    | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 6.00$ )                                                            | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B31a   | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MAX = $0.25 \times \text{B1} + 6.80$ )                                                            | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B31b   | CLKOUT rising edge to $\overline{\text{CS}}$ valid, as requested by control bit CST2 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 8.00$ )                                                             | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |
| B31c   | CLKOUT rising edge to $\overline{\text{CS}}$ valid, as requested by control bit CST3 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.30)                                                                            | 7.60  | 13.80 | 6.30  | 12.50 | 5.00  | 11.30 | 3.80  | 10.00 | ns   |
| B31d   | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM EBDF = 1 (MAX = 0.375 × B1 + 6.6)                                                                  | 13.30 | 18.00 | 11.30 | 16.00 | 9.40  | 14.10 | 7.60  | 12.30 | ns   |
| B32    | CLKOUT falling edge to $\overline{BS}$ valid, as requested by control bit BST4 in the corresponding word in the UPM (MAX = $0.00 \times B1 + 6.00$ )                                                                          | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B32a   | CLKOUT falling edge to $\overline{\text{BS}}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 (MAX = $0.25 \times \text{B1} + 6.80$ )                                                  | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80  | 10.50 | ns   |
| B32b   | CLKOUT rising edge to BS valid, as requested by control bit BST2 in the corresponding word in the UPM (MAX = 0.00 × B1 + 8.00)                                                                                                | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |



**Table 9. Bus Operation Timings (continued)** 

| N1   | Observatoristis                                                                                                                                                                    | 33 I  | ИНz   | 40 I  | ИНz   | 50 I  | ИНz   | 66 I | ИНz   | 11!4 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|------|-------|------|
| Num  | Characteristic                                                                                                                                                                     | Min   | Max   | Min   | Max   | Min   | Max   | Min  | Max   | Unit |
| B32c | CLKOUT rising edge to $\overline{BS}$ valid, as requested by control bit BST3 in the corresponding word in the UPM (MAX = $0.25 \times B1 + 6.80$ )                                | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80 | 10.50 | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 1 (MAX = 0.375 × B1 + 6.60)                            | 13.30 | 18.00 | 11.30 | 16.00 | 9.40  | 14.10 | 7.60 | 12.30 | ns   |
| B33  | CLKOUT falling edge to GPL valid, as requested by control bit GxT4 in the corresponding word in the UPM (MAX = 0.00 × B1 + 6.00)                                                   | 1.50  | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | 1.50 | 6.00  | ns   |
| B33a | CLKOUT rising edge to GPL valid, as requested by control bit GxT3 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.80)                                                    | 7.60  | 14.30 | 6.30  | 13.00 | 5.00  | 11.80 | 3.80 | 10.50 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = 0.25 $\times$ B1 $-$ 2.00)        | 5.60  | _     | 4.30  | _     | 3.00  | _     | 1.80 | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = $0.50 \times \text{B1} - 2.00$ )  | 13.20 | _     | 10.50 | _     | 8.00  | _     | 5.60 | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = 0.75 × B1 - 2.00)                                 | 20.70 | _     | 16.70 | _     | 13.00 | _     | 9.40 | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{\text{CS}}$ valid, as requested by control bit BST4 in the corresponding word in the UPM (MIN = 0.25 × B1 - 2.00)                              | 5.60  | _     | 4.30  | _     | 3.00  | _     | 1.80 | _     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to BS valid, as requested by BST1 in the corresponding word in the UPM (MIN = 0.50 × B1 - 2.00)                                                 | 13.20 | _     | 10.50 | _     | 8.00  | _     | 5.60 | _     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid, as requested by control bit BST2 in the corresponding word in the UPM (MIN = 0.75 $\times$ B1 $-$ 2.00)        | 20.70 | _     | 16.70 | _     | 13.00 | _     | 9.40 | _     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{GPL}}$ valid, as requested by control bit GxT4 in the corresponding word in the UPM (MIN = $0.25 \times \text{B1} - 2.00$ ) | 5.60  | _     | 4.30  | _     | 3.00  | _     | 1.80 | _     | ns   |



#### **Table 9. Bus Operation Timings (continued)**

| Num | Characteristic                                                                                          | 33 [ | ИНz | 40 I | ИHz | 50 I | ИНz | 66 MHz |     | Unit  |
|-----|---------------------------------------------------------------------------------------------------------|------|-----|------|-----|------|-----|--------|-----|-------|
| Num | Gilalacteriotic                                                                                         | Min  | Max | Min  | Max | Min  | Max | Min    | Max | Oiiit |
| B37 | UPWAIT valid to CLKOUT falling edge <sup>9</sup> (MIN = 0.00 × B1 + 6.00)                               | 6.00 | _   | 6.00 | _   | 6.00 | _   | 6.00   | _   | ns    |
| B38 | CLKOUT falling edge to UPWAIT valid $^9$ (MIN = $0.00 \times B1 + 1.00$ )                               | 1.00 | _   | 1.00 | _   | 1.00 | _   | 1.00   | _   | ns    |
| B39 | AS valid to CLKOUT rising edge <sup>10</sup> (MIN = 0.00 × B1 + 7.00)                                   | 7.00 | _   | 7.00 | _   | 7.00 | _   | 7.00   | _   | ns    |
| B40 | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge (MIN = 0.00 × B1 + 7.00)                  | 7.00 | _   | 7.00 | _   | 7.00 | _   | 7.00   | _   | ns    |
| B41 | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time) (MIN = $0.00 \times \text{B1} + 7.00$ ) | 7.00 | _   | 7.00 | _   | 7.00 | _   | 7.00   | _   | ns    |
| B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 2.00$ )  | 2.00 | _   | 2.00 | _   | 2.00 | _   | 2.00   | _   | ns    |
| B43 | AS negation to memory controller signals negation (MAX = TBD)                                           | _    | TBD | _    | TBD | _    | TBD | _      | TBD | ns    |

If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time) the maximum allowed jitter on EXTAL can be up to 2%.

 $<sup>^2\,\,</sup>$  For part speeds above 50 MHz, use 9.80 ns for B11a.

The timing required for  $\overline{BR}$  input is relevant when the MPC853T is selected to work with the internal bus arbiter. The timing for  $\overline{BG}$  input is relevant when the MPC853T is selected to work with the external bus arbiter.

<sup>&</sup>lt;sup>4</sup> For part speeds above 50 MHz, use 2 ns for B17.

The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>&</sup>lt;sup>6</sup> For part speeds above 50 MHz, use 2 ns for B19.

The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the UPM in the memory controller for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.

<sup>&</sup>lt;sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 18.

<sup>&</sup>lt;sup>10</sup> The  $\overline{\text{AS}}$  signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 21.



Figure 3 provides the control timing diagram.



- A Maximum output delay specification
- (B) Minimum output hold time
- C Minimum input setup time specification
- D Minimum input hold time specification

Figure 3. Control Timing

Figure 4 provides the timing for the external clock.



Figure 4. External Clock Timing



Figure 5 provides the timing for the synchronous output signals.



Figure 5. Synchronous Output Signals Timing

Figure 6 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 6. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing

MPC853T Hardware Specification, Rev. 1 Freescale Semiconductor 23



Figure 7 provides the timing for the synchronous input signals.



Figure 7. Synchronous Input Signals Timing

Figure 8 provides normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 8. Input Data Timing in Normal Case



Figure 9 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 9. Input Data Timing When Controlled by the UPM in the Memory Controller and DLT3 = 1

Figure 10 through Figure 13 provide the timing for the external bus read controlled by various GPCM factors.



Figure 10. External Bus Read Timing (GPCM Controlled—ACS = 00)