

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 3.3V/2.5V LVCMOS 1:12 Clock Fanout Buffer

The MPC9448 is a 3.3V or 2.5V compatible, 1:12 clock fanout buffer targeted for high performance clock tree applications. With output frequencies up to 350 MHz and output skews less than 150 ps, the device meets the needs of most demanding clock applications.

- 12 LVCMOS compatible clock outputs
- Selectable LVCMOS and differential LVPECL compatible clock inputs
- · Maximum clock frequency of 350 MHz
- · Maximum clock skew of 150 ps
- Synchronous output stop in logic low state eliminates output runt pulses
- High-impedance output control
- 3.3V or 2.5V power supply
- Drives up to 24 series terminated clock lines
- Ambient temperature range –40°C to +85°C
- 32-Lead LQFP packaging
- Supports clock distribution in networking, telecommunication and computing applications
- Pin and function compatible to MPC948

**Functional Description** 

The MPC9448 is specifically designed to distribute LVCMOS compatible clock signals up to a frequency of 350 MHz. Each output provides a precise copy of the input signal with a near zero skew. The outputs buffers support driving of  $50\Omega$  terminated transmission lines on the incident edge: each output is capable of driving either one parallel terminated or two series terminated transmission lines.

### **MPC9448**

Order Number: MPC9448/D

Rev 3, 04/2003

LOW VOLTAGE 3.3V/2.5V LVCMOS 1:12 CLOCK FANOUT BUFFER



FA SUFFIX 32-LEAD LQFP PACKAGE CASE 873A

Two selectable, independent clock inputs are available, providing support of LVCMOS and differential LVPECL clock distribution systems. The MPC9448 CLK\_STOP control is synchronous to the falling edge of the input clock. It allows the start and stop of the output clock signal only in a logic low state, thus eliminating potential output runt pulses. Applying the OE control will force the outputs into high–impedance mode.

All inputs have an internal pull—up or pull—down resistor preventing unused and open inputs from floating. The device supports a 2.5V or 3.3V power supply and an ambient temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. The MPC9448 is pin and function compatible but performance—enhanced to the MPC948.





Figure 1. Logic Diagram

Figure 2. 32–Lead Package Pinout (Top View)

**Table 1. FUNCTION TABLE** 

| Control  | Default | 0                                                    | 1                   |
|----------|---------|------------------------------------------------------|---------------------|
| CLK_SEL  | 1       | PECL differential input selected                     | CCLK input selected |
| OE       | 1       | Outputs disabled (high-impedance state) <sup>1</sup> | Outputs enabled     |
| CLK_STOP | 1       | Outputs synchronously stopped in logic low state     | Outputs active      |

<sup>1.</sup> OE=0 will high-impedance tristate all outputs independent on CLK\_STOP.

#### **Table 2. PIN CONFIGURATION**

| Pin        | I/O    | Туре   | Function                                                                                                                       |
|------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------|
| PCLK, PCLK | Input  | LVPECL | Clock signal input                                                                                                             |
| CCLK       | Input  | LVCMOS | Alternative clock signal input                                                                                                 |
| CLK_SEL    | Input  | LVCMOS | Clock input select                                                                                                             |
| CLK_STOP   | Input  | LVCMOS | Clock output enable/disable                                                                                                    |
| OE         | Input  | LVCMOS | Output enable/disable (high-impedance tristate)                                                                                |
| Q0-11      | Output | LVCMOS | Clock outputs                                                                                                                  |
| GND        | Supply | Ground | Negative power supply (GND)                                                                                                    |
| VCC        | Supply | VCC    | Positive power supply for I/O and core. All $V_{CC}$ pins must be connected to the positive power supply for correct operation |

#### Table 3. ABSOLUTE MAXIMUM RATINGS\*

| Symbol            | Parameter                 | Min         | Max                   | Unit |
|-------------------|---------------------------|-------------|-----------------------|------|
| VCC               | Supply Voltage            | -0.3        | 3.9                   | V    |
| V <sub>IN</sub>   | DC Input Voltage          | -0.3        | V <sub>CC</sub> + 0.3 | V    |
| Vout              | DC Output Voltage         | -0.3        | V <sub>CC</sub> + 0.3 | V    |
| I <sub>IN</sub>   | DC Input Current          |             | ±20                   | mA   |
| lout              | DC Output Current         |             | ±50                   | mA   |
| T <sub>Stor</sub> | Storage Temperature Range | <b>–</b> 65 | 125                   | °C   |

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied.

#### **Table 4. GENERAL SPECIFICATIONS**

| Symbol          | Characteristic                    | Min  | Тур                 | Max | Unit | Condition  |
|-----------------|-----------------------------------|------|---------------------|-----|------|------------|
| VTT             | Output Termination Voltage        |      | V <sub>CC</sub> ÷ 2 |     | V    |            |
| MM              | ESD Protection (Machine Model)    | 200  |                     |     | V    |            |
| HBM             | ESD Protection (Human Body Model) | 2000 |                     |     | V    |            |
| LU              | Latch-up Immunity                 | 200  |                     |     | mA   |            |
| C <sub>PD</sub> | Power Dissipation Capacitance     |      | 10                  |     | pF   | Per Output |
| C <sub>IN</sub> | Input Capacitance                 |      | 4.0                 |     | pF   | Inputs     |

#### Table 5. DC CHARACTERISTICS ( $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40$ °C to +85°C)

| Symbol                        | Characteristic                   |      | Min  | Тур | Max                   | Unit   | Condition                                                     |
|-------------------------------|----------------------------------|------|------|-----|-----------------------|--------|---------------------------------------------------------------|
| VIH                           | Input HIGH Voltage               |      | 2.0  |     | V <sub>CC</sub> + 0.3 | V      | LVCMOS                                                        |
| V <sub>IL</sub>               | Input LOW Voltage                |      | -0.3 |     | 0.8                   | V      | LVCMOS                                                        |
| VPP                           | Peak-to-Peak Input Voltage       | PCLK | 250  |     |                       | mV     | LVPECL                                                        |
| V <sub>CMR</sub> <sup>a</sup> | Common Mode Range                | PCLK | 1.1  |     | V <sub>CC</sub> - 0.6 | V      | LVPECL                                                        |
| I <sub>IN</sub>               | Input Current <sup>b</sup>       |      |      |     | 300                   | μΑ     | V <sub>IN</sub> = V <sub>CC</sub> or GND                      |
| VOH                           | Output HIGH Voltage              |      | 2.4  |     |                       | V      | I <sub>OH</sub> = -24mA <sup>c</sup>                          |
| V <sub>OL</sub>               | Output LOW Voltage               |      |      |     | 0.55<br>0.30          | V<br>V | I <sub>OL</sub> = 24mA <sup>C</sup><br>I <sub>OL</sub> = 12mA |
| Z <sub>OUT</sub>              | Output Impedance                 |      |      | 17  |                       | Ω      |                                                               |
| ICCQd                         | Maximum Quiescent Supply Current |      |      |     | 2.0                   | mA     | All V <sub>CC</sub> Pins                                      |

a. V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (DC) specification.

b. Input pull-up / pull-down resistors influence input current.

c. The MPC9448 is capable of driving  $50\Omega$  transmission lines on the incident edge. Each output drives one  $50\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives up to two  $50\Omega$  series terminated transmission lines (for VCC=3.3V) or one  $50\Omega$  series terminated transmission line (for VCC=2.5V).

d.  $I_{CCQ}$  is the DC current consumption of the device with all outputs open and the input in its default state or open.

Table 6. AC CHARACTERISTICS  $(V_{CC} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)^2$ 

| Symbol                                     | Characteris                    | stics                             | Min        | Тур | Max                  | Unit     | Condition               |
|--------------------------------------------|--------------------------------|-----------------------------------|------------|-----|----------------------|----------|-------------------------|
| fref                                       | Input Frequency                |                                   | 0          |     | 350                  | MHz      |                         |
| fMAX                                       | Maximum Output Frequency       |                                   | 0          |     | 350                  | MHz      |                         |
| VPP                                        | Peak-to-peak input voltage     | PCLK                              | 400        |     | 1000                 | mV       | LVPECL                  |
| V <sub>CMR</sub> b                         | Common Mode Range              | PCLK                              | 1.3        |     | V <sub>CC</sub> -0.8 | V        | LVPECL                  |
| <sup>t</sup> P, REF                        | Reference Input Pulse Width    |                                   | 1.4        |     |                      | ns       |                         |
| t <sub>r</sub> , t <sub>f</sub>            | CCLK Input Rise/Fall Time      |                                   |            |     | 1.0 <sup>C</sup>     | ns       | 0.8 to 2.0V             |
| <sup>†</sup> PLH/HL<br><sup>†</sup> PLH/HL | Propagation delay              | PCLK to any Q<br>CCLK to any Q    | 1.6<br>1.3 |     | 3.6<br>3.3           | ns<br>ns |                         |
| <sup>t</sup> PLZ, HZ                       | Output Disable Time            |                                   |            |     | 11                   | ns       |                         |
| <sup>t</sup> PZL, LZ                       | Output Enable Time             |                                   |            |     | 11                   | ns       |                         |
| tS                                         | Setup time                     | CCLK to CLK_STOP PCLK to CLK_STOP | 0.0<br>0.0 |     |                      | ns<br>ns |                         |
| tΗ                                         | Hold time                      | CCLK to CLK_STOP PCLK to CLK_STOP | 1.0<br>1.5 |     |                      | ns<br>ns |                         |
| tsk(O)                                     | Output-to-output Skew          |                                   |            |     | 150                  | ps       |                         |
| t <sub>sk(PP)</sub>                        | Device-to-device Skew          | PCLK or CCLK to any Q             |            |     | 2.0                  | ns       |                         |
| t <sub>SK(P)</sub>                         | Output pulse skew <sup>d</sup> | Using CCLK<br>Using PCLK          |            |     | 300<br>400           | ps<br>ps |                         |
| DCQ                                        | Output Duty Cycle              | f <sub>Q</sub> <170 MHz           | 45         | 50  | 55                   | %        | DC <sub>REF</sub> = 50% |
| t <sub>r</sub> , t <sub>f</sub>            | Output Rise/Fall Time          |                                   | 0.1        |     | 1.0                  | ns       | 0.55 to 2.4V            |

a. AC characteristics apply for parallel output termination of  $50\Omega$  to V<sub>TT</sub>.

Table 7. DC CHARACTERISTICS ( $V_{CC} = 2.5V \pm 5\%$ ,  $T_A = -40$ °C to +85°C)

| Symbol                        | Characteristics                  |      | Min  | Тур | Max                   | Unit | Condition                                    |
|-------------------------------|----------------------------------|------|------|-----|-----------------------|------|----------------------------------------------|
| VIH                           | Input high voltage               |      | 1.7  |     | V <sub>CC</sub> + 0.3 | V    | LVCMOS                                       |
| V <sub>IL</sub>               | Input low voltage                |      | -0.3 |     | 0.7                   | V    | LVCMOS                                       |
| VPP                           | Peak-to-peak input voltage       | PCLK | 250  |     |                       | mV   | LVPECL                                       |
| V <sub>CMR</sub> <sup>a</sup> | Common Mode Range                | PCLK | 1.0  |     | V <sub>CC</sub> -0.7  | V    | LVPECL                                       |
| IIN                           | Input current <sup>b</sup>       |      |      |     | 300                   | μΑ   | V <sub>IN</sub> =GND or V <sub>IN</sub> =VCC |
| VOH                           | Output High Voltage              |      | 1.8  |     |                       | V    | I <sub>OH</sub> = -15 mA <sup>C</sup>        |
| V <sub>OL</sub>               | Output Low Voltage               |      |      |     | 0.6                   | V    | I <sub>OL</sub> = 15 mA <sup>C</sup>         |
| Z <sub>OUT</sub>              | Output impedance                 |      |      | 19  |                       | Ω    |                                              |
| ICCQd                         | Maximum Quiescent Supply Current |      |      |     | 2.0                   | mA   | All V <sub>CC</sub> Pins                     |

a. V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (DC) specification.

b. V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> or V<sub>PP</sub> impacts t<sub>PLH/HL</sub> and t<sub>SK(PP)</sub>.

c. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications.

d. Output pulse skew is the absolute difference of the propagation delay times:  $|t_{pLH} - t_{pHL}|$ .

b. Input pull-up / pull-down resistors influence input current.

c. The MPC9448 is capable of driving  $50\Omega$  transmission lines on the incident edge. Each output drives one  $50\Omega$  parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, the device drives one  $50\Omega$  series terminated transmission lines at VCC=2.5V.

d. ICCQ is the DC current consumption of the device with all outputs open and the input in its default state or open.

Table 8. AC CHARACTERISTICS  $(V_{CC} = 2.5V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)^{a}$ 

| Symbol                          | Characteristics                                                                | Min        | Тур      | Max              | Unit     | Condition               |
|---------------------------------|--------------------------------------------------------------------------------|------------|----------|------------------|----------|-------------------------|
| fref                            | Input Frequency                                                                | 0          |          | 350              | MHz      |                         |
| fMAX                            | Maximum Output Frequency                                                       | 0          |          | 350              | MHz      |                         |
| VPP                             | Peak-to-peak input voltage PCLK                                                | 400        |          | 1000             | mV       | LVPECL                  |
| V <sub>CMR</sub> b              | Common Mode Range PCLK                                                         | 1.2        |          | VCC-0.8          | V        | LVPECL                  |
| <sup>t</sup> P, REF             | Reference Input Pulse Width                                                    | 1.4        |          |                  | ns       |                         |
| t <sub>r</sub> , t <sub>f</sub> | CCLK Input Rise/Fall Time                                                      |            |          | 1.0 <sup>C</sup> | ns       | 0.8 to 2.0V             |
| tPLH/HL<br>tPLH/HL              | Propagation delay PCLK to any Q CCLK to any Q                                  | 1.5<br>1.7 |          | 4.2<br>4.4       | ns<br>ns |                         |
| <sup>†</sup> PLZ, HZ            | Output Disable Time                                                            |            |          | 11               | ns       |                         |
| <sup>t</sup> PZL, LZ            | Output Enable Time                                                             |            |          | 11               | ns       |                         |
| ts                              | Setup time CCLK to CLK_STOP PCLK to CLK_STOP                                   | 0.0<br>0.0 |          |                  | ns<br>ns |                         |
| tH                              | Hold time CCLK to CLK_STOP PCLK to CLK_STOP                                    | 1.0<br>1.5 |          |                  | ns<br>ns |                         |
| tsk(O)                          | Output-to-output Skew                                                          |            |          | 150              | ps       |                         |
| tsk(PP)                         | Device-to-device Skew PCLK or CCLK to any Q                                    |            |          | 2.7              | ns       |                         |
| tSK(p)                          | Output pulse skew <sup>d</sup> Using CCLK Using PCLK                           |            |          | 200<br>300       | ps<br>ps |                         |
| DCQ                             | Output Duty Cycle $f_Q$ < 350 MHz and using CCLK $f_Q$ <200 MHz and using PCLK | 45<br>45   | 50<br>50 | 55<br>55         | %<br>%   | DC <sub>REF</sub> = 50% |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                                          | 0.1        |          | 1.0              | ns       | 0.6 to 1.8V             |

<sup>a. AC characteristics apply for parallel output termination of 50Ω to V<sub>TT</sub>.
b. V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> range</sup> and the input swing lies within the Vpp (AC) specification. Violation of V<sub>CMR</sub> or Vpp impacts tp<sub>LH/HL</sub> and t<sub>SK(PP)</sub>.

c. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input

pulse width, output duty cycle and maximum frequency specifications.

d. Output pulse skew is the absolute difference of the propagation delay times:  $|t_{pLH} - t_{pHL}|$ .

#### **APPLICATIONS INFORMATION**

Figure 3. Output Clock Stop (CLK\_STOP) Timing Diagram



#### **Driving Transmission Lines**

The MPC9448 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user, the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of  $17\Omega$  (V<sub>CC</sub>=3.3V), the outputs can drive either parallel or series terminated transmission lines. For more information on transmission lines, the reader is referred to Motorola application note AN1091. In most high performance clock networks, point—to—point distribution of signals is the method of choice. In a point—to—point scheme, either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a  $50\Omega$  resistance to  $V_{CC}\div2$ .



Figure 4. Single versus Dual Transmission Lines

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC9448 clock driver. For the series terminated case, however, there is no DC current draw; thus, the outputs can drive multiple series terminated lines. Figure 4 "Single versus Dual Transmission Lines" illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme, the fanout of the MPC9448 clock driver is effectively doubled due to its capability to drive multiple lines at  $V_{\rm CC}$ =3.3V.



Figure 5. Single versus Dual Line Termination Waveforms

The waveform plots in Figure 5 "Single versus Dual Line Termination Waveforms" show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the MPC9448 output buffer is more than sufficient to drive  $50\Omega$  transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC9448. The output waveform in Figure 5 "Single versus Dual Line Termination Waveforms" shows a step in the waveform; this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the  $33\Omega$  series resistor plus the output impedance does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

$$\begin{array}{l} V_L = V_S \; (\; Z_0 \div (R_S + R_0 \; + Z_0)) \\ Z_0 = \; 50\Omega \; || \; 50\Omega \\ R_S = \; 33\Omega \; || \; 33\Omega \\ R_0 = \; 17\Omega \\ V_L = \; 3.0 \; (\; 25 \div (16.5 + 17 + 25)) \\ = \; 1.28V \end{array}$$

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.5V. It will then increment towards the quiescent 3.0V in steps separated by one round trip delay (in this case 4.0ns).

Since this step is well above the threshold region it will not cause any false clock triggering; however, designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines, the situation in Figure 6 "Optimized Dual Line Termination" should be used. In this case, the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.



Figure 6. Optimized Dual Line Termination

## Power Consumption of the MPC9448 and Thermal Management

The MPC9448 AC specification is guaranteed for the entire operating frequency range up to 350 MHz. The MPC9448 power consumption and the associated long-term reliability may decrease the maximum frequency limit, depending on operating conditions such as clock frequency, supply voltage, output loading, ambient temperture, vertical convection and thermal conductivity of package and board. This section describes the impact of these parameters on the junction temperature and gives a guideline to estimate the MPC9448 die junction temperature and the associated device reliability. For a complete analysis of power consumption as a function of operating conditions and associated long term device reliability please refer to the application note AN1545. According the AN1545, the long-term device reliability is a function of the die junction temperature:

Table 9. Die junction temperature and MTBF

| Junction temperature (°C) | MTBF (Years) |
|---------------------------|--------------|
| 100                       | 20.4         |
| 110                       | 9.1          |
| 120                       | 4.2          |
| 130                       | 2.0          |

Increased power consumption will increase the die junction temperature and impact the device reliability (MTBF). According to the system-defined tolerable MTBF, the die junction temperature of the MPC9448 needs to be controlled and the thermal impedance of the board/package should be optimized. The power dissipated in the MPC9448 is represented in equation 1.

Where  $I_{CCQ}$  is the static current consumption of the MPC9448,  $C_{PD}$  is the power dissipation capacitance per output,  $(M)\Sigma C_L$  represents the external capacitive output load, N is the number of active outputs (N is always 12 in case of the MPC9448). The MPC9448 supports driving transmission lines to maintain high signal integrity and tight timing parameters. Any transmission line will hide the lumped capacitive load at the end of the board trace, therefore,  $\Sigma C_L$  is zero for controlled transmission line systems and can be eliminated from equation 1. Using parallel termination output termination results in equation 2 for power dissipation.

In equation 2, P stands for the number of outputs with a parallel or the venin termination, VoL, IoL, VoH and IoH are a function of the output termination technique and DcQ is the clock signal duty cyle. If transmission lines are used  $\Sigma C_L$  is zero in equation 2 and can be eliminated. In general, the use of controlled transmission line techniques eliminates the impact of the lumped capacitive loads at the end lines and greatly reduces the power dissipation of the device. Equation 3 describes the die junction temperature TJ as a function of the power consumption.

Where R<sub>thja</sub> is the thermal impedance of the package (junction to ambient) and T<sub>A</sub> is the ambient temperature. According to Table 9, the junction temperature can be used to estimate the long-term device reliability. Further, combining equation 1 and equation 2 results in a maximum operating frequency for the MPC9448 in a series terminated transmission line system, equation 4.

$$\begin{split} P_{TOT} &= \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_L \right) \right] \cdot V_{CC} \end{split} \qquad \qquad \text{Equation 1} \\ P_{TOT} &= V_{CC} \cdot \left[ I_{CCQ} + V_{CC} \cdot f_{CLOCK} \cdot \left( N \cdot C_{PD} + \sum_{M} C_L \right) \right] + \sum_{P} \left[ DC_Q \cdot I_{OH} \cdot \left( V_{CC} - V_{OH} \right) + \left( 1 - DC_Q \right) \cdot I_{OL} \cdot V_{OL} \right] \text{Equation 2} \\ T_J &= T_A + P_{TOT} \cdot R_{thja} & \text{Equation 3} \\ f_{CLOCK,MAX} &= \frac{1}{C_{PD} \cdot N \cdot V_{CC}^2} \cdot \left[ \frac{T_{J,MAX} - T_A}{R_{thja}} - \left( I_{CCQ} \cdot V_{CC} \right) \right] & \text{Equation 4} \end{split}$$

 $T_{J,MAX}$  should be selected according to the MTBF system requirements and Table 9.  $R_{thja}$  can be derived from Table 10. The  $R_{thja}$  represent data based on 1S2P boards, using 2S2P boards will result in a lower thermal impedance than indicated below.

Table 10. Thermal package impedance of the 32LQFP

| Convection, LFPM | R <sub>thja</sub> (1P2S<br>board), °C/W | R <sub>thja</sub> (2P2S<br>board), °C/W |
|------------------|-----------------------------------------|-----------------------------------------|
| Still air        | 86                                      | 61                                      |
| 100 lfpm         | 76                                      | 56                                      |
| 200 lfpm         | 71                                      | 54                                      |
| 300 lfpm         | 68                                      | 53                                      |
| 400 lfpm         | 66                                      | 52                                      |
| 500 lfpm         | 60                                      | 49                                      |

If the calculated maximum frequency is below 350 MHz, it becomes the upper clock speed limit for the given application conditions. The following eight derating charts describe the safe frequency operation range for the MPC9448. The charts were calculated for a maximum tolerable die junction temperature of 110°C (120°C), corresponding to an estimated MTBF of 9.1 years (4 years), a supply voltage of 3.3V and series terminated transmission line or capacitive loading. Depending on a given set of these operating conditions and the available device convection a decision on the maximum operating frequency can be made.



Figure 7. Maximum MPC9448 frequency, V<sub>CC</sub> = 3.3V, MTBF 9.1 years, driving series terminated transmission lines, 2s2p board

Figure 8. Maximum MPC9448 frequency, V<sub>CC</sub> = 3.3V, MTBF 9.1 years, 4 pF load per line, 2s2p board





Figure 9. No maximum frequency limitation for V<sub>CC</sub> = 3.3V, MTBF 4 years, driving series terminated transmission lines, 2s2p board

Figure 10. Maximum MPC9448 frequency, V<sub>CC</sub> = 3.3V, MTBF 4 years, 4 pF load per line, 2s2p board

#### The Following Figures Illustrate the Measurement Reference for the MPC9448 Clock Driver Circuit



Figure 11. CCLK MPC9448 AC Test Reference for  $V_{CC}$  = 3.3V and  $V_{CC}$  = 2.5V



Figure 12. PCLK MPC9448 AC Test Reference



Figure 13. Propagation Delay (tpp) Test Reference



The pin-to-pin skew is defined as the worst case difference in propagation delay between any similar delay path within a single device

Figure 15. Output-to-Output Skew tSK(LH, HL)



The time from the output controlled edge to the non–controlled edge, divided by the time between output controlled edges, expressed as a percentage

Figure 17. Output Duty Cycle (DC)



The variation in cycle time of a signal between adjacent cycles, over a random sample of adjacent cycle pairs

Figure 19. Cycle-to-Cycle Jitter



Figure 14. Propagation Delay (tpp) Test Reference



Figure 16. Output Pulse Skew (tSK(P)) Test Reference



Figure 18. Output Transition Time Test Reference



Figure 20. Setup and Hold Time (ts, th) Test Reference

#### **OUTLINE DIMENSIONS**



Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola Inc. 2003

#### **HOW TO REACH US:**

USA/EUROPE/LOCATIONS NOT LISTED:

TECHNICAL INFORMATION CENTER:

1-800-521-6274 or 480-768-2130

**JAPAN**: Motorola Japan Ltd.; SPS, Technical Information Center, 3–20–1, Minami–Azabu, Minato–ku, Tokyo 106–8573 Japan 81–3–3440–3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2, Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852–26668334

HOME PAGE: http://motorola.com/semiconductors



MPC9448/D