

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers

**MPC9824** 

PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016

DATASHEET

The MPC9824 is a PLL based clock generator specifically designed for Freescale Microprocessor and Microcontroller applications including the PowerPC and PowerQUICC. This device generates the microprocessor input clock and other microprocessor system and bus clocks at any one of eight output frequencies. These frequencies include 33, 50, 66, 100, 125, 133.33, 166.66 and 200 MHz. The device offers six low skew clock outputs plus the three reference outputs. The clock input reference is 25 MHz and may be derived from an external source of by the addition of a 25 MHz crystal to the on-chip crystal oscillator. The extended temperature range of the MPC9824 supports telecommunication and networking requirements.

#### **Features**

- 6 LVCMOS outputs for processor and other system circuitry
- 3 Buffered 25 MHz reference clock outputs
- · Crystal oscillator or external reference input
- 25 MHz Input reference frequency
- Selectable output frequencies = 33.33, 50, 66.66, 100, 125, 133.33, 166.66, or 200 MHz
- Low cycle-to-cycle and period jitter
- Package = 32 lead LQFP
- 3.3 V supply
- · Supports computing, networking, telecommunications applications
- Ambient temperature range -40°C to +85°C
- For functional replacement use 8T49N285A

# MPC9824

### MICROPROCESSOR CLOCK GENERATOR



### **Functional Description**

The MPC9824 uses a PLL with a 25 MHz input reference frequency to generate a single bank of 6 configurable LVCMOS output clocks. The output frequency of this bank is configurable by three FSEL pins. The 25 MHz reference may be either an external frequency source or a 25 MHz crystal. The 25 MHz crystal is directly connected to the XTAL\_IN and XTAL\_OUT pins with no additional components required. An external reference may be applied to the XTAL\_IN pin with the XTAL\_OUT pin left floating. The input reference, whether provided by a crystal or an external input is also directly buffered to a second bank of 3 LVCMOS outputs. These outputs may be used as the clock source for processor I/O applications such as an Ethernet PHY.

1

The MPC9824 is packaged in a 32 lead LQFP package.



Figure 1. MPC9824 Logic Diagram

Table 1. Pin configuration

| Pin                            | I/O    | Туре   | Function                                                    |
|--------------------------------|--------|--------|-------------------------------------------------------------|
| QA0, QA1, QA2<br>QA3, QA4, QA5 | Output | LVCMOS | Clock Outputs                                               |
| QREF0, QREF1,<br>QREF2         | Output | LVCMOS | Reference Output (25 MHz)                                   |
| XTAL_IN                        | Input  | LVCMOS | Crystal Oscillator Input Pin                                |
| XTAL_OUT                       | Output | LVCMOS | Crystal Oscillator Output Pin                               |
| REF_IN                         | Input  | LVCMOS | External Reference Input (internal pull-down)               |
| SEL_XTAL                       | Input  | LVCMOS | Selects between XTAL or External Source (internal pull-up)  |
| FSEL0<br>FSEL1<br>FSEL2        | Input  | LVCMOS | Configures Bank A Clock Output Frequency (internal pull-up) |
| BYPASS                         | Input  | LVCMOS | Test Mode to Bypass PLL (active low, internal pull-up)      |
| MR/OE                          | Input  | LVCMOS | Master Reset (internal pull-down)                           |
| $V_{DDA}$                      |        |        | Analog Supply, An external filter is recommended            |
| $V_{DD}$                       | _      | _      | 3.3 V Supply                                                |
| GND                            | _      | _      | Ground                                                      |

**Table 2. FSEL Function Table** 

| FSEL0 | FSEL1 | FSEL2 | VCO<br>Frequency | Output<br>Frequency |
|-------|-------|-------|------------------|---------------------|
| 0     | 0     | 0     | 400              | 33.33 MHz           |
| 0     | 0     | 1     | 400              | 66.66 MHz           |
| 0     | 1     | 0     | 400              | 50 MHz              |
| 0     | 1     | 1     | 400              | 100 MHz             |
| 1     | 0     | 0     | 500              | 125 MHz             |
| 1     | 0     | 1     | 500              | 166.66 MHz          |
| 1     | 1     | 0     | 400              | 133.33 MHz          |
| 1     | 1     | 1     | 400              | 200 MHz             |

**Table 3. Function Table** 

| Control  | 0                  | 1                |
|----------|--------------------|------------------|
| SEL_XTAL | External Reference | Crystal Input    |
| BYPASS   | PLL Bypassed       | Normal Operation |
| MR/OE    | Normal             | Reset            |



Figure 2. MPC9824 32-Lead LQFP Package Pinout (Top View)

#### **MPC9824 OPERATION**

#### **Crystal Oscillator**

The MPC9824 features a fully integrated Pierce oscillator to minimize system implementation costs. The MPC9824 may be operated with a 25 MHz crystal without other components. For operation without external components, the crystal selection should be of a 25 MHz parallel resonant type with a load specification of CL = 10 pF. See Table 4 for complete crystal specifications.

If more precise frequency control is desired, the addition of capacitors from each of the XTAL\_IN and XTAL\_OUT pins to ground may be used to trim the frequency as shown in Figure 3. In this case the recommended crystal should have a CL = 18 pF.

In either case the crystal should be located as close to the MPC9824 XTAL\_IN and XTAL\_OUT pins as possible to minimize any board level parasitic capacitance.

**Table 4. Crystal Specifications** 

| Parameter                           | Value              | Value (with trim caps) |
|-------------------------------------|--------------------|------------------------|
| Crystal Cut                         | Fundamental AT Cut | Fundamental AT Cut     |
| Resonance                           | Parallel Resonance | Parallel Resonance     |
| Shunt Capacitance (C <sub>O</sub> ) | 5–7 pF             | 5–7 pF                 |
| Load Capacitance (C <sub>L</sub> )  | 18 pF              | 18 pF                  |
| Equivalent Series Resistance (ESR)  | 20–50 Ω            | 20–50 Ω                |



Figure 3 Crystal with Trim Caps

\*NOTE: These are recommended values and are subject to change due to specific crystal paramter and board layout. Refer to ICS Application Notes for futher information on the crystal selection.

#### **Power-Supply Bypassing**

The MPC9824 should have all  $V_{DD}$  pins bypassed with 0.01  $\mu$ F capacitors and a minimum of one 1.0  $\mu$ F capacitor for the overall package. All capacitors should be located as close to the package as possible.

An external RC filter from  $V_{DD}$  to  $V_{DDA}$  is recommended as shown in Figure 4.



Figure 4. Power Supply Filter

Table 5. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Characteristics     | Min  | Max | Unit | Condition |
|------------------|---------------------|------|-----|------|-----------|
| $V_{DD}$         | Supply Voltage      | -0.3 | 3.8 | V    |           |
| I <sub>IN</sub>  | DC Input Current    |      | ±20 | mA   |           |
| I <sub>OUT</sub> | DC Output Current   |      | ±75 | mA   |           |
| T <sub>S</sub>   | Storage Temperature | -65  | 125 | °C   |           |

<sup>1.</sup> Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

**Table 6. General Specifications** 

| Symbol                            | Characteristics                   | Min  | Тур                 | Max | Unit | Condition  |
|-----------------------------------|-----------------------------------|------|---------------------|-----|------|------------|
| V <sub>TT</sub>                   | Output Termination Voltage        |      | V <sub>DD</sub> ÷ 2 |     | V    |            |
| MM                                | ESD Protection (Machine model)    | 200  |                     |     | V    |            |
| HBM                               | ESD Protection (Human body model) | 2000 |                     |     | V    |            |
| LU                                | Latch-Up Immunity                 | 200  |                     |     | mA   |            |
| C <sub>IN</sub>                   | Input Capacitance                 |      | 4                   |     | pF   | Inputs     |
| T <sub>C</sub>                    | Ambient Temperature               | -40  |                     | 85  | °C   |            |
| C <sub>PD</sub>                   | Power Dissipation Capacitance     |      | 10                  |     | pF   | Per output |
| R <sub>PU</sub> , R <sub>PD</sub> | Pull-up/Pull-down Resistance      |      |                     | 75  | ΚΩ   |            |

Table 7. DC Characteristics ( $V_{DD} = 3.3 \text{ V} \pm 5\%$ ,  $T_A = -40 ^{\circ}\text{C}$  to  $+85 ^{\circ}\text{C}$ )

| Symbol           | Characteristics                  | Min | Тур | Max                   | Unit | Condition                                |
|------------------|----------------------------------|-----|-----|-----------------------|------|------------------------------------------|
| V <sub>IH</sub>  | Input High Voltage (xtal_in)     | 2.4 |     | V <sub>DD</sub> + 0.3 | V    | Input threshold = V <sub>DD</sub> /2     |
| V <sub>IH</sub>  | Input High Voltage               | 2.0 |     | V <sub>DD</sub> + 0.3 | V    |                                          |
| V <sub>IL</sub>  | Input Low Voltage                |     |     | 0.8                   | V    | LVCMOS                                   |
| I <sub>IN</sub>  | Input Current <sup>(1)</sup>     |     |     | ±150                  | μА   | V <sub>IN</sub> = V <sub>DD</sub> or GND |
| V <sub>OH</sub>  | Output High Voltage              | 2.4 |     |                       | V    | I <sub>OH</sub> = -12 mA                 |
| V <sub>OL</sub>  | Output Low Voltage               |     |     | 0.4                   | V    | I <sub>OL</sub> = 12 mA                  |
| Z <sub>OUT</sub> | Output Impedance                 |     | 14  |                       | Ω    |                                          |
| I <sub>DD</sub>  | Maximum Quiescent Supply Current |     |     | 3.5                   | mA   | V <sub>DD</sub> pins, output not loaded  |
| I <sub>DDA</sub> | Maximum Quiescent Supply Current |     |     | 6.5                   | mA   | V <sub>DDA</sub> pins, output not loaded |

<sup>1.</sup> Inputs have pull-down or pull-down resistors affecting the input current.

| Table 8. AC Characteristics ( $V_{DD} = 3.3 \text{ V} \pm 5\%$ , $T_A = -40^{\circ}\text{C to} +85^{\circ}\text{C}$ ) (1) |                 |     |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--|--|--|
| Symbol                                                                                                                    | Characteristics | Min |  |  |  |

| Symbol                          | Characteristics                                                                                                                                                                                                                                                          | Min | Тур                                                                 | Max      | Unit       | Condition      |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------|----------|------------|----------------|
| Input and O                     | utput Timing Specification                                                                                                                                                                                                                                               |     |                                                                     |          | •          |                |
| f <sub>ref</sub>                | Input Reference Frequency (25 MHz input)<br>XTAL Input                                                                                                                                                                                                                   |     | 25<br>25                                                            |          | MHz<br>MHz |                |
| fvco                            | VCO Frequency Range<br>FSEL0, FSEL1, FSEL2 = 000,001,<br>010,011,110,111<br>FSEL0, FSEL1, FSEL2 = 100,101                                                                                                                                                                |     | 400<br>500                                                          |          | MHz        |                |
| f <sub>MCX</sub>                | Output Frequency (QAx)  FSEL0, FSEL1, FSEL2 = 000  FSEL0, FSEL1, FSEL2 = 001  FSEL0, FSEL1, FSEL2 = 010  FSEL0, FSEL1, FSEL2 = 011  FSEL0, FSEL1, FSEL2 = 100  FSEL0, FSEL1, FSEL2 = 101  FSEL0, FSEL1, FSEL2 = 110  FSEL0, FSEL1, FSEL2 = 111  Output Frequency (QREFx) |     | 33.33<br>66.66<br>50<br>100<br>125<br>166.66<br>133.33<br>200<br>25 |          | MHz        | PLL locked     |
| DC                              | Output Duty Cycle                                                                                                                                                                                                                                                        | 45  | 50                                                                  | 55       | %          |                |
| f <sub>out</sub>                | Output Frequency Accuracy Crystal <sup>(2)</sup> External Reference                                                                                                                                                                                                      | 0   |                                                                     | 100<br>0 | ppm<br>ppm |                |
| PLL Specific                    |                                                                                                                                                                                                                                                                          |     | I I                                                                 |          | 1          | T              |
| BW                              | PLL Closed Loop Bandwidth <sup>(3)</sup>                                                                                                                                                                                                                                 |     | 500                                                                 | 10       | kHz        |                |
| t <sub>LOCK</sub>               | Maximum PLL Lock Time                                                                                                                                                                                                                                                    |     |                                                                     | 10       | ms         |                |
|                                 | itter Specifications                                                                                                                                                                                                                                                     |     | 1                                                                   | 100      | 1          | and the second |
| t <sub>sk(O)</sub>              | Output-to-Output Skew                                                                                                                                                                                                                                                    |     |                                                                     | 100      | ps         | within bank    |
| t <sub>JIT(CC)</sub>            | Cycle-to-Cycle Jitter                                                                                                                                                                                                                                                    |     |                                                                     | 100      | ps         | QA output      |
| t <sub>JIT(PER)</sub>           | Period Jitter                                                                                                                                                                                                                                                            |     |                                                                     | 75       | ps         | QA output      |
| t <sub>JIT(Ø)</sub>             | I/O Phase Jitter, RMS                                                                                                                                                                                                                                                    |     |                                                                     | 30       | ps         | 000/ 1 000/    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                                                                                                                                                                                                                                    |     |                                                                     | 750      | ps         | 20% to 80%     |
| t <sub>JIT</sub>                | Phase Noise Jitter, RMS; 25MHz,<br>Integration Range: 1.875MHz - 20MHz                                                                                                                                                                                                   |     |                                                                     | 2.5      | ps         | QREF pin       |

- 1. AC characteristics apply for parallel output termination of  $50\Omega$  to  $V_{TT}.$
- 2. Based upon recommended crystal specifications and tune-in capacitors as outlined in operation section..
- 3. dB point of PLL transfer characteristics.



Figure 5. MPC9824 AC Test Reference (LVCMOS Outputs)

### **RELIABILITY INFORMATION**

Table 9.  $\theta$   $_{\mbox{\scriptsize JA}}$  vs. Air Flow Table for 32 Lead LQFP

# $\boldsymbol{\theta}_{\text{JA}}$ by velocity (linear feet per minute)

67.8°C/W 55.9°C/W 50.1°C/W 47.9°C/W 42.1°C/W 39.4°C/W

Single-Laye PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### **PACKAGE DIMENSIONS**



BASE





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.               | MECHANICA                       | L OUTLINE                     | PRINT VERSION NO | TO SCALE |
|--------------------------------------------------------------------|---------------------------------|-------------------------------|------------------|----------|
| TITLE:                                                             | DOCUMENT NO: 98ASH70029A REV: C |                               |                  |          |
| LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |                                 | CASE NUMBER: 873A-04 01 APR 2 |                  |          |
| JZ LLAD, O.O THEH (7 A                                             | STANDARD: JE                    | IDEC MS-026 BBA               |                  |          |

PAGE 2 OF 3

## CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE

### **PACKAGE DIMENSIONS**

### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.
- A DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H.
- 4 dimensions to be determined at seating plane datum c.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.
- 6. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS
  0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- 1 EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- A THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA                         | L OUTLINE       | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|-----------------------------------|-----------------|------------------|-------------|
| TITLE:                                               | DOCUMENT NO                       | ]: 98ASH70029A  | REV: C           |             |
|                                                      | LOW PROFILE QUAD FLAT PACK (LQFP) |                 |                  | 01 APR 2005 |
| 32 LEAD, 0.8 PITCH (7 X                              | STANDARD: JE                      | IDEC MS-026 BBA |                  |             |

PAGE 3 OF 3

CASE 873A-04 ISSUE C 32-LEAD LOFP PACKAGE

### **PACKAGE DIMENSIONS**





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                 | PRINT VERSION NO | TO SCALE |
|------------------------------------------------------|--------------------|-----------------|------------------|----------|
| TITLE:                                               | DOCUMENT NO        | REV: C          |                  |          |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER        | R: 873A-04      | 01 APR 2005      |          |
| 32 LEAD, 0.8 PITCH (7 X                              | STANDARD: JE       | IDEC MS-026 BBA |                  |          |

PAGE 1 OF 3

### CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE

# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                 | Date      |
|-----|-------|------|---------------------------------------------------------------------------------------|-----------|
| 2   |       | 1    | NRND – Not Recommend for New Designs                                                  | 2/15/2013 |
| 2   |       | 1    | Removed NRND.                                                                         | 5/5/15    |
| 2   |       | 1    | Product Discontinuation Notice - Last time buy expires September 7, 2016. PDN N-16-02 | 3/16/16   |

# We've Got Your Timing Solution



6024 Silver Creek Valley Road San Jose, California 95138 Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contact IDT Technical Support

clocks@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT's products for any particular purpose.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third protected names.

Copyright 2016. All rights reserved.