## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Intelligent Dynamic Clock Switch (IDCS) PLL Clock Driver

The MPC99J93 is a PLL clock driver designed specifically for redundant clock tree designs. The device receives two differential LVPECL clock signals from which it generates 5 new differential LVPECL clock outputs. Two of the output pairs regenerate the input signals frequency and phase while the other three pairs generate $2 x$, phase aligned clock outputs.

## Features

- Fully Integrated PLL
- Intelligent Dynamic Clock Switch
- LVPECL Clock Outputs
- LVCMOS Control I/O
- 3.3 V Operation
- 32-Lead LQFP Packaging
- 32-Lead Pb-Free Package Available


## Functional Description

The MPC99J93 Intelligent Dynamic Clock Switch (IDCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the INP_BAD for that CLK will be latched (H). If that CLK is the primary clock, the IDCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The typical phase bump caused by a failed clock is eliminated. (See Application Information section).

## MPC99J93

## INTELLIGENT DYNAMIC CLOCK SWITCH PLL CLOCK DRIVER




Figure 1. Block Diagram


Figure 2. 32-Lead Pinout (Top View)

Table 1. Pin Descriptions

| Pin Name | 1/0 | Pin Definition |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { CLK0, } \overline{\text { CLK0 }} \\ & \text { CLK1, } \overline{\text { CLK1 }} \end{aligned}$ | LVPECL Input <br> LVPECL Input | Differential PLL clock reference (CLK0 pulldown, $\overline{\text { CLK0 }}$ pullup) Differential PLL clock reference (CLK1 pulldown, CLK1 pullup) |
| Ext_FB, Ext_FB | LVPECL Input | Differential PLL feedback clock (Ext_FB pulldown, Ext_FB pullup) |
| Qa0:1, $\overline{\mathrm{Qa} 0} 1$ | LVPECL Output | Differential 1 x output pairs. Connect one QAx pair to Ext_FB. |
| Qb0:2, $\overline{\text { Qb0:2 }}$ | LVPECL Output | Differential $2 x$ output pairs |
| Inp0bad | LVCMOS Output | Indicates detection of a bad input reference clock 0 with respect to the feedback signal. The output is active HIGH and will remain HIGH until the alarm reset is asserted |
| Inp1bad | LVCMOS Output | Indicates detection of a bad input reference clock 1 with respect to the feedback signal. The output is active HIGH and will remain HIGH until the alarm reset is asserted |
| CIk_Selected | LVCMOS Output | ' 0 ' if clock 0 is selected, ' 1 ' if clock 1 is selected |
| $\overline{\text { Alarm_Reset }}$ | LVCMOS Input | ' 0 ' will reset the input bad flags and align Clk_Selected with Sel_Clk. The input is "one-shotted" ( $50 \mathrm{k} \Omega$ pullup) |
| Sel_Clk | LVCMOS Input | '0' selects CLK0, '1' selects CLK1 (50k $\Omega$ pulldown) |
| Manual_Override | LVCMOS Input | '1' disables internal clock switch circuitry ( $50 \mathrm{k} \Omega$ pulldown) |
| PLL_En | LVCMOS Input | ' 0 ' bypasses selected input reference around the phase-locked loop ( $50 \mathrm{k} \Omega$ pullup) |
| $\overline{\mathrm{MR}}$ | LVCMOS Input | '0' resets the internal dividers forcing Q outputs LOW. Asynchronous to the clock ( $50 \mathrm{k} \Omega$ pullup) |
| $\mathrm{V}_{\text {CCA }}$ | Power Supply | PLL power supply |
| $\mathrm{V}_{\mathrm{Cc}}$ | Power Supply | Digital power supply |
| GNDA | Power Supply | PLL ground |
| GND | Power Supply | Digital ground |

Table 2. Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Characteristics | Min | Max | Unit | Condition |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 | 3.9 | V |  |
| $\mathrm{~V}_{\mathrm{IN}}$ | DC Input Voltage | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{~V}_{\mathrm{OUT}}$ | DC Output Voltage | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{I}_{\mathrm{IN}}$ | DC Input Current |  | $\pm 20$ | mA |  |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current |  | $\pm 50$ | mA |  |
| $\mathrm{~T}_{\text {S }}$ | Storage Temperature | -65 | 125 | ${ }^{\circ} \mathrm{C}$ |  |

1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

Table 3. General Specifications

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{T T}$ | Output Termination Voltage |  | $\mathrm{V}_{\mathrm{CC}}-2$ |  | V |  |
| MM | ESD Protection (Machine model) | 175 |  |  | V |  |
| HBM | ESD Protection (Human body model) | 1500 |  |  | V |  |
| CDM | ESD Protection (Charged device model) | 1000 |  |  | V |  |
| LU | Latch-Up Immunity | 100 |  |  | mA |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 4.0 |  | pF | Inputs |
| $\theta_{\text {JA }}$ | Thermal Resistance Junction to Ambient JESD 51-3, single layer test board <br> JESD 51-6, 2S2P multilayer test board |  | $\begin{aligned} & 83.1 \\ & 73.3 \\ & 68.9 \\ & 63.8 \\ & 57.4 \\ & 59.0 \\ & 54.4 \\ & 52.5 \\ & 50.4 \\ & 47.8 \end{aligned}$ | $\begin{aligned} & 86.0 \\ & 75.4 \\ & 70.9 \\ & 65.3 \\ & 59.6 \\ & \\ & 60.6 \\ & 55.7 \\ & 53.8 \\ & 51.5 \\ & 48.8 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / W \\ & { }^{\circ} \mathrm{C} / W \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | Natural convection $100 \mathrm{ft} / \mathrm{min}$ $200 \mathrm{ft} / \mathrm{min}$ $400 \mathrm{ft} / \mathrm{min}$ $800 \mathrm{ft} / \mathrm{min}$ <br> Natural convection $100 \mathrm{ft} / \mathrm{min}$ $200 \mathrm{ft} / \mathrm{min}$ $400 \mathrm{ft} / \mathrm{min}$ $800 \mathrm{ft} / \mathrm{min}$ |
| $\theta_{\text {Jc }}$ | Thermal Resistance Junction to Case |  | 23.0 | 26.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | MIL-SPEC 883E <br> Method 1012.1 |
| TJ | Operating Junction Temperature ${ }^{(1)}$ (continuous operation) $\quad$ MTBF $=9.1$ years |  |  | 110 | ${ }^{\circ} \mathrm{C}$ |  |

1. Operating junction temperature impacts device life time. Maximum continuous operating junction temperature should be selected according to the application life time requirements (See application note AN1545 for more information). The device AC and DC parameters are specified up to $110^{\circ} \mathrm{C}$ junction temperature allowing the MPC99J93 to be used in applications requiring industrial temperature range. It is recommended that users of the MPC99J93 employ thermal modeling analysis to assist in applying the junction temperature specifications to their particular application.

Table 4. DC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ}$ to $+85^{\circ} \mathrm{C}$ )

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVCMOS Control Inputs ( $\overline{\mathrm{MR}}, \mathrm{PLL}$ _En, Sel_Clk, Man_Override, $\overline{\text { Alarm_Reset) }}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | 0.8 | V |  |
| In | Input Current ${ }^{(1)}$ |  |  | $\pm 100$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |
| LVCMOS Control Outputs (Clk_selected, InpObad, Inp1bad) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.0 |  |  | V | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  |  | 0.55 | V | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ |
| LVPECL Clock Inputs (CLK0, CLK1, Ext_FB) ${ }^{(2)}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{PP}}$ | DC Differential Input Voltage ${ }^{(3)}$ | 0.1 |  | 1.3 | V | Differential operation |
| $\mathrm{V}_{\text {CMR }}$ | Differential Cross Point Voltage ${ }^{(4)}$ | $\mathrm{V}_{\mathrm{CC}}-1.8$ |  | $\mathrm{V}_{\mathrm{CC}}{ }^{-0.3}$ | V | Differential operation |
| $\mathrm{I}_{\text {IN }}$ | Input Current ${ }^{(1)}$ |  |  | $\pm 100$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |
| LVPECL Clock Outputs (QA[1:0], QB[2:0]) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}-1.20$ | $\mathrm{V}_{\mathrm{CC}}-0.95$ | $\mathrm{V}_{\mathrm{CC}}-0.70$ | V | Termination $50 \Omega$ to $V_{T T}$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{V}_{\text {CC }}-1.90$ | $\mathrm{V}_{\mathrm{CC}}-1.75$ | $\mathrm{V}_{\mathrm{CC}}-1.45$ | V | Termination $50 \Omega$ to $V_{T T}$ |
| Supply Current |  |  |  |  |  |  |
| $\mathrm{I}_{\text {GND }}$ | Maximum Power Supply Current |  |  | 180 | mA | GND pins |
| ICC_PLL | Maximum PLL Supply Current |  |  | 15 | mA | VCC_PLL pin |

1. Inputs have internal pull-up/pull-down resistors affecting the input current.
2. Clock inputs driven by differential LVPECL compatible signals.
3. $V_{P P}$ is the minimum differential input voltage swing required to maintain $A C$ characteristics.
4. $\mathrm{V}_{\mathrm{CMR}}(\mathrm{DC})$ is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $\mathrm{V}_{\mathrm{CMR}}$ ( DC ) range and the input swing lies within the $\mathrm{V}_{\mathrm{PP}}$ (DC) specification.

Table 5. AC Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}\right)^{(1)}$

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {ref }}$ | Input Reference Frequency $\quad \div 4$ feedback | 50 |  | 90 | MHz | PLL locked |
| $\mathrm{f}_{\mathrm{Vco}}$ | VCO Frequency Range ${ }^{(2)} \quad \div 4$ feedback | 200 |  | 360 | MHz |  |
| $\mathrm{f}_{\text {MAX }}$ | $\begin{array}{ll}\text { Output Frequency } & \text { QA[1:0] } \\ & \text { QB[2:0] }\end{array}$ | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | $\begin{gathered} 90 \\ 180 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ | PLL locked |
| $\mathrm{f}_{\text {refDC }}$ | Reference Input Duty Cycle | 25 |  | 75 | \% |  |
| ${ }^{\mathrm{t}}(\mathrm{\varnothing})$ | Propagation Delay SPO, static phase offset ${ }^{(3)}$ <br> CLKO, CLK1 to any Q  | $\begin{gathered} -0.15 \\ 0.9 \end{gathered}$ |  | $\begin{gathered} \hline+0.17 \\ 1.8 \end{gathered}$ | ns | $\begin{array}{\|l} \hline \text { PLL_EN }=1 \\ \text { PLL_EN }=0 \end{array}$ |
| $\mathrm{V}_{\mathrm{PP}}$ | Differential Input Voltage ${ }^{(4)}{ }^{\text {a }}$ (peak-to-peak) | 0.25 |  | 1.3 | V |  |
| $\mathrm{V}_{\text {CMR }}$ | Differential Input Crosspoint Voltage ${ }^{(5)}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-1.7}$ |  | $\mathrm{V}_{\mathrm{CC}}-0.3$ | V |  |
| $\mathrm{t}_{\text {sk( }}$ () | Output-to-Output Skew $\quad$within QA[2:0] or QB[1:0] <br> within device |  |  | $\begin{aligned} & \hline 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |  |
| $\Delta_{\text {per/cycle }}$ | Rate of Change of Period $\mathrm{QA}[1: 0]^{(6)}$ <br>  $\mathrm{QB}[2: 0]^{(6)}$ <br>  $\mathrm{QA}[1: 0]^{(7)}$ <br>  $\mathrm{QB}[2: 0]^{(7)}$ |  | $\begin{aligned} & 20 \\ & 10 \\ & 200 \\ & 100 \end{aligned}$ | $\begin{array}{r} 50 \\ 25 \\ 400 \\ 200 \end{array}$ | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \\ & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |  |
| DC | Output Duty Cycle | 45 | 50 | 55 | \% |  |
| $\mathrm{t}_{\mathrm{JIT}(\mathrm{CC})}$ | Cycle-to-Cycle Jitter RMS (1 б) |  | 25 |  | ps |  |
| t Lock | Maximum PLL Lock Time |  |  | 10 | ms |  |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Output Rise/Fall Time | 0.05 |  | 0.70 | ns | 20\% to $80 \%$ |

1. AC characteristics apply for parallel output termination of $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$.
2. The input reference frequency must match the VCO lock range divided by the feedback divider ratio ( FB ): $\mathrm{f}_{\mathrm{ref}}=\mathrm{f}_{\mathrm{VCO}} \div \mathrm{FB}$.
3. CLKO, CLK1 to Ext_FB.
4. $\mathrm{V}_{\mathrm{PP}}$ is the minimum differential input voltage swing required to maintain AC characteristics including SPO and device-to-device skew. Applicable to CLKO, CLK1 and Ext_FB.
5. $\mathrm{V}_{\mathrm{CMR}}(\mathrm{AC})$ is the crosspoint of the differential input signal. Normal $A C$ operation is obtained when the crosspoint is within the $\mathrm{V}_{\mathrm{CMR}}(\mathrm{AC})$ range and the input swing lies within the $V_{P P}(A C)$ specification. Violation of $V_{C M R}(A C)$ or $V_{P P}(A C)$ impacts the $S P O$, device and part-to-part skew. Applicable to CLK0, CLK1 and Ext_FB.
6. Specification holds for a clock switch between two input signals (CLKO, CLK1) no greater than 400 ps out of phase. Delta period change per cycle is averaged over the clock switch excursion.
7. Specification holds for a clock switch between two input signals (CLKO, CLK1) at any phase difference ( $\pm 180^{\circ}$ ). Delta period change per cycle is averaged over the clock switch excursion.

## APPLICATIONS INFORMATION

The MPC99J93 is a dual clock PLL with on-chip Intelligent Dynamic Clock Switch (IDCS) circuitry.

## Definitions

primary clock: The input CLK selected by Sel_CIk.
secondary clock: The input CLK NOT selected by Sel_Clk.
PLL reference signal: The CLK selected as the PLL reference signal by Sel_Clk or IDCS. (IDCS can override Sel_Clk).

## Status Functions

Clk_Selected: Clk_Selected (L) indicates CLKO is selected as the PLL reference signal. Clk_Selected (H) indicates CLK1 is selected as the PLL reference signal.
INP_BAD: Latched (H) when it's CLK is stuck (H) or (L) for at least one Ext_FB period (Pos to Pos or Neg to Neg).
Cleared (L) on assertion of Alarm_Reset.

## Control Functions

Sel_Clk: Sel_Clk (L) selects CLK0 as the primary clock. Sel_CIk (H) selects CLK1 as the primary clock.
Alarm_Reset: Asserted by a negative edge. Generates a one-shot reset pulse that clears INPUT_BAD latches and Clk_Selected latch.
PLL_En: While (L), the PLL reference signal is substituted for the VCO output.
$\overline{M R}$ : While (L), internal dividers are held in reset which holds all Q outputs LOW.

## Man Override (H)

(IDCS is disabled, PLL functions normally). PLL reference signal (as indicated by Clk_Selected) will always be the CLK selected by Sel_Clk. The status function INP_BAD is active in Man Override (H) and (L).

## Man Override (L)

(IDCS is enabled, PLL functions enhanced). The first CLK to fail will latch it's INP_BAD (H) status flag and select the other input as the Clk_Selected for the PLL reference clock. Once latched, the Clk_Selected and INP_BAD remain latched until assertion of $\overline{\text { Alarm_Reset which clears all }}$ latches (INP_BADs are cleared and CIk_Selected = Sel_CIk). NOTE: If both CLKs are bad when Alarm_Reset is asserted,
both INP_BADs will be latched (H) after one Ext_FB period and Clk_Selected will be latched (L) indicating CLK0 is the PLL reference signal. While neither INP_BAD is latched (H), the Clk_Selected can be freely changed with Sel_Clk. Whenever a CLK switch occurs, (manually or by IDCS), following the next negative edge of the newly selected PLL reference signal, the next positive edge pair of Ext_FB and the newly selected PLL reference signal will slew to alignment.

To calculate the overall uncertainty between the input CLKs and the outputs from multiple MPC99J93's, the following procedure should be used. Assuming that the input CLKs to all MPC9993's are exactly in phase, the total uncertainty will be the sum of the static phase offset, max I/O jitter, and output to output skew.

During a dynamic switch, the output phase between two devices may be increased for a short period of time. If the two input CLKs are 400ps out of phase, a dynamic switch of an MPC99J93 will result in an instantaneous phase change of 400ps to the PLL reference signal without a corresponding change in the output phase (due to the limited response of the PLL). As a result, the I/O phase of a device, undergoing this switch, will initially be 400ps and diminish as the PLL slews to its new phase alignment. This transient timing issue should be considered when analyzing the overall skew budget of a system.

## Hot insertion and withdrawal

In PECL applications, a powered up driver will experience a low impedance path through an MPC99J93 input to its powered down $\mathrm{V}_{\mathrm{CC}}$ pins. In this case, a 100 ohm series resistance should be used in front of the input pins to limit the driver current. The resistor will have minimal impact on the rise and fall times of the input signals.

## Acquiring Frequency Lock

1. While the MPC99J93 is receiving a valid CLK signal, assert Man_Override HIGH.
2. The PLL will phase and frequency lock within the specified lock time.
3. Apply a HIGH to LOW transition to Alarm_Reset to reset Input Bad flags.
4. De-assert Man_Override LOW to enable Intelligent Dynamic Clock Switch mode.

## PACKAGE DIMENSIONS




NOTES:

1. DIMENSIONS ARE IN MILLIMETERS 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
2. DATUMS A, B, AND D TO BE DETERMINED AT
3. DIMUM PLANE H. 4. DIMENSIONS D AN
4. SEAMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM b DIMENSION BY MORE THAN $0.08-\mathrm{mm}$. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: $0.07-\mathrm{mm}$.
5. PROTRUSION: 0.07-mm. PROTRUSION. ALLOWABLE PROTRUSION IS $0.25-\mathrm{mm}$ PER SIDE. D1 AND E1 ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
§. EXACT SHAPE OF EACH CORNER IS OPTIONAL.
6. THESE DIMENSIONS APPLY TO THE FLAT
THESE DIMENSIONS APPLY TO THE FLAT
SECTION OF THE LEAD BETWEEN $0.1-\mathrm{mm}$ AND
$0.25-\mathrm{mm}$ FROM THE LEAD TIP.

| DIM | MILLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 1.40 | 1.60 |
| A1 | 0.05 | 0.15 |
| A2 | 1.35 | 1.45 |
| b | 0.30 | 0.45 |
| b1 | 0.30 | 0.40 |
| c | 0.09 | 0.20 |
| c1 | 0.09 | 0.16 |
| D | 9.00 BSC |  |
| D1 | 7.00 BSC |  |
| e | 0.80 |  |
| BSC |  |  |
| E | $9.00 ~ B S C ~$ |  |
| E1 | 7.00 |  |
| BSC |  |  |
| L | 0.50 |  |
| L1 | 1.00 |  |
| REF |  |  |
| q | $0^{\circ}$ |  |
| q1 | 12 |  |
| REF |  |  |
| R1 | 0.08 |  |
| R2 | 0.08 |  |
| S | 0.20 |  |

# CASE 873A-03 <br> ISSUE B <br> 32-LEAD LQFP PACKAGE 

## How to Reach Us:

## Home Page:

www.freescale.com

## E-mail:

support@freescale.com

## USA/Europe or Locations Not Listed

Freescale Semiconductor
Technical Information Center, CH370
1300 N. Alma School Road
Chandler, Arizona 85224
+1-800-521-6274 or +1-480-768-2130
support@freescale.com

## Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+441296380456 (English)
+46 852200080 (English)
+49 8992103559 (German)
+33169354848 (French)
support@freescale.com

## Japan:

Freescale Semiconductor Japan Ltd.
Headquarters
ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku,
Tokyo 153-0064
Japan
0120191014 or +81 354379125
support.japan@freescale.com

## Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 26668080
support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center
P.O. Box 5405

Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale ${ }^{T M}$ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.

