# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Technical Data

Document Number: MRF6S23100H Rev. 2, 12/2008

MRF6S23100HR3

MRF6S23100HSR3

**VRoHS** 

# **RF Power Field Effect Transistors**

# N-Channel Enhancement-Mode Lateral MOSFETs

Designed for CDMA base station applications with frequencies from 2300 to 2400 MHz. Suitable for WiMAX, WiBro and multicarrier amplifier applications. To be used in Class AB and Class C for WLL applications.

- Typical 2-Carrier W-CDMA Performance:  $V_{DD} = 28$  Volts,  $I_{DQ} = 1000$  mA,  $P_{out} = 20$  Watts Avg., f = 2390 MHz, Channel Bandwidth = 3.84 MHz, PAR = 8.5 dB @ 0.01% Probability on CCDF. Power Gain — 15.4 dB Drain Efficiency — 23.5% IM3 @ 10 MHz Offset — -37 dBc @ 3.84 MHz Channel Bandwidth ACPR @ 5 MHz Offset — -40.5 dBc @ 3.84 MHz Channel Bandwidth
- Capable of Handling 10:1 VSWR, @ 28 Vdc, 2390 MHz, 100 Watts CW Output Power

## Features

- Characterized with Series Equivalent Large-Signal Impedance Parameters
- Internally Matched for Ease of Use
- Qualified Up to a Maximum of 32 V<sub>DD</sub> Operation
- Integrated ESD Protection
- Designed for Lower Memory Effects and Wide Instantaneous Bandwidth Applications
- RoHS Compliant
- In Tape and Reel. R3 Suffix = 250 Units per 56 mm, 13 inch Reel.



#### Table 1. Maximum Ratings

| Rating                               | Symbol           | Value       | Unit |
|--------------------------------------|------------------|-------------|------|
| Drain-Source Voltage                 | V <sub>DSS</sub> | -0.5, +68   | Vdc  |
| Gate-Source Voltage                  | V <sub>GS</sub>  | -0.5, +12   | Vdc  |
| Storage Temperature Range            | T <sub>stg</sub> | -65 to +150 | °C   |
| Case Operating Temperature           | T <sub>C</sub>   | 150         | °C   |
| Operating Junction Temperature (1,2) | TJ               | 225         | °C   |

#### **Table 2. Thermal Characteristics**

| Characteristic                       |                 | Value <sup>(2,3)</sup> | Unit |
|--------------------------------------|-----------------|------------------------|------|
| Thermal Resistance, Junction to Case | $R_{\theta JC}$ |                        | °C/W |
| Case Temperature 80°C, 100 W CW      |                 | 0.53                   |      |
| Case Temperature 75°C, 20 W CW       |                 | 0.59                   |      |

1. Continuous use at maximum temperature will affect MTTF.

2. MTTF calculator available at <a href="http://www.freescale.com/rf">http://www.freescale.com/rf</a>. Select Software & Tools/Development Tools/Calculators to access MTTF calculators by product.

 Refer to AN1955, Thermal Measurement Methodology of RF Power Amplifiers. Go to <u>http://www.freescale.com/rf</u>. Select Documentation/Application Notes - AN1955.





#### **Table 3. ESD Protection Characteristics**

| Test Methodology                      | Class        |
|---------------------------------------|--------------|
| Human Body Model (per JESD22-A114)    | 3A (Minimum) |
| Machine Model (per EIA/JESD22-A115)   | A (Minimum)  |
| Charge Device Model (per JESD22-C101) | IV (Minimum) |

#### Table 4. Electrical Characteristics (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                   | Symbol              | Min | Тур  | Max | Unit |
|------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|-----|------|
| Off Characteristics                                                                                              | L                   |     |      | 1   |      |
| Zero Gate Voltage Drain Leakage Current<br>(V <sub>DS</sub> = 68 Vdc, V <sub>GS</sub> = 0 Vdc)                   | I <sub>DSS</sub>    | —   | _    | 10  | μAdc |
| Zero Gate Voltage Drain Leakage Current<br>(V <sub>DS</sub> = 28 Vdc, V <sub>GS</sub> = 0 Vdc)                   | I <sub>DSS</sub>    | _   |      | 1   | μAdc |
| Gate-Source Leakage Current<br>(V <sub>GS</sub> = 5 Vdc, V <sub>DS</sub> = 0 Vdc)                                | I <sub>GSS</sub>    | _   |      | 1   | μAdc |
| On Characteristics                                                                                               |                     |     |      |     | 4    |
| Gate Threshold Voltage ( $V_{DS}$ = 10 Vdc, $I_D$ = 250 $\mu$ Adc)                                               | V <sub>GS(th)</sub> | 1   | 2    | 3   | Vdc  |
| Gate Quiescent Voltage $(V_{DD} = 28 \text{ Vdc}, I_D = 1000 \text{ mAdc}, \text{Measured in Functional Test}))$ | V <sub>GS(Q)</sub>  | 2   | 2.8  | 4   | Vdc  |
| Drain-Source On-Voltage<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 2.2 Adc)                                  | V <sub>DS(on)</sub> | 0.1 | 0.21 | 0.3 | Vdc  |

| Reverse Transfer Capacitance (V <sub>DS</sub> = 28 Vdc $\pm$ 30 mV(rms)ac @ 1 MHz, V <sub>GS</sub> = 0 Vdc) | C <sub>rss</sub> |  | 1.5 | _ | pF |  |
|-------------------------------------------------------------------------------------------------------------|------------------|--|-----|---|----|--|
|-------------------------------------------------------------------------------------------------------------|------------------|--|-----|---|----|--|

**Functional Tests** (In Freescale Test Fixture, 50 ohm system)  $V_{DD} = 28$  Vdc,  $I_{DQ} = 1000$  mA,  $P_{out} = 20$  W Avg., f1 = 2390 MHz, f2 = 2400 MHz, 2- Carrier W- CDMA, 3.84 MHz Channel Bandwidth Carriers. ACPR measured in 3.84 MHz Channel Bandwidth @  $\pm$ 5 MHz Offset. IM3 measured in 3.84 MHz Bandwidth @  $\pm$ 10 MHz Offset. PAR = 8.5 dB @ 0.01% Probability on CCDF.

| Power Gain                   | G <sub>ps</sub> | 14   | 15.4  | 17 | dB  |
|------------------------------|-----------------|------|-------|----|-----|
| Drain Efficiency             |                 | 22.5 | 23.5  | —  | %   |
| Intermodulation Distortion   | IM3             | -35  | -37   | —  | dBc |
| Adjacent Channel Power Ratio | ACPR            | -38  | -40.5 | _  | dBc |
| Input Return Loss            | IRL             |      | -10   |    | dB  |

1. Part is internally matched both on input and output.





#### Figure 1. MRF6S23100HR3(HSR3) Test Circuit Schematic

| Table 5. MRF6S23100HR3(HSR3) Test Circuit Component Designations and Values |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

| Part           | Description                              | Part Number        | Manufacturer     |
|----------------|------------------------------------------|--------------------|------------------|
| B1             | Ferrite Bead, Surface Mount              | 2743019447         | Fair-Rite        |
| C1, C2, C7, C8 | 5.6 pF Chip Capacitors, B Case           | ATC100B5R6CT500XT  | ATC              |
| C3             | 0.01 µF Chip Capacitor                   | C1825C103J1RAC     | Kemet            |
| C4, C9         | 2.2 µF, 50 V Chip Capacitors             | C1825C225J5RAC     | Kemet            |
| C5             | 22 μF, 25 V Tantalum Capacitor           | T491D226K025AT     | Kemet            |
| C6             | 47 μF, 16 V Tantalum Capacitor           | T491D476K016AT     | Kemet            |
| C10, C11       | 10 μF, 50 V Chip Capacitors              | GRM55DR61H106KA88B | Murata           |
| C12            | 330 $\mu$ F, 63 V Electrolytic Capacitor | EMVY630GTR331MMH0S | Nippon Chemi-Con |
| R1             | 10 Ω, 1/4 W Chip Resistor                | CRC120610R0FKEA    | Vishay           |



Figure 2. MRF6S23100HR3(HSR3) Test Circuit Component Layout



## **TYPICAL CHARACTERISTICS**



Figure 3. 2-Carrier W-CDMA Broadband Performance @ Pout = 20 Watts Avg.



Figure 4. 2-Carrier W-CDMA Broadband Performance @ Pout = 40 Watts Avg.



### **TYPICAL CHARACTERISTICS**



versus CW Output Power

MRF6S23100HR3 MRF6S23100HSR3



## **TYPICAL CHARACTERISTICS**



This above graph displays calculated MTTF in hours when the device is operated at V\_DD = 28 Vdc, P\_out = 20 W Avg., and  $\eta_D$  = 23.5%.

MTTF calculator available at http://www.freescale.com/rf. Select Software & Tools/Development Tools/Calculators to access MTTF calculators by product.





# W-CDMA TEST SIGNAL

+20



Figure 14. 2-Carrier W-CDMA Spectrum

Figure 13. CCDF W-CDMA 3GPP, Test Model 1, 64 DPCH, 67% Clipping, Single-Carrier Test Signal



 $V_{DD}$  = 28 Vdc,  $I_{DQ}$  = 1000 mA,  $P_{out}$  = 20 W Avg.

| f<br>MHz | $Z_{source}$  | $Z_{load}$   |
|----------|---------------|--------------|
| 2300     | 12.20 - j6.20 | 2.06 - j4.69 |
| 2310     | 12.06 - j6.40 | 2.04 - j4.62 |
| 2320     | 11.91 - j6.56 | 2.02 - j4.55 |
| 2330     | 11.76 - j6.71 | 2.01 - j4.48 |
| 2340     | 11.60 - j6.86 | 1.99 - j4.42 |
| 2350     | 11.44 - j7.00 | 1.97 - j4.35 |
| 2360     | 11.27 - j7.13 | 1.96 - j4.28 |
| 2370     | 11.10 - j7.22 | 1.94 - j4.22 |
| 2380     | 10.92 - j7.34 | 1.93 - j4.15 |
| 2390     | 10.73 - j7.46 | 1.91 - j4.09 |
| 2400     | 10.55 - j7.53 | 1.90 - j4.02 |

 $Z_{\text{source}}$  = Test circuit impedance as measured from gate to ground.



Z<sub>load</sub> = Test circuit impedance as measured from drain to ground.

Figure 15. Series Equivalent Source and Load Impedance

# MRF6S23100HR3 MRF6S23100HSR3



#### PACKAGE DIMENSIONS





# **PRODUCT DOCUMENTATION**

Refer to the following documents to aid your design process.

**Application Notes** 

• AN1955: Thermal Measurement Methodology of RF Power Amplifiers

#### **Engineering Bulletins**

• EB212: Using Data Sheet Impedances for RF LDMOS Devices

# **REVISION HISTORY**

The following table summarizes revisions to this document.

| Revision | Date      | Description                                                                                                                                                                                                   |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | Dec. 2008 | <ul> <li>Modified data sheet to reflect RF Test Reduction described in Product and Process Change Notification<br/>number, PCN13232, p. 1, 2</li> </ul>                                                       |
|          |           | Removed Lower Thermal Resistance and Low Gold Plating bullets from Features section as functionality is standard, p. 1                                                                                        |
|          |           | Removed Total Device Dissipation from Max Ratings table as data was redundant (information already provided in Thermal Characteristics table), p. 1                                                           |
|          |           | <ul> <li>Operating Junction Temperature increased from 200°C to 225°C in Maximum Ratings table and related<br/>"Continuous use at maximum temperature will affect MTTF" footnote added, p. 1</li> </ul>       |
|          |           | • Corrected $V_{DS}$ to $V_{DD}$ in the RF test condition voltage callout for $V_{GS(Q)}$ , On Characteristics table, p. 2                                                                                    |
|          |           | Removed Forward Transconductance from On Characteristics table as it no longer provided usable information, p. 2                                                                                              |
|          |           | • Updated PCB information to show more specific material details, Fig. 1, Test Circuit Schematic, p. 3                                                                                                        |
|          |           | • Updated Part Numbers in Table 5, Component Designations and Values, to latest RoHS compliant part numbers, p. 3                                                                                             |
|          |           | <ul> <li>Adjusted scale for Fig. 7, Intermodulation Distortion Products versus Tone Spacing, to show wider<br/>dynamic range, p. 6</li> </ul>                                                                 |
|          |           | Removed lower voltage tests from Fig. 11, Power Gain versus Output Power, due to fixed tuned fixture limitations, p. 6                                                                                        |
|          |           | <ul> <li>Replaced Fig. 12, MTTF versus Junction Temperature with updated graph. Removed Amps<sup>2</sup> and listed<br/>operating characteristics and location of MTTF calculator for device, p. 7</li> </ul> |
|          |           | Added Product Documentation and Revision History, p. 10                                                                                                                                                       |



## How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005-2006, 2008. All rights reserved.

