Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China Data Sheet Document Number: MSC7115 Rev. 11, 4/2008 # **MSC7115** # MAP-BGA-400 17 mm × 17 mm # Low-Cost 16-bit DSP with DDR Controller - StarCore<sup>®</sup> SC1400 DSP extended core with one SC1400 DSP core, 192 Kbyte of internal SRAM M1 memory, 16 way 16 Kbyte instruction cache (ICache), four-entry write buffer, programmable interrupt controller (PIC), and low-power Wait and Stop processing modes. - 192 Kbyte M2 memory for critical data and temporary data buffering. - 8 Kbyte boot ROM. - AHB-Lite crossbar switch that allows parallel data transfers between four master ports and six slave ports, where each port connects to an AHB-Lite bus; fixed or round robin priority programmable at each slave port; programmable bus parking at each slave port; low power mode. - Internal PLL generates up to 266 MHz clock for the SC1400 core and up to 133 MHz for the crossbar switch, DMA channels, M2 memory, and other peripherals. - Clock synthesis module provides predivision of PLL input clock; independent clocking of the internal timers and DDR module; programmable operation in the SC1400 low power Stop mode; independent shutdown of different regions of the device. - Enhanced 16-bit wide host interface (HDI16) provides a glueless connection to industry-standard microcomputers, microprocessors, and DSPs and can also operate with an 8-bit host data bus, making if fully compatible with the DSP56300 HI08 from the external host side. - DDR memory controller that supports byte enables for up to a 32-bit data bus; glueless interface to 133 MHz 14-bit page mode DDR-RAM; 14-bit external address bus supporting up to 1 Gbyte; and 16-bit or 32-bit external data bus. - Programmable memory interface with independent read buffers, programmable predictive read feature for each buffer, and a write buffer. - System control unit performs software watchdog timer function; includes programmable bus time-out monitors on AHB-Lite slave buses; includes bus error detection and programmable time-out monitors on AHB-Lite master buses; and has address out-of-range detection on each crossbar switch buses. - Event port collects and counts important signal events including DMA and interrupt requests and trigger events such as interrupts, breakpoints, DMA transfers, or wake-up events; units operate independently, in sequence, or triggered externally; can be used standalone or with the OCE10. - Multi-channel DMA controller with 32 time-multiplexed unidirectional channels, priority-based time-multiplexing between channels using 32 internal priority levels, fixed- or round-robin-priority operation, major-minor loop structure, and DONE or DRACK protocol from requesting units. - Two independent TDM modules with independent receive and transmit, programmable sharing of frame sync and clock, programmable word size (8 or 16-bit), hardware-base A-law/μ-law conversion, up to 50 Mbps data rate per TDM, up to 128 channels, with glueless interface to E1/T1 frames and MVIP, SCAS, and H.110 buses. - UART with full-duplex operation up to 5.0 Mbps. - Up to 41 general-purpose input/output (GPIO) ports. - I<sup>2</sup>C interface that allows booting from EEPROM devices up to 1 Mbyte. - Two quad timer modules, each with sixteen configurable 16-bit timers. - fieldBIST<sup>TM</sup> unit detects and provides visibility into unlikely field failures for systems with high availability to ensure structural integrity, that the device operates at the rated speed, is free from reliability defects, and reports diagnostics for partial or complete device inoperability. - Standard JTAG interface allows easy integration to system firmware and internal on-chip emulation (OCE10) module. - Optional booting external host via 8-bit or 16-bit access through the HDI16, I<sup>2</sup>C, or SPI using in the boot ROM to access serial SPI Flash/EEPROM devices; different clocking options during boot with the PLL on or off using a variety of input frequency ranges. # **Table of Contents** | 1 | | ssignments4 | Figure 6. | DDR DRAM Output Timing Diagram | | |-----|--------|---------------------------------------------------|------------|----------------------------------------------|----| | | 1.1 | MAP-BGA Ball Layout Diagrams | Figure 7. | DDR DRAM AC Test Load | 26 | | | 1.2 | Signal List By Ball Location6 | Figure 8. | TDM Receive Signals | 27 | | 2 | Speci | fications | Figure 9. | TDM Transmit Signals | 27 | | | 2.1 | Maximum Ratings | Figure 10. | Read Timing Diagram, Single Data Strobe | 29 | | | 2.2 | Recommended Operating Conditions18 | Figure 11. | Read Timing Diagram, Double Data Strobe | 30 | | | 2.3 | Thermal Characteristics | Figure 12. | Write Timing Diagram, Single Data Strobe | 30 | | | 2.4 | DC Electrical Characteristics19 | Figure 13. | Write Timing Diagram, Double Data Strobe | 31 | | | 2.5 | AC Timings | Figure 14. | Host DMA Read Timing Diagram, HPCR[OAD] = 0 | 31 | | 3 | Hardy | ware Design Considerations38 | Figure 15. | Host DMA Write Timing Diagram, HPCR[OAD] = 0 | 32 | | | 3.1 | Thermal Design Considerations | Figure 16. | I2C Timing Diagram | 33 | | | 3.2 | Power Supply Design Considerations | | UART Input Timing | | | | | Estimated Power Usage Calculations46 | | UART Output Timing | | | | 3.4 | Reset and Boot | | EE Pin Timing | | | | 3.5 | DDR Memory System Guidelines | | EVNT Pin Timing | | | 4 | | ring Information | | GPI/GPO Pin Timing | | | 5 | Packa | age Information54 | Figure 22. | Test Clock Input Timing Diagram | 36 | | 6 | Produ | uct Documentation | Figure 23. | Boundary Scan (JTAG) Timing Diagram | 37 | | 7 | Revis | ion History | | Test Access Port Timing Diagram | | | | | · | Figure 25. | TRST Timing Diagram | 37 | | | | Figures | | Voltage Sequencing Case 1 | | | Fig | ure 1. | MSC7115 Block Diagram3 | | Voltage Sequencing Case 2 | | | Fig | ure 2. | MSC7115 Molded Array Process-Ball Grid Array | Figure 28. | Voltage Sequencing Case 3 | 42 | | | | (MAP-BGA), Top View 4 | Figure 29. | Voltage Sequencing Case 4 | 43 | | Fig | ure 3. | MSC7115 Molded Array Process-Ball Grid Array | | Voltage Sequencing Case 5 | | | | | (MAP-BGA), Bottom View 5 | | PLL Power Supply Filter Circuits | | | Fig | ure 4. | Timing Diagram for a Reset Configuration Write 24 | | SSTL Termination Techniques | | | Fig | ure 5. | DDR DRAM Input Timing Diagram 24 | | SSTL Power Value | | Figure 1. MSC7115 Block Diagram # 1 Pin Assignments This section includes diagrams of the MSC7115 package ball grid array layouts and pinout allocation tables. ### 1.1 MAP-BGA Ball Layout Diagrams Top and bottom views of the MAP-BGA package are shown in Figure 2 and Figure 3 with their ball location index numbers. Top View 20 1 2 3 4 5 6 7 8 10 11 12 13 14 15 16 17 18 19 CK HD12 GND DQM1 DQS2 CK HD15 HD10 HD7 HD4 GND GND HD6 HD1 HD0 NC NC NC NC NC В $V_{DDM}$ CS0 DQM2 DQS0 WE HD14 HD11 NC CS1 DQM3 DQM0 DQS1 RAS CAS HD13 HD9 HD3 NC С $V_{DDM}$ D28 D27 GND $V_{DDM}$ $V_{\text{DDM}}$ $V_{\mathsf{DDM}}$ $V_{DDM}$ $V_{\mathsf{DDM}}$ $V_{DDIO}$ V<sub>DDIC</sub> V<sub>DDIO</sub> V<sub>DDIO</sub> V<sub>DDIC</sub> V<sub>DDIC</sub> $V_{DDC}$ NC D $V_{DDM}$ $V_{DDM}$ $V_{\text{DDC}}$ $V_{DDC}$ $V_{DDC}$ $V_{DDC}$ $V_{\mathsf{DDM}}$ V<sub>DDIO</sub> V<sub>DDIC</sub> $V_{DDIO}$ V<sub>DDIO</sub> $V_{DDC}$ NC Ε GND GND GND GND GND GND D15 $V_{DDC}$ $V_{DDC}$ $V_{DDC}$ $V_{DDM}$ $V_{DDM}$ V<sub>DDIO</sub> $V_{DDC}$ $V_{DDC}$ NC $V_{DDM}$ GND GND GND GND GND GND GND D13 GND $V_{\mathsf{DDM}}$ $V_{DDM}$ GND GND V<sub>DDIC</sub> V<sub>DDIC</sub> $V_{DDC}$ NC NC G GND D12 GND GND GND GND GND GND GND GND GND HA1 $V_{DDM}$ V<sub>DDIO</sub> $V_{DDIO}$ HREQ $V_{DDM}$ GND GND GND GND GND GND GND GND GND НАЗ HACK $V_{DDM}$ $V_{DDM}$ $V_{\text{DDM}}$ V<sub>DDIO</sub> $V_{DDC}$ GND $V_{DDIO}$ HDS GND D8 $V_{DDC}$ $V_{DDM}$ GND GND GND GND GND GND GND GND V<sub>DDIC</sub> HA0 HDDS $V_{DDC}$ Κ GND GND GND GND GND GND GND GND $V_{DDIO}$ V<sub>DDIC</sub> HRW $V_{DDM}$ GND GND GND GND GND GND GND GND GND URXD $V_{DDM}$ $V_{DDM}$ $V_{DDC}$ $V_{DDC}$ $V_{DDM}$ D6 $V_{REF}$ $V_{DDM}$ $V_{DDM}$ GND GND GND GND GND GND GND GND $V_{DDIO}$ $V_{DDC}$ $V_{DDC}$ CLKIN SCL $V_{SSPL}$ Ν D17 GND GND GND GND PORESE GND GND $V_{DDPL}$ $V_{DDM}$ $V_{DDM}$ $V_{\rm DDM}$ GND $V_{\mathsf{DDM}}$ GND $V_{\text{DDM}}$ GND GND $V_{DDIO}$ GND $V_{DDIO}$ V<sub>DDIO</sub> $V_{DDC}$ TDO TESTO R $V_{DDM}$ $V_{DDIO}$ $V_{\text{DDC}}$ HRESET D20 D22 $V_{DDM}$ $V_{DDC}$ $V_{\mathsf{DDM}}$ $V_{DDM}$ $V_{DDC}$ $V_{DDM}$ $V_{DDM}$ V<sub>DDIO</sub> $V_{DDIO}$ V<sub>DDIO</sub> $V_{DDC}$ TMS Т TRST U . EVNT4 T1RFS EVNT0 T0TCK T1TD T2RD T2TD GPIA2 GPIA2 . EVNT TORFS T0TFS T1RD T2RFS GND $V_{DDM}$ A12 A8 Α7 A6 АЗ NC EVNT2 T1TFS T2TFS GPIA19 GPIA2 GPIA2 H8BIT W T0RCK TOTD GND EVNT3 T0RD Figure 2. MSC7115 Molded Array Process-Ball Grid Array (MAP-BGA), Top View #### **Bottom View** Figure 3. MSC7115 Molded Array Process-Ball Grid Array (MAP-BGA), Bottom View # 1.2 Signal List By Ball Location **Table 1** lists the signals sorted by ball number and configuration. Table 1. MSC7115 Signals by Ball Designator | | Signal Names | | | | | | | | | |-------------|--------------|--------------------------|----------------------|-------------|----------|------------|--|--|--| | Number | | S | oftware Controlle | ed | Hardware | Controlled | | | | | rumber | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | A1 | | | Gl | ND | | | | | | | A2 | | GND | | | | | | | | | A3 | | | DG | NM1 | | | | | | | A4 | | | DC | )S2 | | | | | | | <b>A</b> 5 | | | C | K | | | | | | | A6 | | | C | K | | | | | | | A7 | | GPIC7 | | GPOC7 | HC | )15 | | | | | A8 | | GPIC4 | | GPOC4 | HC | )12 | | | | | A9 | | GPIC2 | | GPOC2 | HC | )10 | | | | | A10 | | rese | erved | | Н | D7 | | | | | A11 | | rese | erved | | Н | D6 | | | | | A12 | | rese | erved | | HD4 | | | | | | A13 | | rese | Н | D1 | | | | | | | A14 | | rese | erved | | Н | D0 | | | | | A15 | | | Gl | ND | | | | | | | A16 (1L44X) | | | N | C | | | | | | | A16 (1M88B) | ВМ3 | GP | ID8 | GPOD7 | rese | erved | | | | | A17 | | | N | C | | | | | | | A18 | | | N | C | | | | | | | A19 | | | N | C | | | | | | | A20 | | | N | C | | | | | | | B1 | | | $V_{D}$ | DM | | | | | | | B2 | | | N | C | | | | | | | В3 | | | C | S0 | | | | | | | B4 | | | DC | M2 | | | | | | | B5 | | | DC | )S3 | | | | | | | B6 | | | DC | QS0 | | | | | | | B7 | | | CI | KE | | | | | | | B8 | | | W | /E | | | | | | | В9 | | | | | )14 | | | | | | B10 | | | | | HE | )11 | | | | | B11 | | GPIC0 | | GPOC0 | HI | D8 | | | | | B12 | | rese | erved | | HI | D5 | | | | | B13 | | rese | erved | | Н | D2 | | | | | B14 | | | N | C | | | | | | | B15 (1L44X) | | | N | C | | | | | | ### Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | |-------------|--------------|--------------------------|----------------------|-------------|---------|-----------|--|--|--| | Number | | Hardware | Controlled | | | | | | | | rumber | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | B15 (1M88B) | BM2 | GP | ID7 | GPOD7 | res | erved | | | | | B16 | | | N | IC | | | | | | | B17 | | | N | IC | | | | | | | B18 | | | N | IC | | | | | | | B19 | | | ٨ | IC | | | | | | | B20 | | | Ν | IC | | | | | | | C1 | | | D | 24 | | | | | | | C2 | | | D | 30 | | | | | | | C3 | | | | 25 | | | | | | | C4 | | | C | <u>S1</u> | | | | | | | C5 | | | DC | рМ3 | | | | | | | C6 | | | DC | QM0 | | | | | | | C7 | DQS1 | | | | | | | | | | C8 | | | R | AS | | | | | | | C9 | | | C | AS | | | | | | | C10 | | GPIC5 | | GPOC5 | Н | D13 | | | | | C11 | | GPIC1 | | GPOC1 | F | ID9 | | | | | C12 | | rese | erved | | F | ID3 | | | | | C13 | | | ٨ | IC | | | | | | | C14 | | | ٨ | IC | | | | | | | C15 | | | ٨ | IC | | | | | | | C16 | | | ٨ | IC | | | | | | | C17 | | | ٨ | IC | | | | | | | C18 | | | ٨ | IC | | | | | | | C19 | | | ٨ | IC | | | | | | | C20 | | | N | IC | | | | | | | D1 | | | V <sub>E</sub> | DDM | | | | | | | D2 | | | D | 28 | | | | | | | D3 | | | D | 27 | | | | | | | D4 | | | G | ND | | | | | | | D5 | | | | DDM | | | | | | | D6 | | | V <sub>E</sub> | DDM | | | | | | | D7 | | | | DDM | | | | | | | D8 | | | V <sub>E</sub> | DDM | | | | | | | D9 | | | V | DDM | | | | | | | D10 | | | V <sub>E</sub> | DDM | | | | | | | D11 | | | | DIO | | | | | | | D12 | | | V <sub>D</sub> | DIO | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | | |--------|------------------|--------------------------|----------------------|-------------|----------|------------|--|--|--|--| | Number | | Sc | oftware Controlle | ed | Hardware | Controlled | | | | | | Number | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | | D13 | | | V | DDIO | | | | | | | | D14 | | | | DDIO | | | | | | | | D15 | | V <sub>DDIO</sub> | | | | | | | | | | D16 | | | V | DDIO | | | | | | | | D17 | | | | DDC | | | | | | | | D18 | | | ١ | IC | | | | | | | | D19 | | | N | IC | | | | | | | | D20 | | | N | IC | | | | | | | | E1 | | | G | ND | | | | | | | | E2 | | | D | 26 | | | | | | | | E3 | | | D | 31 | | | | | | | | E4 | | | V <sub>I</sub> | DDM | | | | | | | | E5 | V <sub>DDM</sub> | | | | | | | | | | | E6 | V <sub>DDC</sub> | | | | | | | | | | | E7 | | | | DDC | | | | | | | | E8 | | | | DDC | | | | | | | | E9 | | | | DDC | | | | | | | | E10 | | | | DDM | | | | | | | | E11 | | | | ODIO | | | | | | | | E12 | | | | ODIO | | | | | | | | E13 | | | | ODIO | | | | | | | | E14 | | | | ODIO | | | | | | | | E15 | | | | ODIO | | | | | | | | E16 | | | | DDC | | | | | | | | E17 | | | | DDC | | | | | | | | E18 | | | | IC | | | | | | | | E19 | | NC NC | | | | | | | | | | E20 | | | | IC | | | | | | | | F1 | | | | DDM | | | | | | | | F2 | | | | 15 | | | | | | | | F3 | | | | 29 | | | | | | | | F4 | | | | DDC | | | | | | | | F5 | | | | DDC | | | | | | | | F6 | | | | DDC | | | | | | | | F7 | | | | ND | | | | | | | | F8 | | | | ND | | | | | | | | F9 | | | | ND | | | | | | | | F10 | | | | DDM | | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | | |------------|---------------------|--------------------------|----------------------|-------------|----------|------------|--|--|--|--| | Number | Software Controlled | | | | Hardware | Controlled | | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | | F11 | | | V <sub>C</sub> | DDM | | | | | | | | F12 | | | G | ND | | | | | | | | F13 | | | G | ND | | | | | | | | F14 | | | G | ND | | | | | | | | F15 | | | V <sub>D</sub> | DIO | | | | | | | | F16 | | | | DDC | | | | | | | | F17 | | | | DDC | | | | | | | | F18 | | | | IC | | | | | | | | F19 | | | N | IC | | | | | | | | F20 | | | Ν | IC | | | | | | | | G1 | | | G | ND | | | | | | | | G2 | | | D | 13 | | | | | | | | G3 | GND | | | | | | | | | | | G4 | $V_{DDM}$ | | | | | | | | | | | G5 | | | | DDM | | | | | | | | G6 | | | | ND | | | | | | | | <b>G</b> 7 | | | G | ND | | | | | | | | G8 | | | G | ND | | | | | | | | G9 | | | G | ND | | | | | | | | G10 | | | G | ND | | | | | | | | G11 | | | G | ND | | | | | | | | G12 | | | | ND | | | | | | | | G13 | | | | ND | | | | | | | | G14 | | | | ND | | | | | | | | G15 | | | | DIO | | | | | | | | G16 | | | | DIO | | | | | | | | G17 | | | | DDC | | | | | | | | G18 | | | | IC | | | | | | | | G19 | | | | IC | | | | | | | | G20 | | | | IC | | | | | | | | H1 | | | | 14 | | | | | | | | H2 | | | | 12 | | | | | | | | H3 | | | | 11 | | | | | | | | H4 | | | | DDM | | | | | | | | H5 | | | | DDM | | | | | | | | H6 | | | | ND | | | | | | | | H7 | | | | ND | | | | | | | | H8 | | | | ND | | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | | |-------------|--------------|--------------------------|----------------------|-------------|-------------|--------------|--|--|--|--| | Number | | S | oftware Controlle | ed | Hardware | Controlled | | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | | H9 | | | | | | | | | | | | H10 | | | GI | ND | | | | | | | | H11 | | | GI | ND | | | | | | | | H12 | | | GI | ND | | | | | | | | H13 | | | GI | ND | | | | | | | | H14 | | | GI | ND | | | | | | | | H15 | | | $V_{D}$ | DIO | | | | | | | | H16 | | | $V_{D}$ | DIO | | | | | | | | H17 | | | V | DDC | | | | | | | | H18 | | | N | IC | | | | | | | | H19 | | rese | Н | A2 | | | | | | | | H20 | | rese | Н | A1 | | | | | | | | J1 | D10 | | | | | | | | | | | J2 | $V_{DDM}$ | | | | | | | | | | | J3 | | | С | 9 | | | | | | | | J4 | | | $V_{\square}$ | DDM | | | | | | | | J5 | | | $V_{\square}$ | DDM | | | | | | | | J6 | | | V <sub>C</sub> | DDM | | | | | | | | J7 | | | GI | ND | | | | | | | | J8 | | | GI | ND | | | | | | | | J9 | | | GI | ND | | | | | | | | J10 | | | GI | ND | | | | | | | | J11 | | | GI | ND | | | | | | | | J12 | | | GI | ND | | | | | | | | J13 | | | GI | ND | | | | | | | | J14 | | GND | | | | | | | | | | J15 | | GND | | | | | | | | | | J16 | | | V <sub>D</sub> | DIO | | | | | | | | J17 | | | V | DDC | | | | | | | | J18 (1L44X) | | rese | erved | | Н | A3 | | | | | | J18 (1M88B) | | GPIC11 | | GPOC11 | Н | A3 | | | | | | J19 | | rese | erved | | HACK/HACK o | or HRRQ/HRRQ | | | | | | J20 | HDSP | | reserved | | HREQ/HREQ | or HTRQ/HTRQ | | | | | | K1 | | | | 00 | | | | | | | | K2 | | | GI | ND | | | | | | | | K3 | | | | )8 | | | | | | | | K4 | | | V | DDC | | | | | | | | K5 | | | | DDM | | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | |-------------|---------------------|--------------------------|----------------------|-------------|----------|------------|--|--|--| | Number | Software Controlled | | | | Hardware | Controlled | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | K6 | | | | | | | | | | | K7 | | | GI | ND | | | | | | | K8 | | | GI | ND | | | | | | | K9 | | | GI | ND | | | | | | | K10 | | | GI | ND | | | | | | | K11 | | | GI | ND | | | | | | | K12 | | | GI | ND | | | | | | | K13 | | | GI | ND | | | | | | | K14 | | | GI | ND | | | | | | | K15 | | | V <sub>D</sub> | DIO | | | | | | | K16 | | | | DIO | | | | | | | K17 | V <sub>DDC</sub> | | | | | | | | | | K18 | | rese | erved | | HA0 | | | | | | K19 | | rese | erved | | HDDS | | | | | | K20 | | rese | erved | | HDS/HDS | or HWR/HWR | | | | | L1 | | | С | )1 | | | | | | | L2 | | | GI | ND | | | | | | | L3 | | | С | 03 | | | | | | | L4 | | | V <sub>C</sub> | DDC | | | | | | | L5 | | | | DM | | | | | | | L6 | | | | ND | | | | | | | L7 | | | GI | ND | | | | | | | L8 | | | GI | ND | | | | | | | L9 | | | GI | ND | | | | | | | L10 | | | GI | ND | | | | | | | L11 | | | GI | ND | | | | | | | L12 | | | GI | ND | | | | | | | L13 | | | GI | GND | | | | | | | L14 | | | V <sub>D</sub> | DIO | | | | | | | L15 | | | | DIO | | | | | | | L16 | | | | DIO | | | | | | | L17 | | | | DDC | | | | | | | L18 (1L44X) | | rese | erved | | HCS | Z/HCS2 | | | | | L18 (1M88B) | | GPIB11 | | GPOB11 | HCS | Z/HCS2 | | | | | L19 | | rese | erved | | HCS | 1/HCS1 | | | | | L20 | | rese | erved | | HRW or | HRD/HRD | | | | | M1 | | | С | )2 | | | | | | | M2 | | | Vr | DM | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | | |--------|--------------|--------------------------|----------------------|-------------|----------------------------|-----------|--|--|--|--| | Number | | Software Controlled | | | <b>Hardware Controlled</b> | | | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | | M3 | | | | )5 | | • | | | | | | M4 | | | V | DDM | | | | | | | | M5 | | | V <sub>E</sub> | DDM | | | | | | | | M6 | | | G | ND | | | | | | | | M7 | | | G | ND | | | | | | | | M8 | | | G | ND | | | | | | | | M9 | | | G | ND | | | | | | | | M10 | | | G | ND | | | | | | | | M11 | | | G | ND | | | | | | | | M12 | | | G | ND | | | | | | | | M13 | | | G | ND | | | | | | | | M14 | | | G | ND | | | | | | | | M15 | | | G | ND | | | | | | | | M16 | | | V <sub>E</sub> | DDC | | | | | | | | M17 | | | | DDC | | | | | | | | M18 | GP | IA14 | ĪRQ15 | GPOA14 | S | DA | | | | | | M19 | GP | IA12 | ĪRQ3 | GPOA12 | U | ΓXD | | | | | | M20 | GP | IA13 | ĪRQ2 | GPOA13 | URXD | | | | | | | N1 | | | | )4 | | | | | | | | N2 | | | | 06 | | | | | | | | N3 | | | V <sub>F</sub> | REF | | | | | | | | N4 | | | V | DDM | | | | | | | | N5 | | | | DDM | | | | | | | | N6 | | | | DDM | | | | | | | | N7 | | | | ND | | | | | | | | N8 | | | G | ND | | | | | | | | N9 | | | G | ND | | | | | | | | N10 | | | G | ND | | | | | | | | N11 | | | G | ND | | | | | | | | N12 | | | G | ND | | | | | | | | N13 | | | G | ND | | | | | | | | N14 | | | G | ND | | | | | | | | N15 | | | V <sub>D</sub> | DIO | | | | | | | | N16 | | | | DDC | | | | | | | | N17 | | | | DDC | | | | | | | | N18 | | | | KIN | | | | | | | | N19 | GP | IA15 | IRQ14 | GPOA15 | S | CL | | | | | | N20 | | • | Ve | SPLL | | | | | | | ### Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | |--------|--------------|--------------------------|----------------------|-------------|---------|------------|--|--|--| | Number | | Software Controlled | | | | Controlled | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | P1 | | | Г | )7 | | | | | | | P2 | | | D | 17 | | | | | | | P3 | | | D | 16 | | | | | | | P4 | | | V | DDM | | | | | | | P5 | | | | DDM | | | | | | | P6 | | | V <sub>C</sub> | DDM | | | | | | | P7 | | | | ND | | | | | | | P8 | | | G | ND | | | | | | | P9 | | | G | ND | | | | | | | P10 | | | G | ND | | | | | | | P11 | | | G | ND | | | | | | | P12 | | | G | ND | | | | | | | P13 | | | G | ND | | | | | | | P14 | | | G | ND | | | | | | | P15 | | | V <sub>D</sub> | DIO | | | | | | | P16 | | | | DIO | | | | | | | P17 | | | | DDC | | | | | | | P18 | | | | ESET | | | | | | | P19 | | | TP | SEL | | | | | | | P20 | | | V <sub>DI</sub> | OPLL | | | | | | | R1 | | | | ND | | | | | | | R2 | | | D | 19 | | | | | | | R3 | | | D | 18 | | | | | | | R4 | | | V <sub>D</sub> | DDM | | | | | | | R5 | | | | DDM | | | | | | | R6 | | | | DDM | | | | | | | R7 | | | | ND | | | | | | | R8 | | | V | DDM | | | | | | | R9 | | | | ND | | | | | | | R10 | | | V | DDM | | | | | | | R11 | | | | ND | | | | | | | R12 | | | G | ND | | | | | | | R13 | | | V <sub>D</sub> | DIO | | | | | | | R14 | | | | ND | | | | | | | R15 | | | V <sub>D</sub> | DIO | | | | | | | R16 | | | | DIO | | | | | | | R17 | | | | DDC | | | | | | | R18 | | | | 00 | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | | |--------|--------------|--------------------------|---------------------|---------|-----------|---------------------|--|--|--|--| | Number | | Se | Software Controlled | | | Hardware Controlled | | | | | | | End of Reset | GPI Enabled<br>(Default) | GPO Enabled | Primary | Alternate | | | | | | | R19 | | reser | rved | | EE0/D | BREQ | | | | | | R20 | | | TE | ST0 | | | | | | | | T1 | | | V <sub>C</sub> | DDM | | | | | | | | T2 | | | | 20 | | | | | | | | Т3 | | | D | 22 | | | | | | | | T4 | | | V <sub>C</sub> | DDM | | | | | | | | T5 | | | V | DDM | | | | | | | | T6 | | | V | DDC | | | | | | | | T7 | | | | DDM | | | | | | | | Т8 | | | | DDM | | | | | | | | Т9 | | | V <sub>E</sub> | DDC | | | | | | | | T10 | | | | DDM | | | | | | | | T11 | | V <sub>DDM</sub> | | | | | | | | | | T12 | | | | DIO | | | | | | | | T13 | | | | DIO | | | | | | | | T14 | | | | DIO | | | | | | | | T15 | | | | DIO | | | | | | | | T16 | | | | DDC | | | | | | | | T17 | | | | DDC | | | | | | | | T18 | | | | IC | | | | | | | | T19 | | | T | MS | | | | | | | | T20 | | | HRE | SET | | | | | | | | U1 | | | Gi | ND | | | | | | | | U2 | | | D | 21 | | | | | | | | U3 | | | D | 23 | | | | | | | | U4 | | | V <sub>E</sub> | DDM | | | | | | | | U5 | | | | DDC | | | | | | | | U6 | | V <sub>DDC</sub> | | | | | | | | | | U7 | | | | DDC | | | | | | | | U8 | | | | DDC | | | | | | | | U9 | | | | DDC | | | | | | | | U10 | | | | DDC | | | | | | | | U11 | | | | DDC | | | | | | | | U12 | | | | DDC | | | | | | | | U13 | | | | DDC | | | | | | | | U14 | | | | DDC | | | | | | | | U15 | | | | DDC | | | | | | | | U16 | | | | DDC | | | | | | | Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | |--------|--------------|--------------------------|----------------------|-------------|----------------------------|-----------|--|--|--| | Number | | S | oftware Controlle | ed | <b>Hardware Controlled</b> | | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | U17 | | | V <sub>I</sub> | DDC | | | | | | | U18 | | | N | NC | | | | | | | U19 | | | Т | CK | | | | | | | U20 | | | TF | RST | | | | | | | V1 | | | V[ | DDM | | | | | | | V2 | | | N | NC | | | | | | | V3 | | | А | .13 | | | | | | | V4 | | | А | .11 | | | | | | | V5 | | | А | 10 | | | | | | | V6 | | | , | <b>A</b> 5 | | | | | | | V7 | | | , | <b>A</b> 2 | | | | | | | V8 | | | В | A0 | | | | | | | V9 | | | ١ | 1C | | | | | | | V10 | | rese | rved | | EVI | NT0 | | | | | V11 | SWTE | GPIA16 | ĪRQ12 | GPOA16 | EVNT4 | | | | | | V12 | GP | IA8 | ĪRQ6 | GPOA8 | ТОТ | CK | | | | | V13 | GP | IA4 | ĪRQ1 | GPOA4 | T1F | RFS | | | | | V14 | GP | IA0 | ĪRQ11 | GPOA0 | T1TD | | | | | | V15 | GPI | A28 | ĪRQ17 | GPOA28 | reserved | T2RD | | | | | V16 | | GPID6 | | GPOD6 | reserved | T2TD | | | | | V17 | GPI | A22 | ĪRQ22 | GPOA22 | reserved | | | | | | V18 | GPI | A24 | ĪRQ24 | GPOA24 | rese | rved | | | | | V19 | | | N | IC . | | | | | | | V20 | | | Т | DI . | | | | | | | W1 | | | G | ND | | | | | | | W2 | | | V[ | DDM | | | | | | | W3 | | | | .12 | | | | | | | W4 | | | , | 8 | | | | | | | W5 | | | , | <b>4</b> 7 | | | | | | | W6 | | | , | <b>A</b> 6 | | | | | | | W7 | | | , | <b>A</b> 3 | | | | | | | W8 | | | ١ | IC | | | | | | | W9 | GPI | A17 | ĪRQ13 | GPOA17 | EVNT1 | CLKO | | | | | W10 | ВМ0 | GPI | C14 | GPOC14 | EVNT2 | | | | | | W11 | GPI | A10 | ĪRQ5 | GPOA10 | TOF | RFS | | | | | W12 | GP | IA7 | ĪRQ7 | GPOA7 | ТОТ | FS | | | | | W13 | GP | IA3 | ĪRQ8 | GPOA3 | T1RD | | | | | | W14 | GP | IA1 | IRQ10 | GPOA1 | T1TFS | | | | | MSC7115 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11 Table 1. MSC7115 Signals by Ball Designator (continued) | | Signal Names | | | | | | | | | |--------|--------------|--------------------------|----------------------|-------------|----------------------------|-----------|--|--|--| | Number | | S | oftware Controll | ed | <b>Hardware Controlled</b> | | | | | | | End of Reset | GPI Enabled<br>(Default) | Interrupt<br>Enabled | GPO Enabled | Primary | Alternate | | | | | W15 | | GPID4 | | GPOD4 | reserved | T2RFS | | | | | W16 | GPI | A27 | ĪRQ18 | GPOA27 | reserved | T2TFS | | | | | W17 | GPI | A19 | ĪRQ19 | GPOA19 | rese | rved | | | | | W18 | GPI | A23 | ĪRQ23 | GPOA23 | rese | rved | | | | | W19 | GPI | A26 | ĪRQ26 | GPOA26 | rese | rved | | | | | W20 | H8BIT | | | reserved | | | | | | | Y1 | | | V <sub>I</sub> | DDM | | | | | | | Y2 | | | G | ND | | | | | | | Y3 | | | , | <b>A</b> 9 | | | | | | | Y4 | | | , | <b>A</b> 1 | | | | | | | Y5 | | | , | 40 | | | | | | | Y6 | | | 1 | <b>A</b> 4 | | | | | | | Y7 | | | В | A1 | | | | | | | Y8 | rese | erved | NMI | | reserved | | | | | | Y9 | BM1 | GPI | C15 | GPOC15 | EVI | NT3 | | | | | Y10 | GPI | A11 | ĪRQ4 | GPOA11 | TOF | RCK | | | | | Y11 | | GPIA9 | | GPOA9 | T0 | RD | | | | | Y12 | | GPIA6 | | GPOA6 | T0 | TD | | | | | Y13 | GP | IA5 | ĪRQ0 | GPOA5 | T1F | RCK | | | | | Y14 | GP | IA2 | IRQ9 | GPOA2 | T17 | CK | | | | | Y15 | GPIA29 | | ĪRQ16 | GPOA29 | reserved | T2RCK | | | | | Y16 | GPID5 | | | GPOD5 | reserved | T2TCK | | | | | Y17 | GPI | A20 | IRQ20 | GPOA20 | rese | rved | | | | | Y18 | GPI | A21 | IRQ21 | GPOA21 | rese | rved | | | | | Y19 | | | G | ND | | | | | | | Y20 | GPI | A25 | IRQ25 | GPOA25 | rese | rved | | | | # **Specifications** This chapter covers power considerations, DC/AC electrical characteristics, and AC timing specifications. For additional information, see the MSC711x Reference Manual. The MSC7115 electrical specifications are preliminary and many are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after thorough characterization and device qualifications have been completed. #### **Maximum Ratings** 2.1 #### CAUTION This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>DD</sub>). In calculating timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device with a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. Table 2. Absolute Maximum Ratings **Table 2** describes the maximum electrical ratings for the MSC7115. | Rating | Symbol | Value | Unit | |-------------------------------|--------------------|--------------------|------| | Core supply voltage | V <sub>DDC</sub> | 1.5 | V | | Memory supply voltage | $V_{DDM}$ | 4.0 | V | | PLL supply voltage | V <sub>DDPLL</sub> | 1.5 | V | | I/O supply voltage | V <sub>DDIO</sub> | -0.2 to 4.0 | V | | Input voltage | V <sub>IN</sub> | (GND – 0.2) to 4.0 | V | | Reference voltage | V <sub>REF</sub> | 4.0 | V | | Maximum operating temperature | TJ | 105 | °C | | Minimum operating temperature | T <sub>A</sub> | -40 | °C | | Storage temperature range | T <sub>STG</sub> | -55 to +150 | °C | Notes: Functional operating conditions are given in Table 3. - Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the listed limits may affect device reliability or cause permanent damage. - Section 3.1, Thermal Design Considerations includes a formula for computing the chip junction temperature (T<sub>J</sub>). ### 2.2 Recommended Operating Conditions Table 3 lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed. **Table 3. Recommended Operating Conditions** | Rating | Symbol | Value | Unit | |-----------------------------|----------------------------------|------------------------------|----------| | Core supply voltage | V <sub>DDC</sub> | 1.14 to 1.26 | V | | Memory supply voltage | V <sub>DDM</sub> | 2.38 to 2.63 | V | | PLL supply voltage | V <sub>DDPLL</sub> | 1.14 to 1.26 | V | | I/O supply voltage | V <sub>DDIO</sub> | 3.14 to 3.47 | V | | Reference voltage | V <sub>REF</sub> | 1.19 to 1.31 | V | | Operating temperature range | T <sub>J</sub><br>T <sub>A</sub> | maximum: 105<br>minimum: –40 | °C<br>°C | #### 2.3 Thermal Characteristics Table 4 describes thermal characteristics of the MSC7115 for the MAP-BGA package. Table 4. Thermal Characteristics for MAP-BGA Package | | | MAP-BGA | | | |-------------------------------------------------------|-------------------|-----------------------|-------------------------------|------| | Characteristic | Symbol | Natural<br>Convection | 200 ft/min<br>(1 m/s) airflow | Unit | | Junction-to-ambient <sup>1, 2</sup> | $R_{ heta JA}$ | 39 | 31 | °C/W | | Junction-to-ambient, four-layer board <sup>1, 3</sup> | $R_{ heta JA}$ | 23 | 20 | °C/W | | Junction-to-board <sup>4</sup> | $R_{ heta JB}$ | 12 | | °C/W | | Junction-to-case <sup>5</sup> | R <sub>0</sub> JC | 7 | | °C/W | | Junction-to-package-top <sup>6</sup> | $\Psi_{JT}$ | 2 | | °C/W | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD 51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. Section 3.1, Thermal Design Considerations explains these characteristics in detail. ### 2.4 DC Electrical Characteristics This section describes the DC electrical characteristics for the MSC7115. Note: The leakage current is measured for nominal voltage values must vary in the same direction (for example, both $V_{DDIO}$ and $V_{DDC}$ vary by +2 percent or both vary by -2 percent). **Table 5. DC Electrical Characteristics** | Characteristic | Symbol | Min | Typical | Max | Unit | |-----------------------------------------------------------------------------------------|----------------------------------------|-------------------------|------------------|-------------------------|----------| | Core and PLL voltage | V <sub>DDC</sub><br>V <sub>DDPLL</sub> | 1.14 | 1.2 | 1.26 | V | | DRAM interface I/O voltage <sup>1</sup> | V <sub>DDM</sub> | 2.375 | 2.5 | 2.625 | ٧ | | I/O voltage | V <sub>DDIO</sub> | 3.135 | 3.3 | 3.465 | ٧ | | DRAM interface I/O reference voltage <sup>2</sup> | V <sub>REF</sub> | $0.49 \times V_{DDM}$ | 1.25 | $0.51 \times V_{DDM}$ | ٧ | | DRAM interface I/O termination voltage <sup>3</sup> | VTT | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | ٧ | | Input high CLKIN voltage | V <sub>IHCLK</sub> | 2.4 | 3.0 | 3.465 | ٧ | | DRAM interface input high I/O voltage | V <sub>IHM</sub> | V <sub>REF</sub> + 0.28 | $V_{DDM}$ | V <sub>DDM</sub> + 0.3 | ٧ | | DRAM interface input low I/O voltage | V <sub>ILM</sub> | -0.3 | GND | V <sub>REF</sub> – 0.18 | ٧ | | Input leakage current, V <sub>IN</sub> = V <sub>DDIO</sub> | I <sub>IN</sub> | -1.0 | 0.09 | 1 | μΑ | | V <sub>REF</sub> input leakage current | I <sub>VREF</sub> | _ | _ | 5 | μΑ | | Tri-state (high impedance off state) leakage current, $V_{\text{IN}} = V_{\text{DDIO}}$ | l <sub>OZ</sub> | -1.0 | 0.09 | 1 | μА | | Signal low input current, V <sub>IL</sub> = 0.4 V | ال | -1.0 | 0.09 | 1 | μΑ | | Signal high input current, V <sub>IH</sub> = 2.0 V | I <sub>H</sub> | -1.0 | 0.09 | 1 | μА | | Output high voltage, $I_{OH} = -2$ mA, except open drain pins | V <sub>OH</sub> | 2.0 | 3.0 | _ | ٧ | | Output low voltage, I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | _ | 0 | 0.4 | ٧ | | Typical core power <sup>5</sup> • at 200 MHz • at 266 MHz (mask set 1M88B only) | P <sub>C</sub> | | 222<br>293 | | mW<br>mW | Notes: 1. The value of V<sub>DDM</sub> at the MSC7115 device must remain within 50 mV of V<sub>DDM</sub> at the DRAM device at all times. - 2. V<sub>REF</sub> must be equal to 50% of V<sub>DDM</sub> and track V<sub>DDM</sub> variations as measured at the receiver. Peak-to-peak noise must not exceed ±2% of the DC value. - V<sub>TT</sub> is not applied directly to the MSC7115 device. It is the level measured at the far end signal termination. It should be equal to V<sub>REF</sub>. This rail should track variations in the DC level of V<sub>REF</sub>. - Output leakage for the memory interface is measured with all outputs disabled, 0 V ≤ V<sub>OUT</sub> ≤ V<sub>DDM</sub>. - 5. The core power values were measured using a standard EFR pattern at typical conditions (25°C, 200 MHz or 266 MHz, 1.2 V core). Table 6 lists the DDR DRAM capacitance. Table 6. DDR DRAM Capacitance | Parameter/Condition | Symbol | Max | Unit | |-----------------------------------------|------------------|-----|------| | Input/output capacitance: DQ, DQS | C <sub>IO</sub> | 30 | pF | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | 30 | pF | Note: These values were measured under the following conditions: - $V_{DDM} = 2.5 V \pm 0.125 V$ - f = 1 MHz - T<sub>A</sub> = 25°C - $V_{OUT} = V_{DDM}/2$ - V<sub>OUT</sub> (peak to peak) = 0.2 V MSC7115 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11 ### 2.5 AC Timings This section presents timing diagrams and specifications for individual signals and parallel I/O outputs and inputs. All AC timings are based on a 30 pF load, except where noted otherwise, and a 50 $\Omega$ transmission line. For any additional pF, use the following equations to compute the delay: Standard interface: 2.45 + (0.054 × C<sub>load</sub>) ns DDR interface: 1.6 + (0.002 × C<sub>load</sub>) ns ### 2.5.1 Clock and Timing Signals The following tables describe clock signal characteristics. **Table 7** shows the maximum frequency values for internal (core, reference, and peripherals) and external (CLKO) clocks. You must ensure that maximum frequency values are not exceeded (see for the allowable ranges when using the PLL). Table 7. Maximum Frequencies | Characteristic | Maximu | m in MHz | |----------------------------------------|----------------|----------------| | Characteristic | Mask Set 1L44X | Mask Set 1M88B | | Core clock frequency (CLOCK) | 200 | 266 | | External output clock frequency (CLKO) | 50 | 67 | | Memory clock frequency (CK, CK) | 100 | 133 | | TDM clock frequency (TxRCK, TxTCK) | 50 | 67 | Table 8. Clock Frequencies in MHz | Characteristic | Comphal | Min | Max | | | |-----------------------------------------------------------|--------------------|-----|----------------|----------------|--| | Characteristic | Symbol | Min | Mask Set 1L44X | Mask Set 1M88B | | | CLKIN frequency | F <sub>CLKIN</sub> | 10 | 100 | 100 | | | CLOCK frequency | F <sub>CORE</sub> | _ | 200 | 266 | | | CK, CK frequency | F <sub>CK</sub> | _ | 100 | 133 | | | TDMxRCK, TDMxTCK frequency | F <sub>TDMCK</sub> | _ | 50 | 50 | | | CLKO frequency | F <sub>CKO</sub> | _ | 50 | 67 | | | AHB/IPBus/APB clock frequency | F <sub>BCK</sub> | _ | 100 | 133 | | | Note: The rise and fall time of external clocks should be | | | | | | **Table 9. System Clock Parameters** | Characteristic | Min | Max | Unit | |---------------------------------------|-----|------|------| | CLKIN frequency | 10 | 100 | MHz | | CLKIN slope | _ | 5 | ns | | CLKIN frequency jitter (peak-to-peak) | _ | 1000 | ps | | CLKO frequency jitter (peak-to-peak) | _ | 150 | ps | ### 2.5.2 Configuring Clock Frequencies This section describes important requirements for configuring clock frequencies in the MSC7115 device when using the PLL block. To configure the device clocking, you must program four fields in the Clock Control Register (CLKCTL): - PLLDVF field. Specifies the PLL division factor. The output of the divider block is the input to the multiplier block. - PLLMLTF field. Specifies the PLL multiplication factor. The output from the multiplier block is the VCO. - RNG field. Selects the available PLL frequency range. - CKSEL field. Selects the source for the core clock. There are restrictions on the frequency range permitted at the beginning of the multiplication portion of the PLL that affect the allowable values for the PLLDVF and PLLMLTF fields. The following sections define these restrictions and provide guidelines to configure the device clocking when using the PLL. Refer to the Clock and Power Management chapter in the MSC711x Reference Manual for details on the clock programming model. #### 2.5.2.1 PLL Multiplier Restrictions There are two restrictions for correct usage of the PLL block: - The input frequency to the PLL multiplier block (that is, the output of the divider) must be in the range 10.5–19.5 MHz. - The output frequency of the PLL multiplier must be in the range 300-600 MHz. When programming the PLL for a desired output frequency using the PLLDVF, PLLMLTF, and RNG fields, you must meet these constraints. #### 2.5.2.2 Division Factors and Corresponding CLKIN Frequency Range The value of the PLLDVF field determines the allowable CLKIN frequency range, as shown in Table 10. Table 10. CLKIN Frequency Ranges by Divide Factor Value | PLLDVF<br>Field Value | Divide<br>Factor | CLKIN Frequency Range | Comments | | | | |-----------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-------------------|--|--|--| | 0x00 | 1 | 10.5 to 19.5 MHz | Pre-Division by 1 | | | | | 0x01 | 2 | 21 to 39 MHz | Pre-Division by 2 | | | | | 0x02 | 3 | 31.5 to 58.5 MHz | Pre-Division by 3 | | | | | 0x03 | 4 | 42 to 78 MHz | Pre-Division by 4 | | | | | 0x04 | 5 | 52.5 to 97.5 MHz | Pre-Division by 5 | | | | | 0x05 | 6 | 63 to 100 MHz | Pre-Division by 6 | | | | | 0x06 | 7 | 73.5 to 100 MHz | Pre-Division by 7 | | | | | 0x07 | 8 | 84 to 100 MHz | Pre-Division by 8 | | | | | 0x08 | 9 | 94.5 to 100 MHz | Pre-Division by 9 | | | | | Note: The ma | Note: The maximum CLKIN frequency is 100 MHz. Therefore, the PLLDVF value must be in the range from 1–9. | | | | | | #### 2.5.2.3 Multiplication Factor Range The multiplier block output frequency ranges depend on the input clock frequency as shown in Table 11. **Table 11. PLLMLTF Ranges** | | Multiplier Block (Loop) Output Range | Minimum PLLMLTF Value | Maximum PLLMLTF Value | |-------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------| | | 300 ≤ [Pre-Divided Clock × (PLLMLTF + 1)] ≤ 600 MHz | 300/Pre-Divided Clock | 600/Pre-Divided Clock | | Note: | This table results from the allowed range for $F_{\text{Loop}}$ . The minim frequency of the Pre-Divided Clock. | uum and maximum multiplication fa | ctors are dependent on the | ### 2.5.2.4 Allowed Core Clock Frequency Range The frequency delivered to the core, extended core, and peripheral depends on the value of the CLKCTRL[RNG] bit as shown in **Table 12**. Table 12. F<sub>vco</sub> Frequency Ranges | CLKCTRL | [RNG] Value | Allowed Range of F <sub>vco</sub> | | |--------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--| | | 1 | 300 ≤ F <sub>vco</sub> ≤ 600 MHz | | | | 0 | 150 ≤ F <sub>vco</sub> ≤ 300 MHz | | | Note: This t | Note: This table results from the allowed range for F <sub>vco</sub> , which is F <sub>Loop</sub> modified by CLKCTRL[RNG]. | | | This bit along with the CKSEL determines the frequency range of the core clock. MSC7115 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11 Table 13. Resulting Ranges Permitted for the Core Clock | CLKCTRL[CKS | EL] CLKCTRL[RNG] | Resulting<br>Division<br>Factor | Allowed Range<br>of Core Clock | Comments | | | |----------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|--------------------------------|-------------------------|--|--| | 11 | 1 | 1 | Reserved | Reserved | | | | 11 | 0 | 2 | 150 ≤ Core_Clk ≤ 200 MHz | Limited by range of PLL | | | | 01 | 1 | 2 | 150 ≤ Core_Clk ≤ 200 MHz | Limited by range of PLL | | | | 01 | 0 | 4 | 75 ≤ Core_Clk ≤ 150 MHz | Limited by range of PLL | | | | Note: This table results from the allowed range for F <sub>OUT</sub> , which depends on clock selected via CLKCTRL[CKSEL]. | | | | | | | #### 2.5.2.5 Core Clock Frequency Range When Using DDR Memory The core clock can also be limited by the frequency range of the DDR devices in the system. **Table 14** summarizes this restriction. Table 14. Core Clock Ranges When Using DDR | DDR Type | Allowed Frequency<br>Range for DDR CK | Corresponding Range for the Core Clock | Comments | | |-------------------|---------------------------------------|----------------------------------------|-------------------------------------------|--| | DDR 200 (PC-1600) | 83–100 MHz | 166 ≤ core clock ≤ 200 MHz | Core limited to 2 × maximum DDR frequency | | | DDR 266 (PC-2100) | 83–133 MHz | 166 ≤ core clock ≤ 266 MHz | Core limited to 2 × maximum DDR frequency | | | DDR 333 (PC-2600) | 83–150 MHz | 166 ≤ core clock ≤ 300 MHz | Core limited to 2 × maximum DDR frequency | | ### 2.5.3 Reset Timing The MSC7115 device has several inputs to the reset logic. All MSC7115 reset sources are fed into the reset controller, which takes different actions depending on the source of the reset. The reset status register indicates the most recent sources to cause a reset. **Table 15** describes the reset sources. Table 15. Reset Sources | Name | Direction | Description | |--------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power-on reset<br>(PORESET) | Input | Initiates the power-on reset flow that resets the MSC7115 and configures various attributes of the MSC7115. On PORESET, the entire MSC7115 device is reset. SPLL and DLL states are reset, HRESET is driven, the SC1400 extended core is reset, and system configuration is sampled. The system is configured only when PORESET is asserted. | | External Hard reset (HRESET) | Input/ Output | Initiates the hard reset flow that configures various attributes of the MSC7115. While HRESET is asserted, HRESET is an open-drain output. Upon hard reset, HRESET is driven and the SC1400 extended core is reset. | | Software watchdog reset | Internal | When the MSC7115 watchdog count reaches zero, a software watchdog reset is signalled. The enabled software watchdog event then generates an internal hard reset sequence. | | Bus monitor reset | Internal | When the MSC7115 bus monitor count reaches zero, a bus monitor hard reset is asserted. The enabled bus monitor event then generates an internal hard reset sequence. | | JTAG EXTEST,<br>CLAMP, or<br>HIGHZ command | Internal | When a Test Access Port (TAP) executes an EXTEST, CLAMP, or HIGHZ command, the TAP logic asserts an internal reset signal that generates an internal soft reset sequence. | **Table 16** summarizes the reset actions that occur as a result of the different reset sources. **Table 16. Reset Actions for Each Reset Source** | | Power-On Reset<br>(PORESET) | H <u>ard Rese</u> t<br>(HRESET) | Soft Reset<br>(SRESET) | | |---------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------|---------------------------------------------|--| | Reset Action/Reset Source | External only | External or<br>Internal (Software<br>Watchdog or Bus<br>Monitor) | JTAG Command:<br>EXTEST, CLAMP,<br>or HIGHZ | | | Configuration pins sampled (refer to <b>Section 2.5.3.1</b> for details). | Yes | No | No | | | PLL and clock synthesis states Reset | Yes | No | No | | | HRESET Driven | Yes | Yes | No | | | Software watchdog and bus time-out monitor registers | Yes | Yes | Yes | | | Clock synthesis modules (STOPCTRL, HLTREQ, and HLTACK) reset | Yes | Yes | Yes | | | Extended core reset | Yes | Yes | Yes | | | Peripheral modules reset | Yes | Yes | Yes | | #### Power-On Reset (PORESET) Pin 2.5.3.1 Asserting PORESET initiates the power-on reset flow. PORESET must be asserted externally for at least 16 CLKIN cycles after external power to the MSC7115 reaches at least 2/3 V<sub>DD</sub>. #### **Reset Configuration** 2.5.3.2 The MSC7115 has two mechanisms for writing the reset configuration: - From a host through the host interface (HDI16) - From memory through the I<sup>2</sup>C interface Five signal levels (see Chapter 1 for signal description details) are sampled on PORESET deassertion to define the boot and operating conditions: - BM[0-1] - **SWTE** - H8BIT - **HDSP** #### 2.5.3.3 **Reset Timing Tables** **Table 17** and **Figure 4** describe the reset timing for a reset configuration write. Table 17. Timing for a Reset Configuration Write | No. | Characteristics | Expression | Unit | | | |-------------------------------------------------------------|------------------------------------------------------|------------------------|--------|--|--| | 1 | Required external PORESET duration minimum | 16/F <sub>CLKIN</sub> | clocks | | | | 2 | Delay from PORESET deassertion to HRESET deassertion | 521/F <sub>CLKIN</sub> | clocks | | | | Note: Timings are not tested, but are guaranteed by design. | | | | | | MSC7115 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11 Freescale Semiconductor 23 Figure 4. Timing Diagram for a Reset Configuration Write #### 2.5.4 **DDR DRAM Controller Timing** This section provides the AC electrical characteristics for the DDR DRAM interface. #### **DDR DRAM Input AC Timing Specifications** 2.5.4.1 **Table 18** provides the input AC timing specifications for the DDR DRAM interface. | No. | | Symbol | Min | Max | | | |-----|----------------------|--------|-----|-------------------|--------|--| | | Parameter | | | Mask Set<br>1L44X | Mask 1 | | | | AC input law valtage | W | | V 0.21 | V/ | | Table 18. DDR DRAM Input AC Timing | | | | | M | | | |-----|----------------------------------------------------|-----------------|-------------------------|-------------------------|-------------------------|------| | No. | Parameter | Symbol | Min | Mask Set<br>1L44X | Mask Set<br>1M88B | Unit | | _ | AC input low voltage | V <sub>IL</sub> | _ | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> – 0.31 | V | | _ | AC input high voltage | V <sub>IH</sub> | V <sub>REF</sub> + 0.31 | V <sub>DDM</sub> + 0.3 | V <sub>DDM</sub> + 0.3 | V | | 201 | Maximum Dn input setup skew relative to DQSn input | _ | _ | 1026 | 900 | ps | | 202 | Maximum Dn input hold skew relative to DQSn input | _ | _ | 386 | 900 | ps | Notes: Maximum possible skew between a data strobe (DQSn) and any corresponding bit of data (D[8n + $\{0...7\}$ ] if $0 \le n \le 7$ ). - See Table 19 for $t_{\mbox{\footnotesize CK}}$ value. 2. - Dn should be driven at the same time as DQSn. This is necessary because the DQSn centering on the DQn data tenure is done internally. Figure 5. DDR DRAM Input Timing Diagram MSC7115 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11 #### 2.5.4.2 DDR DRAM Output AC Timing Specifications Table 19 and Table 20 list the output AC timing specifications and measurement conditions for the DDR DRAM interface. **Table 19. DDR DRAM Output AC Timing** | | | | М | | | | |-----|------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------|------------------------------|--------|----------| | No. | Parameter | Symbol | Mask Set<br>1L44X | Mask Set<br>1M88B | Max | Unit | | 200 | CK cycle time, (CK/CK crossing) <sup>1</sup> • 100 MHz (DDR200) • 133 MHz (DDR266) | t <sub>CK</sub> | 10<br>Not applicable | 1.0<br>7.52 | _<br>_ | ns<br>ns | | 204 | An/RAS/CAS/WE/CKE output setup with respect to CK | t <sub>DDKHAS</sub> | $0.5 \times t_{CK} - 2250$ | 0.5 × t <sub>CK</sub> – 1000 | - | ps | | 205 | An/RAS/CAS/WE/CKE output hold with respect to CK | t <sub>DDKHAX</sub> | 0.5 × t <sub>CK</sub> – 1250 | $0.5 \times t_{CK} - 1000$ | _ | ps | | 206 | CSn output setup with respect to CK | t <sub>DDKHCS</sub> | $0.5\times t_{\text{CK}}-2250$ | $0.5 \times t_{CK} - 1000$ | _ | ps | | 207 | CSn output hold with respect to CK | t <sub>DDKHCX</sub> | $0.5 \times t_{CK} - 1250$ | $0.5 \times t_{CK} - 1000$ | _ | ps | | 208 | CK to DQSn <sup>2</sup> | t <sub>DDKHMH</sub> | -600 | -600 | 600 | ps | | 209 | Dn/DQMn output setup with respect to DQSn <sup>3</sup> | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> | 0.25 × t <sub>MCK</sub> –<br>1050 | $0.25 \times t_{CK} - 750$ | _ | ps | | 210 | Dn/DQMn output hold with respect to DQSn <sup>3</sup> | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | $0.25 \times t_{CK} - 1050$ | $0.25 \times t_{CK} - 750$ | _ | ps | | 211 | DQSn preamble start <sup>4</sup> | t <sub>DDKHMP</sub> | -0.25 × t <sub>CK</sub> | -0.25 × t <sub>CK</sub> | _ | ps | | 212 | DQSn epilogue end <sup>5</sup> | t <sub>DDKHME</sub> | -600 | -600 | 600 | ps | #### Notes: - I. All CK/CK referenced measurements are made from the crossing of the two signals ±0.1 V. - 2. t<sub>DDKHMH</sub> can be modified through the TCFG2[WRDD] DQSS override bits. The DRAM requires that the first write data strobe arrives 75–125% of a DRAM cycle after the write command is issued. Any skew between DQSn and CK must be considered when trying to achieve this 75%–125% goal. The TCFG2[WRDD] bits can be used to shift DQSn by 1/4 DRAM cycle increments. The skew in this case refers to an internal skew existing at the signal connections. By default, the CK/CK crossing occurs in the middle of the control signal (An/RAS/CAS/WE/CKE) tenure. Setting TCFG2[ACSM] bit shifts the control signal assertion 1/2 DRAM cycle earlier than the default timing. This means that the signal is asserted no earlier than 410 ps before the CK/CK crossing and no later than 677 ps after the crossing time; the device uses 1087 ps of the skew budget (the interval from –410 to +677 ps). Timing is verified by referencing the falling edge of CK. See Chapter 10 of the MSC711x Reference Manual for details. - 3. Determined by maximum possible skew between a data strobe (DQS) and any corresponding bit of data. The data strobe should be centered inside of the data eye. - 4. Please note that this spec is in reference to the DQSn first rising edge. It could also be referenced from CK(r), but due to programmable delay of the write strobes (TCFG2[WRDD]), there pre-amble may be extended for a full DRAM cycle. For this reason, we reference from DQSn. - 5. All outputs are referenced to the rising edge of CK. Note that this is essentially the CK/DQSn skew in spec 208. In addition there is no real "maximum" time for the epilogue end. JEDEC does not require this is as a device limitation, but simply for the chip to guarantee fast enough write to read turn-around times. This is already guaranteed by the memory controller operation.