Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **DDR2 SDRAM** MT47H256M4 - 32 Meg x 4 x 8 banks MT47H128M8 - 16 Meg x 8 x 8 banks MT47H64M16 - 8 Meg x 16 x 8 banks For the latest data sheet, refer to Micron's Web site: http://www.micron.com/ddr2 | Features • RoHS compliant | Options • Configuration | Marking | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | | <ul> <li>Configuration 256 Meg x 4 (32 Meg x 4 x 8 banks) 128 Meg x 8 (16 Meg x 8 x 8 banks) 64 Meg x 16 (8 Meg x 16 x 8 banks)</li> <li>FBGA package (lead-free) 92-ball FBGA (11mm x 19mm) (:A) 84-ball FBGA (10mm x 16.5mm) (:D) 68-ball FBGA (10mm x 16.5mm) (:D)</li> <li>Timing – cycle time 5.0ns @ CL = 3 (DDR2-400) 3.75ns @ CL = 4 (DDR2-533) 3.0ns @ CL = 4 (DDR2-667) 3.0ns @ CL = 6 (DDR2-667) 2.5ns @ CL = 6 (DDR2-800)</li> <li>Self refresh Standard Low-power</li> </ul> | 256M4<br>128M8<br>64M16<br>BT<br>B7<br>B7<br>-5E<br>-37E<br>-3<br>-3E<br>-25<br>-25E | | | <ul> <li>Operating temperature Commercial (0°C ≤ Tc ≤ 85°C) Industrial (-40°C ≤ Tc ≤ 95°C; -40°C ≤ Ta ≤ 85°C)</li> <li>Revision</li> </ul> | None<br>IT<br>:A/:D | **Table 1: Configuration Addressing** | Architecture | 256 Meg x 4 | 128 Meg x 8 | 64 Meg x 16 | |---------------|-------------------------|-------------------------|-------------------------| | Configuration | 32 Meg x 4<br>x 8 banks | 16 Meg x 4<br>x 8 banks | 8 Meg x 16<br>x 8 banks | | Refresh Count | 8K | 8K | 8K | | Row Addr. | 16K (A0-A13) | 16K (A0-A13) | 8K (A0-A12) | | Bank Addr. | 8 (BA0-BA2) | 8 (BA0-BA2) | 8 (BA0-BA2) | | Column Addr. | 2K (A0-A9, A11) | 1K (A0-A9) | 1K (A0-A9) | **Table 2: Key Timing Parameters** | Speed | D | ata Ra | <sup>t</sup> RCD | <sup>t</sup> RC | | | | |-------|--------|---------------|------------------|-----------------|------|-------------------------|------| | Grade | CL = 3 | <b>CL</b> = 4 | <b>CL</b> = 5 | <b>CL</b> = 6 | | <sup>t</sup> RP<br>(ns) | (ns) | | -5E | 400 | 400 | N/A | N/A | 15 | 15 | 55 | | -37E | 400 | 533 | N/A | N/A | 15 | 15 | 55 | | -3 | 400 | 533 | 667 | N/A | 15 | 15 | 55 | | -3E | N/A | 667 | 667 | N/A | 12 | 12 | 54 | | -25 | N/A | N/A | 667 | 800 | 15 | 15 | 55 | | -25E | N/A | 533 | 800 | N/A | 12.5 | 12.5 | 55 | Note: CL = CAS latency. ## **Table of Contents** | Features | | |---------------------------------------------|----| | Part Numbers | | | FBGA Part Marking Decoder | 7 | | General Description | | | Industrial Temperature | | | General Notes | | | Ball Assignment and Description | 9 | | Functional Description | 18 | | State Diagram | | | Initialization | | | Mode Register (MR) | | | Burst Length | | | Burst Type | | | Operating Mode | | | DLL RESET | | | Write Recovery | | | Power-Down Mode | | | CAS Latency (CL) | | | Extended Mode Register (EMR) | | | DLL Enable/Disable | | | Output Drive Strength | | | DQS# Enable/Disable | | | RDQS Enable/Disable | | | Output Enable/Disable | | | On-Die Termination (ODT) | | | Off-Chip Driver (OCD) Impedance Calibration | | | Posted CAS Additive Latency (AL) | | | Extended Mode Register 2 | | | Extended Mode Register 3 | | | Command Truth Tables | | | DESELECT, NOP, and LM Commands | | | DESELECT | | | NO OPERATION (NOP) | | | LOAD MODE (LM) | | | Bank/Row Activation | | | ACTIVE Command | | | ACTIVE Operation | | | READ Command | | | READ Operation | | | WRITE Command | | | WRITE Operation | | | PRECHARGE Command | | | PRECHARGE Operation | | | SELF REFRESH Command | | | REFRESH Command | | | Power-Down Mode | | | Precharge Power-Down Clock Frequency Change | | | RESET Function | | | (CKE LOW Anytime) | | | ODT Timing | | | MRS Command to ODT Update Delay | 80 | | Absolute Maximum Ratings | 87 | |------------------------------------------------------------|-----| | Temperature and Thermal Impedance | 87 | | AC and DC Operating Conditions | 89 | | Input Electrical Characteristics and Operating Conditions | 90 | | Input Slew Rate Derating | | | Power and Ground Clamp Characteristics | 109 | | AC Overshoot/Undershoot Specification | 110 | | Output Electrical Characteristics and Operating Conditions | 111 | | Full Strength Pull-Down Driver Characteristics | 113 | | Full Strength Pull-Up Driver Characteristics | 114 | | Reduced Strength Pull-Down Driver Characteristics | 115 | | Reduced Strength Pull-Up Driver Characteristics | 116 | | FBGA Package Capacitance | 117 | | IDD Specifications and Conditions | 118 | | IDD7 Conditions | 120 | | AC Operating Specifications | 121 | | Notes | | | Package Dimensions | 135 | ## **List of Figures** | Figure 1: | 1Gb DDR2 Part Numbers | | |------------|---------------------------------------------------------------------------------------|----| | Figure 2: | 84-Ball FBGA (x16) | | | Figure 3: | 68-Ball FBGA (x4, x8) | 10 | | Figure 4: | 92-Ball FBGA (x16) | | | Figure 5: | 92-Ball FBGA (x4/x8) | | | Figure 6: | Functional Block Diagram – 64 Meg x 16 | | | Figure 7: | Functional Block Diagram – 128 Meg x 8 | | | Figure 8: | Functional Block Diagram – 256 Meg x 4 | 19 | | Figure 9: | Simplified State Diagram | | | Figure 10: | DDR2 Power-up and Initialization | 21 | | Figure 11: | Mode Register (MR) Definition | | | Figure 12: | CAS Latency (CL) | 28 | | Figure 13: | Extended Mode Register Definition | | | Figure 14: | READ Latency | | | Figure 15: | WRITE Latency | 32 | | Figure 16: | Extended Mode Register 2 (EMR2) Definition | | | Figure 17: | Extended Mode Register 3 (EMR3) Definition | 33 | | Figure 18: | ACTIVE Command | | | Figure 19: | 8-Bank Activate Restriction | 40 | | Figure 20: | READ Command | | | Figure 21: | Example: Meeting <sup>t</sup> RRD (MIN) and <sup>t</sup> RCD (MIN) | 42 | | Figure 22: | READ Latency | 43 | | Figure 23: | Consecutive READ Bursts | 44 | | Figure 24: | Nonconsecutive READ Bursts | 45 | | Figure 25: | READ Interrupted by READ | | | Figure 26: | READ-to-PRECHARGE – BL = 4 | 47 | | Figure 27: | READ-to-PRECHARGE – BL = 8 | 47 | | Figure 28: | READ-to-WRITE | 48 | | Figure 29: | Bank Read – without Auto Precharge | 49 | | Figure 30: | Bank Read – with Auto Precharge | 50 | | Figure 31: | x4, x8 Data Output Timing – <sup>t</sup> DQSQ, <sup>t</sup> QH, and Data Valid Window | 51 | | Figure 32: | x16 Data Output Timing – <sup>t</sup> DQSQ, <sup>t</sup> QH, and Data Valid Window | 52 | | Figure 33: | Data Output Timing – <sup>t</sup> AC and <sup>t</sup> DQSCK | 53 | | Figure 34: | WRITE Command | 54 | | Figure 35: | WRITE Burst | | | Figure 36: | Consecutive WRITE-to-WRITE | 57 | | Figure 37: | Nonconsecutive WRITE-to-WRITE | | | Figure 38: | Random WRITE Cycles | | | Figure 39: | WRITE Interrupted by WRITE | | | Figure 40: | WRITE-to-READ | | | Figure 41: | WRITE-to-PRECHARGE | 60 | | Figure 42: | Bank Write – without Auto Precharge | 61 | | Figure 43: | Bank Write – with Auto Precharge | | | Figure 44: | WRITE – DM Operation | | | Figure 45: | Data Input Timing | | | Figure 46: | PRECHARGE Command | | | Figure 47: | Self Refresh | | | Figure 48: | Refresh Mode | | | Figure 49: | Power-Down | | | Figure 50: | READ to Power-Down or Self Refresh Entry | | | Figure 51: | READ with Auto Precharge to Power-Down or Self Refresh Entry | | | Figure 52: | WRITE to Power-Down or Self-Refresh Entry | 73 | | Figure 53: | WRITE with Auto Precharge to Power-Down or Self Refresh Entry | | | Figure 54: | REFRESH Command to Power-Down Entry | | | Figure 55: | ACTIVE Command to Power-Down Entry | 74 | | Figure 56: | PRECHARGE Command to Power-Down Entry | 75 | | Figure 57: | LOAD MODE Command to Power-Down Entry | .75 | |------------|----------------------------------------------------------------------|-----| | Figure 58: | Input Clock Frequency Change During Precharge Power-Down Mode | .76 | | Figure 59: | RESET Function | .78 | | Figure 60: | ODT Timing for Entering and Exiting Power-Down Mode | .80 | | Figure 61: | Timing for MRS Command to ODT Update Delay | .80 | | Figure 62: | ODT Timing for Active or Fast-Exit Power-Down Mode | .81 | | Figure 63: | ODT Timing for Slow-Exit or Precharge Power-Down Modes | .82 | | Figure 64: | ODT Turn-off Timings When Entering Power-Down Mode | .83 | | Figure 65: | ODT Turn-On Timing When Entering Power-Down Mode | .84 | | Figure 66: | ODT Turn-Off Timing When Exiting Power-Down Mode | .85 | | Figure 67: | ODT Turn-on Timing When Exiting Power-Down Mode | .86 | | Figure 68: | Example Temperature Test Point Location | .88 | | Figure 69: | Single-Ended Input Signal Levels | | | Figure 70: | Differential Input Signal Levels | .91 | | Figure 71: | Nominal Slew Rate for <sup>t</sup> IS | .95 | | Figure 72: | Tangent Line for <sup>t</sup> IS | .96 | | Figure 73: | Nominal Slew Rate for <sup>t</sup> IH | | | Figure 74: | Tangent Line for <sup>t</sup> IH | | | Figure 75: | Nominal Slew Rate for <sup>t</sup> DS | | | Figure 76: | Tangent Line for <sup>t</sup> DS | 104 | | Figure 77: | Nominal Slew Rate for <sup>t</sup> DH | 105 | | Figure 78: | Tangent Line for <sup>t</sup> DH | 106 | | Figure 79: | AC Input Test Signal Waveform Command/Address Balls | 107 | | Figure 80: | AC Input Test Signal Waveform for Data with DQS, DQS# (Differential) | 107 | | Figure 81: | AC Input Test Signal Waveform for Data with DQS (single-ended) | 108 | | Figure 82: | AC Input Test Signal Waveform (differential) | | | Figure 83: | Input Clamp Characteristics | | | Figure 84: | Overshoot | 110 | | Figure 85: | Undershoot | | | Figure 86: | Differential Output Signal Levels | 111 | | Figure 87: | Output Slew Rate Load | 112 | | Figure 88: | Full Strength Pull-Down Characteristics | 113 | | Figure 89: | Full Strength Pull-Up Characteristics | 114 | | Figure 90: | Reduced Strength Pull-Down Characteristics | 115 | | Figure 91: | Reduced Strength Pull-Up Characteristics | | | Figure 92: | 84-Ball FBGA Package – 10mm x 16.5mm (x16) | | | Figure 93: | 68-Ball FBGA Package – 10mm x 16.5mm (x4/x8) | 136 | | Figure 94: | 92-Ball FBGA Package – 11mm x 19mm (x4/x8/x16) | 137 | | | | | ## **List of Tables** | Table 1: | Configuration Addressing | $\dots\dots1$ | |-----------|----------------------------------------------------------------------------------------------------------------|---------------| | Table 2: | Key Timing Parameters | | | Table 3: | 84-/68-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | 11 | | Table 4: | 92-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | 15 | | Table 5: | Burst Definition | | | Table 6: | Truth Table – DDR2 Commands | 34 | | Table 7: | Truth Table – Current State Bank $n$ – Command to Bank $n$ | 35 | | Table 8: | Truth Table – Current State Bank $n$ – Command to Bank $m$ | 37 | | Table 9: | Minimum Delay with Auto Precharge Enabled | 38 | | Table 10: | READ Using Concurrent Auto Precharge | 46 | | Table 11: | WRITE Using Concurrent Auto Precharge | 55 | | Table 12: | CKE Truth Table | 71 | | Table 13: | DDR2-400/533 ODT Timing for Active and Fast-Exit Power-Down Modes | 81 | | Table 14: | DDR2-400/533 ODT Timing for Slow-Exit and Precharge Power-Down Modes | 82 | | Table 15: | DDR2-400/533 ODT Turn-off Timings When Entering Power-Down Mode | 83 | | Table 16: | DDR2-400/533 ODT Turn-on Timing When Entering Power-Down Mode | 84 | | Table 17: | DDR2-400/533 ODT Turn-off Timing When Exiting Power-Down Mode | 85 | | Table 18: | DDR2-400/533 ODT Turn-On Timing When Exiting Power-Down Mode | 86 | | Table 17: | Absolute Maximum DC Ratings | 87 | | Table 18: | Temperature Limits | 88 | | Table 19: | Thermal Impedance | | | Table 20: | Recommended DC Operating Conditions (SSTL_18) | 89 | | Table 21: | ODT DC Electrical Characteristics | | | Table 22: | Input DC Logic Levels | | | Table 23: | Input AC Logic Levels | | | Table 24: | Differential Input Logic Levels | | | Table 25: | AC Input Test Conditions | | | Table 26: | DDR2-400/533 Setup and Hold Time Derating Values ( <sup>t</sup> IS and <sup>t</sup> IH) | 94 | | Table 27: | DDR2-667 Setup and Hold Time Derating Values ( <sup>t</sup> IS and <sup>t</sup> IH) | 94 | | Table 28: | DDR2-400/533 <sup>t</sup> DS, <sup>t</sup> DH Derating Values with Differential Strobe | 99 | | Table 29: | DDR2-667 <sup>t</sup> DS, <sup>t</sup> DH Derating Values with Differential Strobe | 100 | | Table 30: | Single-Ended DQS Slew Rate Derating Values Using <sup>t</sup> DS <sub>b</sub> and <sup>t</sup> DH <sub>b</sub> | 101 | | Table 31: | Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-667 | | | Table 32: | Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-533 | | | Table 33: | Single-Ended DQS Slew Rate Fully Derated (DQS, DQ at VREF) at DDR2-400 | | | Table 34: | Input Clamp Characteristics | 109 | | Table 35: | Address and Control Balls | 110 | | Table 36: | Clock, Data, Strobe, and Mask Balls | 110 | | Table 37: | Differential AC Output Parameters | | | Table 38: | Output DC Current Drive | 112 | | Table 39: | Output Characteristics | | | Table 40: | Full Strength Pull-Down Current (mA) | | | Table 41: | Full Strength Pull-Up Current (mA) | 114 | | Table 42: | Reduced Strength Pull-Down Current (mA) | 115 | | Table 43: | Reduced Strength Pull-Up Current (mA) | | | Table 44: | Input Capacitance | | | Table 45: | DDR2 IDD Specifications and Conditions (continued) | | | Table 46: | General IDD Parameters | | | Table 47: | IDD7 Timing Patterns (8-bank) | | | Table 48: | AC Operating Conditions for -3E, -3, -37E, and -5E Speeds | | | Table 49: | AC Operating Conditions for -25E and -25 Speeds | | ### **Part Numbers** Figure 1: 1Gb DDR2 Part Numbers Note: Not all speeds and configurations are available. Contact Micron sales for current revision. ## **FBGA Part Marking Decoder** Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. Micron's FBGA Part Marking Decoder is available at www.micron.com/decoder. ## **General Description** The 1Gb DDR2 SDRAM is a high-speed CMOS, dynamic random access memory containing 1,073,741,824 bits. It is internally configured as an 8-bank DRAM. The functional block diagrams of the all device configurations are shown in "Functional Description" on page 18. Ball assignments and signal descriptions are shown in "Ball Assignment and Description" on page 9. The 1Gb DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the 1Gb DDR2 SDRAM effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The 1Gb DDR2 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS as well as to both edges of CK. Read and write accesses to the DDR2 SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAMs, the pipelined, multibank architecture of DDR2 SDRAMs allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode. All inputs are compatible with the JEDEC standard for SSTL\_18. All full drive-strength outputs are SSTL\_18-compatible. ### **Industrial Temperature** The industrial temperature (IT) device has two simultaneous requirements: ambient temperature surrounding the device cannot exceed –40°C or +85°C, and the case temperature cannot exceed –40°C or 95°C. JEDEC specifications require the refresh rate to double when $T_{\rm C}$ exceeds 85°C; this also requires use of the high-temperature self refresh option. Additionally, ODT resistance and the input/output impedance must be derated when the $T_{\rm C}$ is < 0°C or > 85°C. #### **General Notes** - The functionality and the timing specifications discussed in this data sheet are for the DLL-enabled mode of operation. - Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. Additionally, the x16 is divided into 2 bytes, the lower byte and upper byte. For the lower byte (DQ0–DQ7), DM refers to LDM and DQS refers to LDQS. For the upper byte (DQ8–DQ15), DM refers to UDM and DQS refers to UDQS. - Complete functionality is described throughout the document, and any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. - Any specific requirement takes precedence over a general statement. ## **Ball Assignment and Description** Figure 2: 84-Ball FBGA (x16) 10mm x 16.5mm (top view) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|------|---------|------|---|---|---|------------------|----------|--------| | Α | VDD | O<br>NC | Vss | | | | VssQ L | JDQS#/NI | J VDDQ | | В | DQ14 | VssQ | UDM | | | | UDQS | VssQ | DQ15 | | С | VDDQ | DQ9 | VDDQ | | | | $\bigvee_{VDDQ}$ | DQ8 | VDDQ | | D | DQ12 | VssQ | DQ11 | | | | DQ10 | VssQ | DQ13 | | Е | VDD | NC | Vss | | | | $\bigcirc$ | .DQS#/NU | | | F | DQ6 | VssQ | LDM | | | | LDQS | VssQ | DQ7 | | G | VDDQ | DQ1 | VDDQ | | | | VDDQ | DQ0 | VDDQ | | Н | DQ4 | VssQ | DQ3 | | | | DQ2 | VssQ | DQ5 | | J | VDDL | VREF | Vss | | | | VssDL | CK | VDD | | K | _ | CKE | WE# | | | | RAS# | CK# | ODT | | L | RFU | BA0 | BA1 | | | | CAS# | CS# | | | M | | A10 | A1 | | | | A2 | A0 | VDD | | N | Vss | A3 | A5 | | | | A6 | A4 | | | Р | _ | A7 | A9 | | | | A11 | A8 | Vss | | R | VDD | A12 | RFU | | | | RFU | RFU | | Figure 3: 68-Ball FBGA (x4, x8) 10mm x 16.5mm (top view) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|---------|------------|---------|---|---|---|-------------------------|------------|---------| | Α | O<br>NC | O<br>NC | | | | | | O<br>NC | NC O | | В | INC | INC | | | | | | INC | INC | | С | | | | | | | | | | | D | | | | | | | | | | | Е | VDD | NU/RDQS# | Vss | | | | VssQ | DQS#/NU | O VDDO | | F | NF, DQ6 | $\bigcirc$ | DM/RDQS | | | | $\bigcirc$ | VssQ | | | G | VDDQ | DQ1 | VDDQ | | | | DQS<br>VDDO | DQ0 | VDDQ | | Н | NF, DQ4 | $\bigcirc$ | DQ3 | | | | VDDQ<br>DO2 | $\bigcirc$ | NF, DQ5 | | J | VDDL | VREF | Vss | | | | DQ2<br>VssDL | CK | VDD | | K | | CKE | WE# | | | | ( ) | CK# | ODT | | L | BA2 | O<br>BA0 | BA1 | | | | CAS# CAS# A2 A6 A11 | CS# | | | M | J, 12 | A10 | A1 | | | | A2 | A0 | VDD | | N | Vss | A10 | A1 | | | | A6 | A0<br>A4 | | | Р | | A7 | O<br>A9 | | | | A11 | A8 | Vss | | R | VDD | A12 | RFU | | | | RFU | A13 | | | Т | ,,,, | 7112 | 0 | | | | 0 | 71.5 | | | U | | | | | | | | | | | V | | | | | | | | | | | W | O NC | O | | | | | | O | O | Table 3: 84-/68-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |----------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | К9 | К9 | ODT | Input | On-die termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls: DQ0–DQ15, LDM, UDM, LDQS, LDQS#, UDQS, and UDQS# for the x16; DQ0–DQ7, DQS, DQS#, RDQS, RDQS#, and DM for the x8; DQ0–DQ3, DQS, DQS#, and DM for the x4. The ODT input will be ignored if disabled via the LOAD MODE command. | | J8, K8 | J8, K8 | CK, CK# | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#. | | K2 | K2 | CKE | Input | Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides precharge power-down mode and SELF REFRESH operation (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power-down entry, power-down exit, output disable, and for self refresh entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during self refresh. CKE is an SSTL_18 input but will detect a LVCMOS LOW level once VDD is applied during first power-up. After VREF has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper SELF REFRESH operation, VREF must be maintained. | | L8 | L8 | CS# | Input | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple ranks. CS# is considered part of the command code. | | K7, L7,<br>K3 | K7, L7,<br>K3 | RAS#, CAS#,<br>WE# | Input | Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered. | | F3, B3 | F3 | LDM, UDM<br>(DM) | Input | Input data mask: DM is an input mask signal for write data. Input data is masked when DM is concurrently sampled HIGH during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls. LDM is DM for lower byte DQ0–DQ7 and UDM is DM for upper byte DQ8–DQ15. | | L2, L3, L1 | L2, L3, L1 | BA0-BA2 | Input | Bank address inputs: BA0–BA2 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0–BA2 define which mode register, including MR, EMR, EMR(2), and EMR(3), is loaded during the LOAD MODE command. | | M8, M3, M7,<br>N2, N8, N3,<br>N7, P2,<br>P8, P3, M2,<br>P7, R2 | M8, M3, M7,<br>N2, N8, N3,<br>N7, P2,<br>P8, P3, M2,<br>P7, R2<br>R8 | A0-A2,<br>A3-A5,<br>A6-A7,<br>A8-A10,<br>A11-A12<br>A13 (x4, x8) | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA2–BA0) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | Table 3: 84-/68-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 (Continued) | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |----------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G8, G2, H7, H3,<br>H1, H9, F1, F9,<br>C8, C2, D7,<br>D3, D1, D9,<br>B1, B9 | - | DQ0-DQ3,<br>DQ4-DQ7,<br>DQ8-DQ10,<br>DQ11-DQ13,<br>DQ14-DQ15 | I/O | Data input/output: Bidirectional data bus for 64 Meg x 16. | | _ | G8, G2, H7, H3,<br>H1, H9, F1, F9 | DQ0-DQ3<br>DQ4-DQ7 | I/O | Data input/output: Bidirectional data bus for 128 Meg x 8. | | _ | G8, G2, H7, H3 | DQ0–DQ2<br>DQ3 | I/O | Data input/output: Bidirectional data bus for 256 Meg x 4. | | B7<br>A8 | - | UDQS,<br>UDQS# | I/O | Data strobe for upper byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. UDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | F7<br>E8 | - | LDQS, LDQS# | I/O | Data strobe for lower byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. LDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | - | F7, E8 | DQS, DQS# | I/O | Data strobe: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. DQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | - | F3, E2 | RDQS, RDQS# | Output | Redundant data strobe for 128 Meg x 8 only. RDQS is enabled/disabled via the LOAD MODE command to the extended mode register (EMR). When RDQS is enabled, RDQS is output with read data only and is ignored during write data. When RDQS is disabled, ball F3 becomes data mask (see DM ball). RDQS# is only used when RDQS is enabled and differential data strobe mode is enabled. | | A1, E1, J9, M9,<br>R1 | E1, J9, M9, R1 | VDD | Supply | Power supply: 1.8V ±0.1V. | | J1 | J1 | VDDL | Supply | DLL power supply: 1.8V ±0.1V. | | A9, C1, C3, C7,<br>C9, E9, G1, G3,<br>G7, G9 | E9, G1, G3, G7,<br>G9 | VDDQ | Supply | DQ power supply: 1.8V $\pm 0.1$ V. Isolated on the device for improved noise immunity. | | J2 | J2 | VREF | Supply | SSTL_18 reference voltage. | | A3, E3, J3, N1,<br>P9 | J3, E3, N1, P9 | Vss | Supply | Ground. | | J7 | J7 | VssDL | Supply | DLL ground. Isolated on the device from Vss and VssQ. | | A7, B2, B8, D2,<br>D8, E7, F2, F8,<br>H2, H8 | E7, F2, F8, H2,<br>H8 | VssQ | Supply | DQ ground. Isolated on the device for improved noise immunity. | | A2, E2 | W1, W2, W8,<br>W9, A1, A2,<br>A8, A9 | NC | - | No connect: These balls should be left unconnected. | | A8, E8 | _ | NU | 1 | Not used: Not used only on x16. If EMR[E10] = 0, A8 and E8 are UDQS# and LDQS#. If EMR[E10] = 1, then A8 and E8 are not used. | | _ | E2, E8 | NU | - | Not used: Not used only on x8. If EMR[E10] = 0, E2 and E8 are RDQS# and DQS#. If EMR[E10] = 1, then E2 and E8 are not used. | | - | F1, F9, H1, H9,<br>E2 | NF | - | Not funtion: Not used only on x4. These are data lines on the x8. | | R8, R3, R7 | R3, R7 | RFU | ı | Reserved for future use: Row address bits A14 (R3) and A13 (R8). | Figure 4: 92-Ball FBGA (x16) 11mm x 19mm top (view) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----|--------------------------------------------|-----------------------------------|-----------------------------------|---|---|---|-----------------------------------------------------------|---------------------------|-----------------------------------------------------| | Α | O <sub>NC</sub> | O<br>NC | | | | | | O<br>NC | O <sub>NC</sub> | | В | | | | | | | | | | | С | | | | | | | | | | | D | O | O<br>NC | O <sub>Vss</sub> | | | | Osso | O IDOS#/NI | O | | E | DO14 | O <sub>V</sub> | Vss | | | | UDOS | UDQS#/NU | J V <sub>DD</sub> Q | | F | VonO | VssQ | Ongo | | | | VDDQ | VssQ | DQ15<br>O<br>VDDQ | | G | VDD DQ14 O VDDQ VDDQ DQ12 O VDDQ DQ6 O DQ4 | VssO | UDM VDDQ DQ11 | | | | DO10 | DQ8<br>VssQ | DO13 | | Н | VDD | O<br>NC | Vss | | | | VssQ | VssQ<br>CDOS#/NU | DQ13 VDDQ DQ7 VDDQ VDDQ VDDQ VDDQ VDDQ VDDQ | | J | DQ6 | VssO | LDM | | | | LDQS | VssO | D07 | | K | VDDQ | D01 | V <sub>DD</sub> Q | | | | VDDQ | DOO | VDDO | | L | DQ4 | VssO | DQ3 | | | | DQ2 | VssO | DO5 | | М | VDDL | VREF | Vss | | | | VssDL | O<br>CK | VDD | | N | | CKE | WE# | | | | C<br>RAS# | O<br>CK# | ODT | | Р | O<br>BA2 | O<br>BA0 | O<br>BA1 | | | | CAS# | CS# | | | R | | A10 | O<br>A1 | | | | O<br>A2 | O<br>A0 | VDD | | T | Vss | A3 | O<br>A5 | | | | O<br>A6 | O<br>A4 | | | U | | O<br>A7 | O<br>A9 | | | | A11 | O<br>A8 | Vss | | V | VDD | VssQ VssQ VssQ VREF A10 A3 A7 A12 | Vss VbbQ DQ3 Vss WE# A1 A5 A9 RFU | | | | VSSQ UDQS VDDQS DQ10 VSSQ DQ10 VSSDL DQ2 VSSDL A6 A11 RFU | USSQ CK# CS# A0 A4 A8 RFU | | | W | | | | | | | | | | | Υ | | | | | | | | | | | AA | O <sub>NC</sub> | $\bigcap_{NC}$ | | | | | | $\bigcap_{NC}$ | O <sub>NC</sub> | Figure 5: 92-Ball FBGA (x4/x8) 11mm x 19mm top (view) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |--------------|-------------------|-----------------|------------------|---|---|---|------------------|-----------------|-------------------| | Α | O<br>NC | O<br>NC | | | | | | O<br>NC | O <sub>NC</sub> | | В | INC | NC | | | | | | NC | NC | | С | | | | | | | | | | | D | VDD | O<br>NC | Vss | | | | VssQ | O<br>NC | O<br>VDD Q | | E | O<br>NC | O<br>NC | O<br>NC | | | | NC | NC | O NC | | F | O <sub>NC</sub> | $\bigcap_{NC}$ | O<br>NC | | | | NC NC | O <sub>NC</sub> | O <sub>NC</sub> | | G | O<br>NC | O <sub>NC</sub> | O<br>NC | | | | $\bigcap_{NC}$ | O <sub>NC</sub> | O<br>NC | | Н | VDD | NF, RDQS#/NI | J VSS | | | | $\bigcirc$ | DQS#/NU | O<br>VDD Q | | J | NF, DQ6 | Vss Q | OM/RDQS | | | | DQS | Vss Q | NF, DQ7 | | K | V <sub>DD</sub> Q | DQ1 | $\bigcup_{VDDQ}$ | | | | $\bigvee_{VDDQ}$ | DQ0 | V <sub>DD</sub> Q | | L | NF,DQ 4 | VssQ | DQ3 | | | | DQ2 | Vss Q | NF, DQ5 | | М | VDDL | VREF | Vss | | | | VssDL | CK | VDD | | N | | CKE | WE# | | | | RAS# | CK# | ODT | | Р | BA2 | BA0 | BA1 | | | | CAS# | CS# | | | R | | A10 | A1 | | | | A2 | A0 | VDD | | Т | Vss | A3 | A5 | | | | A6 | A4 | | | U | | A7 | A9 | | | | A11 | A8 | Vss | | V | VDD | A12 | RFU | | | | RFU | A13 | | | W<br>Y<br>AA | | | | | | | | | | | Y | | | | | | | | $\bigcirc$ | | | AA | NC NC | NC NC | | | | | | O<br>NC | O<br>NC | Table 4: 92-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |-------------------------------------------------------------|-----------------------|---------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N9 | N9 | ODT | Input | On-die termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls: DQ0–DQ15, LDM, UDM, LDQS, LDQS#, UDQS, and UDQS# for the x16; DQ0–DQ7, DQS, DQS#, RDQS, RDQS#, and DM for the x8; DQ0–DQ3, DQS, DQS#, and DM for the x4. The ODT input will be ignored if disabled via the LOAD MODE command. | | M8, N8 | M8, N8 | CK, CK# | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#. | | N2 | N2 | CKE | Input | Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides precharge power-down mode and SELF REFRESH operation (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power-down entry, power-down exit, output disable, and self refresh entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during self refresh. CKE is an SSTL_18 input but will detect a LVCMOS LOW level once VDD is applied during first power-up. After VREF has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper SELF REFRESH operation, VREF must be maintained. | | P8 | P8 | CS# | Input | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple ranks. CS# is considered part of the command code. | | N7, P7,<br>N3 | N7, P7,<br>N3 | RAS#, CAS#,<br>WE# | Input | Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered. | | J3, E3 | J3 | LDM, UDM,<br>(DM) | Input | Input data mask: DM is an input mask signal for write data. Input data is masked when DM is concurrently sampled HIGH during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls. LDM is DM for lower byte DQ0–DQ7 and UDM is DM for upper byte DQ8–DQ15. | | P2, P3, P1 | P2, P3, P1 | BA0-BA2 | Input | Bank address inputs: BA0–BA2 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0–BA2 define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command. | | R8, R3, R7,<br>T2, T8, T3, T7,<br>U2, U8, U3,<br>R2, U7, V2 | _ | A0–A2,<br>A3–A6,<br>A7–A9,<br>A10–A12 | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA2–BA0) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | Table 4: 92-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |----------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | R8, R3, R7, T2,<br>T8, T3, T7, U2,<br>U8, U3, R2,<br>U7, V2, V8 | A0–A3,<br>A4–A7,<br>A8–A10,<br>A11–A13 | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA2–BA0) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. | | K8, K2, L7, L3,<br>L1, L9, J1, J9,<br>F8, F2, G7,<br>G3, G1, G9,<br>E1, E9 | - | DQ0-DQ3,<br>DQ4-DQ7,<br>DQ8-DQ10,<br>DQ11-DQ13,<br>DQ14-DQ15 | I/O | Data input/output: Bidirectional data bus for 64 Meg x 16. | | - | K8, K2, L7, L3,<br>L1, L9, J1, J9 | DQ0–DQ3,<br>DQ4–DQ7 | I/O | Data input/output: Bidirectional data bus for 128 Meg x 8. | | _ | K8, K2, L7, L3 | DQ0-DQ3 | I/O | Data input/output: Bidirectional data bus for 256 Meg x 4. | | E7,<br>D8 | - | UDQS,<br>UDQS# | I/O | Data strobe for upper byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. UDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | J7,<br>H8 | - | LDQS,<br>LDQS# | I/O | Data strobe for lower byte: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. LDQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | - | J7, H8 | DQS, DQS# | I/O | Data strobe: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data. DQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | | - | J3, H2 | RDQS, RDQS# | Output | Redundant data strobe for 128 Meg x 8 only. RDQS is enabled/disabled via the LOAD MODE command to the extended mode register (EMR). When RDQS is enabled, RDQS is output with read data only and is ignored during write data. When RDQS is disabled, ball J3 becomes data mask (see DM ball). RDQS# is only used when RDQS is enabled and differential data strobe mode is enabled. | | D1, H1, M9,<br>R9, V1 | D1, H1, M9,<br>R9, V1 | VDD | Supply | Power Supply: 1.8V ±0.1V. | | M1 | M1 | VDDL | Supply | DLL Power supply: 1.8V ±0.1V. | | D9, F1, F3, F7,<br>F9, H9, K1,<br>K3, K7, K9 | D9, H9, K1,<br>K3, K7, K9 | VDDQ | Supply | DQ Power supply: 1.8V $\pm 0.1$ V. Isolated on the device for improved noise immunity. | | M2 | M2 | VREF | Supply | SSTL_18 reference voltage. | | D3, H3, M3,<br>T1, U9 | D3, H3, M3,<br>T1, U9 | Vss | Supply | Ground. | | M7 | M7 | VssDL | Supply | DLL ground: Isolated on the device from Vss and VssQ. | | D7, E2, E8,<br>G2, G8, H7,<br>J2, J8, L2, L8 | D7, H7,J 2,<br>J8, L2, L8 | VssQ | Supply | DQ ground: Isolated on the device for improved noise immunity. | ### Table 4: 92-Ball Descriptions – 256 Meg x 4, 128 Meg x 8, 64 Meg x 16 | x16 Ball<br>Number | x4, x8 Ball<br>Number | Symbol | Туре | Description | |----------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------| | A1, A2, A8,<br>A9 D2, H2,<br>AA1, AA2,<br>AA8, AA9 | A1, A2, A8,<br>A9, D2, D8,<br>E1–E3, E7–E9,<br>F1–F3, F7–F9,<br>G1–G3,<br>G7–G9, AA1,<br>AA2, AA8, | NC | - | No connect: These balls should be left unconnected. | | _ | J1, J9, L1, L9,<br>H2, | NF | _ | No function: These balls are used as DQ4–DQ7 on the 128 Meg x8 , but are NF (no function) on the 256 Meg x 4 configuration. | | D8, H8 | - | NU | _ | Not used: Not used only on x16. If EMR[E10] = 0, D8 and H8 are UDQS# and LDQS#. If EMR[E10] = 1, then D8 and H8 are not used. | | _ | H2, H8 | NU | _ | Not used: Not used only on x8. If EMR[E10] = 0, H2 and H8 are RDQS# and DQS#. If EMR[E10] = 1, then H2 and H8 are not used. | | V3, V7, V8 | V3, V7 | RFU | _ | Reserved for future use: Row address bits A13 (V8), A14(V3), and A15(V7) are reserved. | ## **Functional Description** The 1Gb DDR2 SDRAM is a high-speed CMOS dynamic random access memory containing 1,073,741,824 bits. The 1Gb DDR2 SDRAM is internally configured as an 8-bank DRAM. The 1Gb DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The DDR2 architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the 1Gb DDR2 SDRAM consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit- wide, one-half-clock-cycle data transfers at the I/O balls. Prior to normal operation, the DDR2 SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation. Figure 9 on page 20 shows a simplified state diagram to provide the basic command flow. It is not comprehensive and does not identify all timing requirements or possible command restrictions. Figure 6: Functional Block Diagram - 64 Meg x 16 Figure 7: Functional Block Diagram – 128 Meg x 8 Figure 8: Functional Block Diagram - 256 Meg x 4 ## **State Diagram** Figure 9 shows a simplified state diagram to provide the basic command flow. It is not comprehensive and does not identify all timing requirements or possible command restrictions. Figure 9: Simplified State Diagram ## **Initialization** DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Figure 10 illustrates the sequence required for power-up and initialization. Figure 10: DDR2 Power-up and Initialization Notes appear on page 22 - Notes: 1. Applying power; if CKE is maintained below 0.2 x VDDQ, outputs remain disabled. To guarantee RTT (ODT resistance) is off, VREF must be valid and a low level must be applied to the ODT ball (all other inputs may be undefined; I/Os and outputs must be less than VDDQ during voltage ramp time to avoid DDR2 SDRAM device latch-up). VTT is not applied directly to the device; however, <sup>t</sup>VTT should be ≥0 to avoid device latch-up. At least one of the following two sets of conditions (A or B) must be met to obtain a stable supply state (stable supply defined as VDD, VDDL, VDDQ, VREF, and VTT are between their minimum and maximum values as stated in Table 20 on page 89): - Single power source: The VDD voltage ramp from 300mV to VDD (MIN) must take no longer than 200ms; during the VDD voltage ramp, |VDD - VDDQ| ≤ 0.3V. Once supply voltage ramping is complete (when VDDQ crosses VDD [MIN]), Table 20 specifications apply. - VDD, VDDL, and VDDQ are driven from a single power converter output - VTT is limited to 0.95V MAX - VREF tracks VDDQ/2; VREF must be within ±0.3V with respect to VDDQ/2 during supply ramp time - VDDO ≥ VREF at all times - Multiple power sources: VDD ≥ VDDL ≥ VDDQ must be maintained during supply voltage ramping, for both AC and DC levels, until supply voltage ramping completes (VDDQ crosses VDD [MIN]). Once supply voltage ramping is complete, Table 20 specifications apply. - Apply VDD and VDDL before or at the same time as VDDQ; VDD/VDDL voltage ramp time must be ≤200ms from when VDD ramps from 300mV to VDD (MIN) - Apply VDDO before or at the same time as VTT: the VDDO voltage ramp time from when VDD (MIN) is achieved to when VDDQ (MIN) is achieved must be ≤500ms; while VDD is ramping, current can be supplied from VDD through the device to VDDQ - VREF must track VDDQ/2; VREF must be within ±0.3V with respect to VDDQ/2 during supply ramp time; $VDDQ \ge VREF$ must be met at all times - Apply VTT; the VTT voltage ramp time from when VDDQ (MIN) is achieved to when VTT (MIN) is achieved must be no greater than 500ms - 2. CKE uses LVCMOS input levels prior to state T0 to ensure DQs are High-Z during device power-up prior to VREF being stable. After state TO, CKE is required to have SSTL 18 input levels. Once CKE transitions to a high level, it must stay HIGH for the duration of the initialization sequence. - 3. PRE = PRECHARGE command, LM = LOAD MODE command, MR = Mode Register, EMR = extended mode register, EMR2 = extended mode register 2, EMR3 = extended mode register 3, REF = REFRESH command, ACT = ACTIVE command, A10 = PRECHARGE ALL, CODE = desired values for mode registers (bank addresses are required to be decoded), VALID - any valid command/address, RA = row address, bank address. - 4. DM represents DM for x4, x8 configurations and UDM, LDM for x16 configuration; DQS represents DQS, DQS#, UDQS, UDQS#, LDQS, LDQS#, RDQS# for the appropriate configuration (x4, x8, x16); DQ represents DQ0-DQ3 for x4, DQ-DQ7 for x8, and DQ0-DQ15 for x16. - 5. For a minimum of 200µs after stable power and clock (CK, CK#), apply NOP or DESELECT commands, then take CKE HIGH. - 6. Wait a minimum of 400ns, then issue a PRECHARGE ALL command. - 7. Issue a LOAD MODE command to the EMR(2). (To issue an EMR(2) command, provide LOW to BA2 and BA0, and provide HIGH to BA1.) Set register E7 to "0" or "1;" all others must be "0." - 8. Issue a LOAD MODE command to the EMR(3). (To issue an EMR(3) command, provide HIGH to BA0 = 1, BA1 = 1, and BA2 = 0.) Set all registers to "0." - 9. Issue a LOAD MODE command to the EMR to enable DLL. To issue a DLL ENABLE command, provide LOW to BA1, BA2, and A0; provide HIGH to BA0. Bits E7, E8, and E9 can be set to "0" or "1;" Micron recommends setting them to "0." - 10. Issue a LOAD MODE command for DLL RESET. 200 cycles of clock input is required to lock the DLL. (To issue a DLL RESET, provide HIGH to A8 and provide LOW to BA2 = BA1 = BA0 = 0.) CKE must be HIGH the entire time. - 11. Issue PRECHARGE ALL command. - 12. Issue two or more REFRESH commands. - 13. Issue a LOAD MODE command with LOW to A8 to initialize device operation (i.e., to program operating parameters without resetting the DLL). To access the mode registers, BA0 = 0, BA1 = 0, BA2 = 0. - 14. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits E7, E8, and E9 to "1," and then setting all other desired parameters. To access the extended mode register, BA2 = 0, BA1 = 0, BA0 = 1. - 15. Issue a LOAD MODE command to the EMR to enable OCD exit by setting bits E7, E8, and E9 to "0," and then setting all other desired parameters. To access the extended mode registers, BA2 = 0, BA1 = 0, BA0 = 1. - 16. The DDR2 SDRAM is now initialized and ready for normal operation 200 clock cycles after the DLL RESET at Tf0. ## **Mode Register (MR)** The mode register is used to define the specific mode of operation of the DDR2 SDRAM. This definition includes the selection of a burst length, burst type, CAS latency, operating mode, DLL RESET, write recovery, and power-down mode, as shown in Figure 11 on page 25. Contents of the mode register can be altered by re-executing the LOAD MODE (LM) command. If the user chooses to modify only a subset of the MR variables, all variables (M0–M13 for x4 and x8 or M0–M12 for x16) must be programmed when the command is issued. The MR is programmed via the LM command (bits BA2-BA0 = 0, 0, 0) and other bits (M13–M0 for x4 and x8, M12–M0 for x16) will retain the stored information until it is programmed again or the device loses power (except for bit M8, which is self-clearing). Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly. The LM command can only be issued (or reissued) when all banks are in the precharged state (idle state) and no bursts are in progress. The controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operations such as an ACTIVE command. Violating either of these requirements will result in unspecified operation. ## **Burst Length** Burst length is defined by bits M0–M3, as shown in Figure 11 on page 25. Read and write accesses to the DDR2 SDRAM are burst-oriented, with the burst length being programmable to either four or eight. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A2–Ai when BL = 4 and by A3–Ai when BL = 8 (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts. Figure 11: Mode Register (MR) Definition Notes: - 1. M13 (A13) is reserved for future use and must be programmed to "0." A13 is not used in x16 configuration. - 2. Not all listed CL options are supported in any individual speed grade. #### **Burst Type** Accesses within a given burst may be programmed to be either sequential or interleaved. The burst type is selected via bit M3, as shown in Figure 11. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address, as shown in Table 5 on page 26. DDR2 SDRAM supports 4-bit burst mode and 8-bit burst mode only. For 8-bit burst mode, full, interleaved address ordering is supported; however, sequential address ordering is nibble-based.