# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## ISO<sup>2</sup>-CMOS ST-BUS<sup>TM</sup> FAMILY MT9094 Digital Telephone (DPhone-II)

Data Sheet

February 2005

## Features

- Programmable μ-Law/A-Law codec and filters
- Programmable CCITT (G.711)/sign-magnitude coding
- Programmable transmit, receive and side-tone gains
- DSP-based:
  - Speakerphone switching algorithm
  - DTMF and single tone generator
  - Tone Ringer
- Differential interface to telephony transducers
- Differential audio paths
- Single 5 volt power supply

## Applications

- Fully featured digital telephone sets
- · Cellular phone sets
- Local area communications stations

| Ordering Information                             |                                                                              |                                              |  |  |  |  |  |  |  |  |
|--------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|--|--|--|--|--|--|--|--|
| MT9094AP<br>MT9094APR<br>MT9094AP1<br>MT9094APR1 | 44 Pin PLCC<br>44 Pin PLCC<br>44 Pin PLCC*<br>44 Pin PLCC*<br>*Pb Free Matte | Tubes<br>Tape & Reel<br>Tubes<br>Tape & Reel |  |  |  |  |  |  |  |  |
| -40°C to +85°C                                   |                                                                              |                                              |  |  |  |  |  |  |  |  |

#### Description

The MT9094 DPhone-II is a fully featured integrated digital telephone circuit. Voice band signals are converted to digital PCM and vice versa by a switched capacitor Filter/Codec. The Filter/Codec uses an ingenious differential architecture to achieve low noise operation over a wide dynamic range with a single 5 V supply. A Digital Signal Processor provides handsfree speaker-phone operation. The DSP is also used to generate tones (DTMF, Ringer and Call Progress) and control audio gains. Internal registers are accessed through a serial microport conforming to INTEL MCS-51<sup>™</sup> specifications. The device is fabricated in Zarlink's low power ISO<sup>2</sup>-CMOS technology.



#### Figure 1 - Functional Block Diagram

Zarlink Semiconductor Inc. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 1995-2005, Zarlink Semiconductor Inc. All Rights Reserved.



Figure 2 - Pin Connections

#### **Pin Description**

| Pin # | Name              | Description                                                                                                                                                                                                            |
|-------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | M+                | <b>Non-Inverting Microphone (Input).</b> Non-inverting input to microphone amplifier from the handset microphone.                                                                                                      |
| 2     | NC                | No Connect. No internal connection to this pin.                                                                                                                                                                        |
| 3     | V <sub>Bias</sub> | <b>Bias Voltage (Output).</b> ( $V_{DD}/2$ ) volts is available at this pin for biasing external amplifiers. Connect 0.1 $\mu$ F capacitor to $V_{SSA}$ .                                                              |
| 4     | V <sub>Ref</sub>  | Reference voltage for codec (Output). Nominally $[(V_{DD}/2)-1.5]$ volts. Used internally. Connect 0.1 $\mu$ F capacitor to $V_{SSA}$ .                                                                                |
| 5     | IC                | Internal Connection. Tie externally to $V_{SS}$ for normal operation.                                                                                                                                                  |
| 6     | PWRST             | Power-up Reset (Input). CMOS compatible input with Schmitt Trigger (active low).                                                                                                                                       |
| 7     | DSTi              | <b>ST-BUS Serial Stream (Input).</b> 2048 kbit/s input stream composed of 32 eight bit channels; the first four of which are used by the MT9094. Input level is TTL compatible.                                        |
| 8     | DSTo              | <b>ST-BUS Serial Stream (Output).</b> 2048 kbit/s output stream composed of 32 eight bit channels. The MT9094 sources digital signals during the appropriate channel, time coincident with the channels used for DSTi. |
| 9     | <del>C4i</del>    | 4096 kHz Clock (Input). CMOS level compatible.                                                                                                                                                                         |
| 10    | F0i               | <b>Frame Pulse (Input).</b> CMOS level compatible. This input is the frame synchronization pulse for the 2048 kbit/s ST-BUS stream.                                                                                    |
| 11    | V <sub>SSD</sub>  | Digital Ground. Nominally 0 volts.                                                                                                                                                                                     |
| 12    | NC                | No Connect. No internal connection to this pin.                                                                                                                                                                        |

#### Pin Description (continued)

| Pin #     | Name                    | Description                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|-----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 13        | SCLK                    | Serial Port Synchronous Clock (Input). Data clock for MCS-51 compatible microport. TTL level compatible.                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 14        | DATA 2                  | erial Data Transmit. In an alternate mode of operation, this pin is used for data transmit from MT9094.<br>In the default mode, serial data transmit and receive are performed on the DATA 1 pin and DATA 2 is tri-<br>tated.                                                              |  |  |  |  |  |  |  |  |
| 15        | DATA 1                  | <b>Bidirectional Serial Data.</b> Port for microprocessor serial data transfer compatible with MCS-51 standard (default mode). In an alternate mode of operation, this pin becomes the data receive pin only and data transmit is performed on the DATA 2 pin. Input level TTL compatible. |  |  |  |  |  |  |  |  |
| 16        | CS                      | <b>Chip Select (Input).</b> This input signal is used to select the device for microport data transfers. Active low. (TTL level compatible.)                                                                                                                                               |  |  |  |  |  |  |  |  |
| 17        | WD                      | Watchdog (Output). Watchdog timer output. Active high.                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| 18        | IC                      | <b>Internal Connection.</b> Tie externally to $V_{SS}$ for normal operation.                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| 19,<br>20 | NC                      | No Connection. No internal connection to these pins.                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| 21        | V <sub>SSD</sub>        | Digital Ground. Nominally 0 volts.                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 22-33     | S1-S12                  | <b>Segment Drivers (Output).</b> 12 independently controlled, two level, LCD segment drivers. An in-phase signal, with respect to the BP pin, produces a non-energized LCD segment. An out-of-phase signal, with respect to the BP pin, energizes its respective LCD segment.              |  |  |  |  |  |  |  |  |
| 34        | BP                      | Backplane Drive (Output). A two-level output voltage for biasing an LCD backplane.                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 35        | V <sub>DD</sub>         | Positive Power Supply (Input). Nominally 5 volts.                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| 36        | HSPKR-                  | Inverting Handset Speaker (Output). Output to the handset speaker (balanced).                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 37        | HSPKR+                  | Non-Inverting Handset Speaker (Output). Output to the handset speaker (balanced).                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| 38        | SPKR-                   | Inverting Speaker (Output). Output to the speakerphone speaker (balanced).                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| 39        | SPKR+                   | Non-Inverting Speaker (Output). Output to the speakerphone speaker (balanced).                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 40        | V <sub>SS</sub><br>SPKR | Power Supply Rail for Analog Output Drivers. Nominally 0 Volts.                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| 41        | MIC-                    | Inverting Handsfree Microphone (Input). Handsfree microphone amplifier inverting input pin.                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 42        | MIC+                    | <b>Non-inverting Handsfree Microphone (Input).</b> Handsfree microphone amplifier non-inverting input pin.                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| 43        | V <sub>SSA</sub>        | Analog Ground. Nominally 0 V.                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 44        | M-                      | <b>Inverting Microphone (Input).</b> Inverting input to microphone amplifier from the handset microphone.                                                                                                                                                                                  |  |  |  |  |  |  |  |  |

#### NOTES:

Intel and MCS-51 are registered trademarks of Intel Corporation, Santa Clara, CA, USA.

## Overview

The Functional Block Diagram of Figure 1 depicts the main operations performed within the DPhone-II. Each of these functional blocks will be described in the sections to follow. This overview will describe some of the end-user features which may be implemented as a direct result of the level of integration found within the DPhone-II.

The main feature required of a digital telephone is to convert the digital Pulse Code Modulated (PCM) information, being received by the telephone set, into an analog electrical signal. This signal is then applied to an appropriate audio transducer such that the information is finally converted into intelligible acoustic energy. The same is true of the reverse direction where acoustic energy is converted first into an electrical analog and then digitized (into PCM) before being transmitted from the set. Along the way if the signals can be manipulated, either in the analog or the digital domains, other features such as gain control, signal generation and filtering may be added. More complex processing of the digital signal is also possible and is limited only be the processing power available. One example of this processing power may be the inclusion of a complex handsfree switching algorithm. Finally, most electro-acoustic transducers (loudspeakers) require a large amount of power to develop an effective acoustic signal. The inclusion of audio amplifiers to provide this power is required.

The DPhone-II features Digital Signal Processing (DSP) of the voice encoded PCM, complete Analog/Digital and Digital/Analog conversion of audio signals (Filter/CODEC) and an analog interface to the external world of electroacoustic devices (Transducer Interface). These three functional blocks combine to provide a standard full-duplex telephone conversation utilizing a common handset. Selecting transducers for handsfree operation, as well as allowing the DSP to perform its handsfree switching algorithm, is all that is required to convert the full-duplex handset conversation into a half-duplex speakerphone conversation. In each of these modes, full programmability of the receive path and side-tone gains is available to set comfortable listening levels for the user as well as transmit path gain control for setting nominal transmit levels into the network.

The ability to generate tones locally provides the designer with a familiar method of feedback to the telephone user as they proceed to set-up, and ultimately, dismantle a telephone conversation. Also, as the network slowly evolves from the dial pulse/DTMF methods to the D-Channel protocols it is essential that the older methods be available for backward compatibility. As an example; once a call has been established, say from your office to your home, using the D-Channel signalling protocol it may be necessary to use in-band DTMF signalling to manipulate your personal answering machine in order to retrieve messages. Thus the locally generated tones must be of network quality and not just a reasonable facsimile. The DPhone-II DSP can generate the required tone pairs as well as single tones to accommodate any in-band signalling requirement.

Each of the programmable parameters within the functional blocks is accessed through a serial microcontroller port compatible with Intel MCS-51 specifications.

## **Functional Description**

In this section, each functional block within the DPhone-II is described along with all of the associated control/status bits. Each time a control/ status bit(s) is described it is followed by the address register where it will be found. The reader is referred to the section titled 'Register Summary' for a complete listing of all address map registers, the control/status bits associated with each register and a definition of the function of each control/status bit. The Register Summary is useful for future reference of control/status bits without the need to locate them within the text of the functional descriptions.

#### Filter-CODEC

The Filter/CODEC block implements conversion of the analog 3.3kHz speech signals to/from the digital domain compatible with 64 kb/s PCM B-Channels. Selection of companding curves and digital code assignment are register programmable. These are CCITT G.711 A-law or  $\mu$ -Law, with true-sign/ Alternate Digit Inversion or true-sign/Inverted Magnitude coding, respectively. Optionally, sign- magnitude coding may also be selected for proprietary applications.

The Filter/CODEC block also implements transmit and receive audio path gains in the analog domain. These gains are in addition to the digital gain pad provided in the DSP section and provide an overall path gain resolution of 0.5 dB. A programmable gain, voice side-tone path is also included to provide proportional transmit speech feedback to the handset receiver so that a dead sounding handset is not encountered. Figure 3 depicts the nominal half-channel and side-tone gains for the DPhone-II.



Figure 3 - Audio Gain Partitioning

On  $\overline{PWRST}$  (pin 6) the Filter/CODEC defaults such that the side-tone path, dial tone filter and 400 Hz transmit filter are off, all programmable gains are set to 0 dB and  $\mu$ -Law companding is selected. Further, the Filter/CODEC is powered down due to the PuFC bit (Transducer Control Register, address 0Eh) being reset. This bit must be set high to enable the Filter/CODEC.

The internal architecture is fully differential to provide the best possible noise rejection as well as to allow a wide dynamic range from a single 5 volt supply design. This fully differential architecture is continued into the Transducer Interface section to provide full chip realization of these capabilities.

A reference voltage ( $V_{Ref}$ ), for the conversion requirements of the CODER section, and a bias voltage ( $V_{Bias}$ ), for biasing the internal analog sections, are both generated on-chip.  $V_{Bias}$  is also brought to an external pin so that it may be used for biasing any external gain plan setting amplifiers. A 0.1  $\mu$ F capacitor must be connected from  $V_{Bias}$  to analog ground at all times. Likewise, although  $V_{Ref}$  may only be used internally, a 0.1  $\mu$ F capacitor from the  $V_{Ref}$ 

pin to ground is required at all times. It is suggested that the analog ground reference point for these two capacitors be physically the same point. To facilitate this the  $V_{Ref}$  and  $V_{Bias}$  pins are situated on adjacent pins.

The transmit filter is designed to meet CCITT G.714 specifications. The nominal gain for this filter path is 0 dB (gain control = 0 dB). An anti-aliasing filter is included. This is a second order lowpass implementation with a corner frequency at 25 kHz. Attenuation is better than 32 dB at 256 kHz and less than 0.01 dB within the passband.

An optional 400 Hz high-pass function may be included into the transmit path by enabling the Tfhp bit in the Transducer Control Register (address 0Eh). This option allows the reduction of transmitted background noise such as motor and fan noise.

The receive filter is designed to meet CCITT G.714 specifications. The nominal gain for this filter path is 0 dB (gain control = 0 dB). Filter response is peaked to compensate for the sinx/x attenuation caused by the 8 kHz sampling rate.

The Rx filter function can be altered by enabling the DIAL EN control bit in the Transducer Control Register (address 0Eh). This causes another lowpass function to be added, with a 3 dB point at 1000 Hz. This function is intended to improve the sound quality of digitally generated dial tone received as PCM.

Transmit sidetone is derived from the Tx filter and is subject to the gain control of the Tx filter section. Sidetone is summed into the receive path after the Rx filter gain control section so that Rx gain adjustment will not affect sidetone levels. The side-tone path may be enabled/disabled with the SIDE EN bit located in the Transducer Control Register (address 0Eh). See also  $STG_0$ - $STG_2$  (address 0Bh).

Transmit and receive filter gains are controlled by the  $TxFG_0$ - $TxFG_2$  and  $RxFG_0$ - $RxFG_2$  control bits respectively. These are located in the FCODEC Gain Control Register 1 (address 0Ah). Transmit filter gain is adjustable from 0 dB to +7 dB and receive filter gain from 0 dB to -7 dB, both in 1 dB increments.

Side-tone filter gain is controlled by the  $STG_0$ - $STG_2$  control bits located in the FCODEC Gain Control Register 2 (address 0Bh). Side-tone gain is adjustable from -9.96 dB to +9.96 dB in 3.32 dB increments.

Law selection for the Filter/CODEC is provided by the A/ $\mu$  companding control bit while the coding scheme is controlled by the sign-mag/CCITT bit. Both of these reside in the General Control Register (address 0Fh).

#### Digital Signal Processor

The DSP block is located, functionally, between the serial ST-BUS port and the Filter/CODEC block. Its main purpose is to provide both a digital gain control and a half-duplex handsfree switching function. The DSP will also generate the digital patterns required to produce standard DTMF signalling tones as well as single tones and a tone ringer output. A programmable (ON/OFF) offset null routine may also be performed on the transmit PCM data stream. The DSP can generate a ringer tone to be applied to the speakerphone speaker during normal handset operation so that the existing call is not interrupted.

The main functional control of the DSP is through two hardware registers which are accessible at any time via the microport. These are the Receive Gain Control Register at address 1Dh and the DSP Control Register at address 1Eh. In addition, other functional control is accomplished via multiple RAM-based registers which are accessible only while the DSP is held in a reset state. This is accomplished with the DRESET bit of the DSP Control Register. Ram-based registers are used to store transmit gain levels (20h for transmit PCM and 21h for transmit DTMF levels), the coefficients for tone and ringer generation (addresses 23h and 24h), and tone ringer warble rates (address 26h). All undefined addresses below 20h are reserved for the temporary storage of interim variables calculated during the execution of the DSP algorithms. These undefined addresses should not be written to via the microprocessor port. The DSP can be programmed to execute the following micro-programs which are stored in instruction ROM, (see PS0 to PS2, DSP Control Register, address 1Eh). All program execution begins at the frame pulse boundary.

0 0 0 Power up reset program

| 0 | 0 | 1 | Transmit and receive gain control program; with autonulling of the transmit PCM, if the AUTO bit is set (see address 1Dh) |
|---|---|---|---------------------------------------------------------------------------------------------------------------------------|
| 0 | 1 | 0 | DTMF generation plus transmit and receive gain control program (autonull available via the AUTO control bit)              |
| 0 | 1 | 1 | Tone ringer plus transmit and receive gain control program (autonull available via the AUTO control bit)                  |
| 1 | 0 | 0 | handsfree switching program                                                                                               |
| 1 | 0 | 1 |                                                                                                                           |
| 1 | 1 | 0 | Last three selections reserved                                                                                            |
| 1 | 1 | 1 |                                                                                                                           |

#### Power Up Reset Program

A hardware power-up reset (pin 6, PWRST) will initialize the DSP hardware registers to the default values (all zeros) and will reset the DSP program counter. The DSP will then be disabled and the PCM streams will pass transparently through the DSP. The RAM-based registers are not reset by the PWRST pin but may be initialized to their default settings by programming the DSP to execute the power up reset program. None of the micro-programs actually require the execution of the power up reset program but it is useful for pre-setting the variables to a known condition. Note that the reset program requires one full frame (125µSec) for execution.

#### Gain Control Program

Gain control is performed on converted linear code for both the receive and the transmit PCM. Receive gain control is set via the hardware register at address 1Dh (see bits B0 - B5) and may be changed at any time. Gain in 1.5 dB increments is available within a range of +22.5 dB to -72 dB. Normal operation usually requires no more than a +20 to -20 dB range of control. However, the handsfree switching algorithm requires a large attenuation depth to maintain stability in worst case environments, hence the large (-72 dB) negative limit. Transmit gain control is divided into two RAM registers, one for setting the network level of transmit speech (address 20h) and the other for setting the transmit level of DTMF tones into the network (address 21h). Both registers provide gain control in 1.5 dB increments and are encoded in the same manner as the receive gain control register (see address 1Dh, bits B0 - B5). The power up reset program sets the default values such that the receive gain is set to -72.0 dB, the transmit audio gain is set to 0.0dB and the transmit DTMF gain is set to -3.0 dB (equivalent to a DTMF output level of -4 dBm0 into the network).

#### **Optional Offset Nulling**

Transmit PCM may contain residual offset in the form of a DC component. An offset of up to  $\pm$ fifteen linear bits is acceptable with no degradation of the parameters defined in CCITT G.714. The DPhone-II filter/CODEC guarantees no more than  $\pm$ ten linear bits of offset in the transmit PCM when the autonull routine is not enabled. By enabling autonulling (see AUTO in the Receive Gain Control Register, address 1Dh) offsets are reduced to within  $\pm$ one bit of zero. Autonulling circuitry was essential in the first generations of Filter/Codecs to remove the large DC offsets found in the linear technology. Newer technology has made nulling circuitry optional as offered in the DPhone-II.

*Note:* For the DSP to function it must be selected to operate, in conjunction with the Filter/Codec, in one of the B-Channels. Therefore, one of the B-Channel enable bits must be set (see Timing Control, address 15h: bits CH<sub>2</sub>EN and CH<sub>3</sub>EN).

#### DTMF and Gain Control Program

The DTMF program generates a dual cosine wave pattern which may be routed into the receive path as comfort tones or into the transmit path as network signalling. In both cases, the digitally generated signal will undergo gain adjustment as programmed into the Receive Gain Control and the Transmit DTMF Gain Control registers. The composite signal output level in both directions is -4 dBm0 when the gain controls are set to 2Eh (-3.0 dB). Adjustments to these levels may be made by altering the settings of the gain control registers. Pre-twist of 2.0 dB is incorporated into the composite signal. The frequency of the low group tone is programmed by writing an 8-bit coefficient into Tone Coefficient Register 1 (address 23h), while the high group tone frequency uses the 8-bit coefficient programmed into Tone Coefficient Register 2 (address 24h). Both coefficients are determined by the following equation:

#### COEFF = 0.128 x Frequency (in Hz)

where COEFF is a rounded off 8 bit binary integer

A single frequency tone may be generated instead of a dual tone by programming the coefficient at address 23h to a value of zero. In this case the frequency of the single output tone is governed by the coefficient stored at address 24h.

| Frequency<br>(Hz) | COEF | Actual<br>Frequency | %<br>Deviation |  |  |  |  |  |
|-------------------|------|---------------------|----------------|--|--|--|--|--|
| 697               | 59h  | 695.3               | 20%            |  |  |  |  |  |
| 770               | 63h  | 773.4               | +.40%          |  |  |  |  |  |
| 852               | 6Dh  | 851.6               | 05%            |  |  |  |  |  |
| 941               | 79h  | 945.3               | +.46%          |  |  |  |  |  |
| 1209              | 9Bh  | 1210.9              | +.20%          |  |  |  |  |  |
| 1336              | ABh  | 1335.9              | .00%           |  |  |  |  |  |
| 1477              | BDh  | 1476.6              | 03%            |  |  |  |  |  |
| 1633              | D1h  | 1632.8              | 01%            |  |  |  |  |  |
| Table 1           |      |                     |                |  |  |  |  |  |

DTMF Signal to distortion:

The sum of harmonic and noise power in the frequency band from 50 Hz to 3500 Hz is typically more than 30dB below the power in the tone pair. All individual harmonics are typically more than 40 dB below the level of the low group tone.

Table 1 gives the standard DTMF frequencies, the coefficient required to generate the closest frequency, the actual frequency generated and the percent deviation of the generated tone from the nominal.

#### Tone Ringer and Gain Control Program

A locally generated alerting (ringing) signal is used to prompt the user when an incoming call must be answered. The DSP uses the values programmed into Tone Coefficient Registers 1 and 2 (addresses 23h and 24h) to generate two different squarewave frequencies in PCM code. The amplitude of the squarewave frequencies is set to a mid level before being sent to the receive gain control block. From there the PCM passes through the decoder and receive filter, replacing the normal receive PCM data, on its way to the loudspeaker driver. Both coefficients are determined by the following equation:

#### COEFF = 8000/Frequency (Hz)

where COEFF is a rounded off 8 bit binary integer

The ringer program switches between these two frequencies at a rate defined by the 8-bit coefficient programmed into the Tone Ringer Warble Rate Register (address 26h). The warble rate is defined by the equation:

Tone duration (warble frequency in Hz) = 500/COEFF

where 0 < COEFF < 256, a warble rate of 5-20 Hz is suggested.

An alternate method of generating ringer tones to the speakerphone speaker is available. With this method the normal receive speech path through the decoder and receive filter is uninterrupted to the handset, allowing an existing conversation to continue. The normal DSP and Filter/CODEC receive gain control is also retained by the speech path. When the OPT bit (DSP Control Register address 1Eh) is set high the DSP will generate the new call tone according to the coefficients programmed into registers 23h, 24h and 26h as before. In this mode the DSP output is no longer a PCM code but a toggling signal which is routed directly through the New Call Tone gain control section to the loudspeaker driver. Refer to the section titled 'New Call Tone'.

#### Handsfree Program

A half-duplex speakerphone program, fully contained on chip, provides high quality gain switching of the transmit and receive speech PCM to maintain loop stability under most network and local acoustic environments. Gain switching is performed in continuous 1.5 dB increments and operates in a complimentary fashion. That is, with the transmit path at maximum gain the receive path is fully attenuated and vice versa. This implies that there is a mid position where both transmit and receive paths are attenuated equally during transition. This is known as the idle state.

Of the 64 possible attenuator states, the algorithm may rest in only one of three stable states; full receive, full transmit and idle. The maximum gain values for full transmit and full receive are programmable through the microport at addresses 20h and 1Dh respectively, as is done for normal handset operation. This allows the user to set the maximum volumes to which the algorithm will adhere. The algorithm determines which path should maintain control of the loop based upon the relative levels of the transmit and receive audio signals after the detection and removal of background noise energy. If the algorithm determines that neither the transmit or the receive path has valid speech energy then the idle state will be sought. The present state of the algorithm plus the result of the Tx vs. Rx decision will determine which transition the algorithm will take toward its next stable state. The time durations required to move from one stable state to the next are parameters defined in CCITT Recommendation P.34 and are used by default by this algorithm (i.e., build-up time, hang-over time and switching time).

#### Quiet Code

The DSP can be made to send quiet code to the decoder and receive filter path by setting the RxMUTE bit high. Likewise, the DSP will send quiet code in the transmit (DSTo) path when the TxMUTE bit is high. Both of these control bits reside in the DSP Control Register at address 1Eh. When either of these bits are low, their respective paths function normally.

#### **Transducer Interfaces**

Four standard telephony transducer interfaces are provided by the DPhone-II. These are:

The handset microphone inputs (transmitter), pins M+/M- and the speakerphone microphone inputs, pins MIC+/MIC-. The transmit path is muted/not-muted by the MIC EN control bit. Selection of which input pair is to be routed to the transmit filter amplifier is accomplished by the MIC/HNSTMIC control bit. Both of these reside in the Transducer Control Register (address 0Eh). The nominal transmit path gain may be adjusted to either <u>6</u>.1 dB (suggested for µ-Law) or 15.4 dB (suggested for A-Law). Control of this gain is provided by the MICA/u control bit (General Control Register, address 0Fh). This gain adjustment is in addition to the programmable gain provided by the transmit filter and DSP.

- The handset speaker outputs (receiver), pins HSPKR+/HSPKR-. This internally compensated, fully
  differential output driver is capable of driving the load shown in Figure 4. This output is enabled/disabled by
  the HSSPKR EN bit residing in the Transducer Control Register (address 0Eh). The nominal handset receive
  path gain may be adjusted to either -12.3 dB (suggested for μ-Law) or 9.7 dB (suggested for A-Law).
  Control of this gain is provided by the RxA/u control bit (General Control Register, address 0Fh). This gain
  adjustment is in addition to the programmable gain provided by the receive filter and DSP.
- The loudspeaker outputs, pins SPKR+/SPKR-. This internally compensated, fully differential output driver is capable of directly driving 6.5vpp into a 40 ohm load. This output is enabled/disabled by the SPKR EN bit residing in the Transducer Control Register (address 0Eh). The nominal gain for this amplifier is 0.2 dB.

#### C-Channel

Access to the internal control and status registers of Zarlink basic rate, layer 1, transceivers is through the ST-BUS Control Channel (C-Channel), since direct microport access is not usually provided, except in the case of the SNIC (MT8930). The DPhone-II provides asynchronous microport access to the ST-BUS C-Channel information on both DSTo and DSTi via a double-buffered read/write register (address 14h). Data written to this address is transmitted on the C-Channel every frame when enabled by CH<sub>1</sub>EN (see ST-BUS/Timing Control).



Figure 4 - Handset Speaker Driver

#### LCD

A twelve segment, non-multiplexed, LCD display controller is provided for easy implementation of various set status and call progress indicators. The twelve output pins ( $S_n$ ) are used in conjunction with 12 segment control bits, located in LCD Segment Enable Registers 1&2 (addresses 12h and 13h), and the BackPlane output pin (BP) to control the on/off state of each segment individually.

The BP pin drives a continuous 62.5 Hz, 50% duty cycle squarewave output signal. An individual segment is controlled via the phase relationship of its segment driver output pin with respect to the backplane, or common, driver output. Each of the twelve Segment Enable bits corresponds to a segment output pin. The waveform at each segment pin is in-phase with the BP waveform when its control bit is set to logic zero (segment off) and is out-of-phase with the BP waveform when its control bit is set to a logic high (segment on). Refer to the LCD Driver Characteristics for pin loading information.

#### Microport

A serial microport, compatible with Intel MCS-51 (mode 0) specifications, provides access to all DPhone-II internal read and write registers. This microport consists of three pins; a half-duplex transmit/receive data pin (DATA1), a chip select pin (CS) and a synchronous data clock pin (SCLK).

On power-up reset (PWRST) or with a software reset (RST), the DATA1 pin becomes a bidirectional (transmit/receive) serial port while the DATA2 pin is internally disconnected and tri-stated.

All data transfers through the microport are two-byte transfers requiring the transmission of a Command/Address byte followed by the data byte written or read from the addressed register. CS must remain asserted for the duration of this two-byte transfer. As shown in Figure 5, the falling edge of CS indicates to the DPhone-II that a microport transfer is about to begin. The first 8 clock cycles of SCLK after the falling edge of CS are always used to receive the Command/Address byte from the microcontroller. The Command/Address byte contains information detailing whether the second byte transfer will be a read or a write operation and of what address. The next 8 clock cycles are used to transfer the data byte between the DPhone-II and the microcontroller. At the end of the two-byte transfer CS is brought high again to terminate the session. The rising edge of CS will tri-state the output driver of DATA1 which will remain tri-stated as long as CS is high.

Receive data is sampled and transmit data is made available on DATA1 concurrent with the falling edge of SCLK.

Lastly, provision is made to separate the transmit and receive data streams onto two individual pins. This control is given by the DATASEL pin in the General Control Register (address 0Fh). Setting DATASEL logic high will cause DATA1 to become the data receive pin and DATA2 to become the data transmit pin. Only the signal paths are altered by DATASEL; internal timing remains the same in both cases. Tri-stating on DATA2 follows CS as it does on DATA1 when DATASEL is logic low. Use of the DATASEL bit is intended to help in adapting Motorola (SPI) and National Semiconductor (Micro-wire) microcontrollers to the DPhone-II. Note that whereas Intel processor serial ports transmit data LSB first other processor serial ports, including Motorola, transmit data MSB first. It is the responsibility of the microcontroller to provide LSB first data to the DPhone-II.



Figure 5 - Serial Port Relative Timing

#### **ST-BUS/Timing Control**

A serial link is required for the transport of data between the DPhone-II and the external digital transmission device. The DPhone-II utilizes the ST-BUS architecture defined by Zarlink Semiconductor. Refer to Zarlink Application Note

MSAN-126. The DPhone-II <u>ST-BUS</u> consists of outp<u>ut</u> and input serial data streams, DSTo and DSTi respectively, a synchronous clock signal C4i, and a framing pulse F0i.

The data streams operate at 2048 kb/s and are Time Division Multiplexed into 32 identical channels of 64 kb/s bandwidth. Frame Pulse (a 244 nSec low going pulse) is used to parse the continuous serial data streams into the 32 channel TDM frames. Each frame has a 125  $\mu$ Second period translating into an 8 kHz frame rate. Valid frame pulse occurs when F0i is logic low coincident with a falling edge of C4i. C4i has a frequency (4096 MHz) which is twice the data rate. This clock is used to sample the data at the \_ bit-cell position on DSTi and to make data available on DSTo at the start of the bit-cell. C4i is also used to clock the DPhone-II internal functions (i.e., DSP, Filter/CODEC, HDLC) and to provide the channel timing requirements.

The DPhone-II uses channels 1, 2 & 3 of the 32 channel frame. These channels are always defined, beginning with the first channel after frame pulse, as shown in Figure 6 (DSTi and DSTo channel assignments). Channels are enabled independently by the three control bits  $Ch_1En - Ch_3En$  residing in the Timing Control Register (address15h).

Ch<sub>1</sub>EN - C-Channel

Channel 1 conveys the control/status information for Zarlink's layer 1 transceiver. The full 64 kb/s bandwidth is available and is assigned according to which transceiver is being used. Consult the data sheet for the selected transceiver for its bit definitions and order of bit transfer. When this bit is high register data is transmitted on DSTo. When low, this timeslot is tri-stated on DSTo. Receive C-Channel data (DSTi) is always routed to the register regardless of this control bit's logic state. C-channel data is transferred on the ST-BUS MSB first by the DPhone-II.

#### Ch<sub>2</sub>EN and Ch<sub>3</sub>EN - B1-Channel and B2-Channel

Channels 2 and 3 are the B1 and B2 channels, respectively. These bits ( $Ch_2EN$  and  $Ch_3EN$ ) are used to enable the PCM channels from/to the DPhone-II as required.

#### Transmit PCM on DSTo

When high, PCM from the Filter/CODEC and DSP is transmitted on DSTo in the selected ST-BUS channel. When low, DSTo is forced to logic 0 for the corresponding timeslot. If both Ch<sub>2</sub>EN and Ch<sub>3</sub>EN are enabled, default is to channel 2.

#### Receive PCM from DSTi

When high, PCM from DSTi is routed to the DSP and Filter/CODEC in the associated channel. If both  $Ch_2EN$  and  $Ch_3EN$  are enabled the default is to channel 2.

#### New Call Tone

The New Call Tone Generator produces a frequency shifted square-wave used to toggle the speaker driver outputs. This is intended for use where a ringing signal is required concurrently with an already established voice conversation in the handset.

Programming of the DSP for New Call generator is exactly as is done for the tone ringer micro-program except that the OPT bit (DSP Control Register, address 1Eh) is set high. In this mode the DSP does not produce a frequency shifted squarewave output to the filter CODEC section. Instead the DSP uses the contents of the tone coefficient registers, along with the tone warble rate register, to produce a gated squarewave control signal output which toggles between the programmed frequencies. This control signal is routed to the New Call Tone block when the NCT EN control bit is set (General Control Register, address 0Fh). NCT EN also enables a separate gain control block, for controlling the loudness of the generated ringing signal. With the gain control block set to 0 dB the output is at maximum or 6 volts p-p. Attenuation of the applied signal, in three steps of 8 dB, provide the four settings for New Call tone (0, -8, -16, -24 dB). The NCT gain bits (NCTG<sub>0</sub>-NCTG<sub>1</sub>) reside in the FCODEC Gain Control Register 2 (address 0Bh).



Figure 6 - ST-BUS Channel Assignment

#### Watchdog

To maintain program integrity an on-chip watchdog timer is provided for connection to the microcontroller reset pin. The watchdog output WD (pin 17) goes high while the DPhone-II is held in reset via the PWRST (pin 6). Release of  $\overline{PWRST}$  will cause WD to return low immediately and will also start the watchdog timer. The watchdog timer is clocked on the falling edge of  $\overline{F0}$  and requires only this input, along with V<sub>DD</sub>, for operation.

If the watchdog reset word is written to the watchdog register (address 11h) after PWRST is released, but before the timeout period (T=512mSec) expires, a reset of the timer results and WD will remain low. Thereafter, if the reset word is loaded correctly at intervals less than 'T' then WD will continue low. The first break from this routine, in which the watchdog register is not written to within the correct interval or it is written to with incorrect data, will result in a high going WD output after the current interval 'T' expires. WD will then toggle at this rate until the watchdog register is again written to correctly.



| Address<br>(Hex) | WRITE                          | READ                           |
|------------------|--------------------------------|--------------------------------|
| 00-09            | RESERVED                       | RESERVED                       |
| 0A               | FCODEC GAIN CONTROL REGISTER 1 | VERIFY                         |
| 0B               | FCODEC GAIN CONTROL REGISTER 2 | VERIFY                         |
| 0C               | RESERVED                       | RESERVED                       |
| 0D               | RESERVED                       | RESERVED                       |
| 0E               | TRANSDUCER CONTROL REGISTER    | VERIFY                         |
| 0F               | GENERAL CONTROL REGISTER       | VERIFY                         |
| 10               | RESERVED                       | RESERVED                       |
| 11               | WATCHDOG REGISTER              | NOT USED                       |
| 12               | LCD SEGMENT ENABLE REGISTER 1  | VERIFY                         |
| 13               | LCD SEGMENT ENABLE REGISTER 2  | VERIFY                         |
| 14               | C-CHANNEL REGISTER (to DSTo)   | C-CHANNEL REGISTER (from DSTi) |
| 15               | TIMING CONTROL REGISTER        | VERIFY                         |
| 16               | LOOP-BACK REGISTER             | VERIFY                         |
| 17-1C            | RESERVED                       | RESERVED                       |

#### **DPhone-II Register Map**

#### **DPhone-II Register Map**

| Address<br>(Hex) | WRITE                            | READ     |  |  |  |  |
|------------------|----------------------------------|----------|--|--|--|--|
| 1D               | RECEIVE GAIN CONTROL REGISTER    | VERIFY   |  |  |  |  |
| 1E               | DSP CONTROL REGISTER             | VERIFY   |  |  |  |  |
| 1F               | RESERVED                         | RESERVED |  |  |  |  |
| 20               | TRANSMIT AUDIO GAIN REGISTER     | VERIFY   |  |  |  |  |
| 21               | TRANSMIT DTMF GAIN REGISTER      | VERIFY   |  |  |  |  |
| 22               | RESERVED                         | RESERVED |  |  |  |  |
| 23               | TONE COEFFICIENT REGISTER 1      | VERIFY   |  |  |  |  |
| 24               | TONE COEFFICIENT REGISTER 2      | VERIFY   |  |  |  |  |
| 25               | RESERVED                         | RESERVED |  |  |  |  |
| 26               | TONE RINGER WARBLE RATE REGISTER | VERIFY   |  |  |  |  |
| 27-3F            | RESERVED                         | RESERVED |  |  |  |  |

#### **Test Loops**

Detail LBio and LBoi Loopback Register (address 16h)

- LBio Setting this bit causes data on DSTi to be looped back to DSTo directly at the pins. The appropriate channel enables  $Ch_1EN Ch_3EN$  must also be set.
- LBoi Setting this bit causes data on DSTo to be looped back to DSTi directly at the pins.

## **Register Summary**

0 (default)

-8

-16

-24

NCTGn = New Call Tone Gain n

This section contains a complete listing of the DPhone-II register addresses, the control/status bit mapping associated with each register and a definition of the function of each control/status bit.

The Register Summary may be used for future reference to review each of the control/status bit definitions without the need to locate them in the text of the functional block descriptions.

#### ADDRESSES 00h and 09h are RESERVED

| FCODEC Gain Control Register 1ADDRESS = 0Ah WRITE/READ VERIFY |                          |                   |                   |                   |                   |                                                    |                          |                      |                                |                      |                   |
|---------------------------------------------------------------|--------------------------|-------------------|-------------------|-------------------|-------------------|----------------------------------------------------|--------------------------|----------------------|--------------------------------|----------------------|-------------------|
|                                                               | -                        | RxFG <sub>2</sub> | RxFG <sub>1</sub> | RxFG <sub>0</sub> | -                 | TxFG <sub>2</sub>                                  | TxFG <sub>1</sub>        | TxFG <sub>0</sub>    |                                | Power Rese<br>X000 X |                   |
|                                                               | 7                        | 6                 | 5                 | 4                 | 3                 | 2                                                  | 1                        | 0                    |                                |                      |                   |
|                                                               | ceive Gain<br>tting (dB) | Rx                | FG <sub>2</sub> F | RxFG <sub>1</sub> | RxFG <sub>0</sub> |                                                    | Transmit G<br>Setting (d |                      | TxFG <sub>2</sub>              | TxFG <sub>1</sub>    | TxFG <sub>0</sub> |
| (                                                             | (default) 0              |                   | 0                 | 0                 | 0                 |                                                    | (default)                | 0                    | 0                              | 0                    | 0                 |
|                                                               | -1                       |                   | 0                 | 0                 | 1                 |                                                    | 1                        |                      | 0                              | 0                    | 1                 |
|                                                               | -2                       |                   | 0                 | 1                 | 0                 |                                                    | 2                        |                      | 0                              | 1                    | 0                 |
|                                                               | -3                       |                   | 0                 | 1                 | 1                 |                                                    | 3                        |                      | 0                              | 1                    | 1                 |
|                                                               | -4                       |                   | 1                 | 0                 | 0                 |                                                    | 4                        |                      | 1                              | 0                    | 0                 |
|                                                               | -5                       |                   | 1                 | 0                 | 1                 |                                                    | 5                        |                      | 1                              | 0                    | 1                 |
|                                                               | -6                       |                   | 1                 | 1                 | 0                 |                                                    | 6                        |                      | 1                              | 1                    | 0                 |
|                                                               | -7                       |                   | 1                 | 1                 | 1                 |                                                    | 7                        |                      | 1                              | 1                    | 1                 |
|                                                               | RxFG <sub>n</sub> =      | Receive           | Filter G          | ain n             |                   |                                                    | TxF                      | G <sub>n</sub> = Tra | nsmit Filter                   | <sup>.</sup> Gain n  |                   |
| CODEC                                                         | Gain Co                  | ntrol Reg         | gister 2          |                   |                   |                                                    |                          | ADDRE                | SS = 0Bh V                     | VRITE/REA            | D VERIF           |
|                                                               |                          | -                 | NCTG <sub>1</sub> | NCTG <sub>0</sub> | -                 | STG <sub>2</sub> STG <sub>1</sub> STG <sub>0</sub> |                          | STG <sub>0</sub>     | Power Reset Value<br>0X00 X000 |                      |                   |
|                                                               | 7                        | 6                 | 5                 | 4                 | 3                 | 2                                                  | 1                        | 0                    |                                |                      |                   |
|                                                               | in (dB)                  | NC                | TG <sub>1</sub> N | CTG <sub>0</sub>  |                   | Side-tone<br>Setting                               |                          | STG <sub>2</sub>     | STG <sub>1</sub>               | STG <sub>0</sub>     |                   |

(default) OFF

-9.96

-6.64

-3.32

3.32

6.64

9.96

STG<sub>n</sub>= Side-tone Gain n

#### ADDRESSES 0Ch and 0Dh are RESERVED

Note: Bits marked "-" are reserved bits and should be written with logic "0".

| Transducer Control RegisterADDRESS = 0Eh WRITE/READ VERIF                                             |      |                                  |               |                |              |                               |              |                |                                           |
|-------------------------------------------------------------------------------------------------------|------|----------------------------------|---------------|----------------|--------------|-------------------------------|--------------|----------------|-------------------------------------------|
|                                                                                                       | PuFC | Tfhp                             | DIAL<br>EN    | SIDE<br>EN     | MIC<br>EN    | MIC/<br>HNSTMIC               | SPKR<br>EN   | HSSPKR<br>EN   | Power Reset Value<br>0000 0000            |
|                                                                                                       | 7    | 6                                | 5             | 4              | 3            | 2                             | 1            | 0              |                                           |
| PuFC                                                                                                  |      | 0                                |               | 1              | 1            | hen low, th<br>it is also pov |              | 1              | vered down. If PuFC, SPKR EN and          |
| Tfhp                                                                                                  |      | en high, an a<br>1pass filter is |               | gh pass fun    | ction (passb | and beginnir                  | ng at 400 Hz | z) is inserted | into the transmit path. When low, this    |
| DIAL EN                                                                                               | Wh   | en high, a fii                   | st order low  | pass filter is | inserted in  | to the receive                | e path (3 dB | = 1 kHz). W    | hen low, this lowpass filter is disabled. |
| SIDE EN                                                                                               | Whe  | en high, the                     | sidetone pat  | h is enabled   | (assuming    | STG <sub>2-0</sub> are n      | ot all low). | When low, t    | he sidetone path is disabled.             |
| MIC EN                                                                                                | Wh   | en high, the                     | selected trar | smit microp    | hone is ena  | bled to the tr                | ansmit filte | r section. Wl  | nen low, the microphone path is muted.    |
| MIC/HNSTN                                                                                             |      | -                                |               | -              | -            | ) is muxed in ingent on "M    |              | smit path. W   | hen low, the handset microphone (pins     |
| SPKR EN                                                                                               | Wh   | en high, the                     | handsfree lo  | udspeaker d    | river is pow | vered up. Wh                  | en low, this | driver is po   | wered down.                               |
| HSSPKR EN When high, the handset speaker driver is powered up. When low, this driver is powered down. |      |                                  |               |                |              |                               |              | down.          |                                           |
|                                                                                                       |      |                                  |               |                |              |                               |              |                |                                           |

| General C                                                                                                                                                                                                                                                 | ontrol Re                                                                                                                                                                                                                                                                                                               | gister         |                       |                                    |                                                      | ADDRESS = 0Fh WRITE/READ VERIFY    |                            |                 |                                         |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|------------------------------------|------------------------------------------------------|------------------------------------|----------------------------|-----------------|-----------------------------------------|--|
|                                                                                                                                                                                                                                                           | RST                                                                                                                                                                                                                                                                                                                     | DATA<br>SEL    | $A/_{\overline{\mu}}$ | Sign-Mag/<br>CCITT                 | $\begin{array}{c} Rx\\ A/\overline{\mu} \end{array}$ | $\underset{A/\overline{\mu}}{MIC}$ | Side $A/_{\overline{\mu}}$ | NCT<br>EN       | Power Reset Value<br>0000 0000          |  |
|                                                                                                                                                                                                                                                           | 7                                                                                                                                                                                                                                                                                                                       | 6              | 5                     | 4                                  | 3                                                    | 2                                  | 1                          | 0               |                                         |  |
| RST                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                         |                |                       | s the same fun<br>occur or this bi |                                                      |                                    | es not affec               | et the micropo  | ort or the watchdog circuits. To remove |  |
| DATASEL                                                                                                                                                                                                                                                   | DATASEL When high, the microport transmit and receive are performed on separate pins. DATA1 is receive while DATA2 is transmit When low, the microport conforms to Intel MCS-51 mode 0 specifications; DATA1 is a bi-directional (transmit/receive) see data pin while DATA2 is internally disconnected and tri-stated. |                |                       |                                    |                                                      |                                    |                            |                 |                                         |  |
| A/u                                                                                                                                                                                                                                                       | Wh                                                                                                                                                                                                                                                                                                                      | en high, A-L   | aw (de)coo            | ding is selecte                    | d. When lov                                          | w, μ-Law (de                       | e)coding is                | selected.       |                                         |  |
| Sign-mag/CO                                                                                                                                                                                                                                               | CITT Wh                                                                                                                                                                                                                                                                                                                 | en high, sign  | -magnitud             | e bit coding is                    | selected, W                                          | /hen low, tru                      | e CCITT F                  | PCM coding i    | s selected.                             |  |
| RxA/u                                                                                                                                                                                                                                                     | Wh                                                                                                                                                                                                                                                                                                                      | en high, the 1 | eceiver dr            | iver nominal g                     | gain is set at                                       | -9.7 dB. WI                        | nen low thi                | s driver nomi   | nal gain is set at -12.3 dB.            |  |
| MICA/u                                                                                                                                                                                                                                                    | Wh                                                                                                                                                                                                                                                                                                                      | en high, the t | ransmit an            | nplifier nomin                     | al gain is se                                        | et at 15.4 dB.                     | When low                   | v this amplifie | er nominal gain is set at 6.1 dB.       |  |
| SIDEA/u                                                                                                                                                                                                                                                   | Wh                                                                                                                                                                                                                                                                                                                      | en high, the s | side-tone n           | ominal gain is                     | s set at -18.8                                       | B dB. When l                       | ow this not                | minal gain is   | set at -11 dB.                          |  |
| NCT ENWhen high, the new call tone generator output from the DSP is selected as the source for the loudspeaker path. When low<br>CODEC output is selected for the loudspeaker path. Note that SPKR EN must also be set high for new call tone to function |                                                                                                                                                                                                                                                                                                                         |                |                       |                                    |                                                      |                                    |                            | 1 1             |                                         |  |
|                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                         |                |                       |                                    |                                                      |                                    |                            |                 |                                         |  |

ADDRESS 10h is RESERVED











| Loop-back RegisterADDRESS = 16h WRITE/READ VERIFY |              |             |             |             |              |       |   |   |                                                                   |  |  |
|---------------------------------------------------|--------------|-------------|-------------|-------------|--------------|-------|---|---|-------------------------------------------------------------------|--|--|
|                                                   | -            | LBio        | LBoi        | -           | -            | -     | - | - | Power Reset Value<br>X00X XXXX                                    |  |  |
|                                                   | 7            | 6           | 5           | 4           | 3            | 2     | 1 | 0 |                                                                   |  |  |
| LB <sub>io</sub><br>LB <sub>oi</sub>              | must also be | e enabled u | sing one of | the channel | l enable sig | nals. |   | 1 | directly at the pins. The DSTo tri-state driver ctly at the pins. |  |  |

ADDRESSES 17h - 1Ch are RESERVED

| eive                | Gain Cont                                                                                                                                                                                                                                                                   | rol Regist    | er        |             |           |    |              | ADDR     | ESS = 1Dh WRITE/READ VERI      |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|-------------|-----------|----|--------------|----------|--------------------------------|--|--|--|
|                     | -                                                                                                                                                                                                                                                                           | AUTO          | В5        | B4          | В3        | B2 | B1           | B0       | Power Reset Value<br>0000 0000 |  |  |  |
|                     | 7                                                                                                                                                                                                                                                                           | 6             | 5         | 4           | 3         | 2  | 1            | 0        |                                |  |  |  |
| JTO<br>-B0          | When high autonulling of the transmit PCM is enabled. When low, autonulling is disabled. This bit is used in conjunction with the PS0 bits of the DSP Control Register at address 1Eh.<br>These 6 bits (indicated below in hexadecimal) are decoded to control Rx PCM gain: |               |           |             |           |    |              |          |                                |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | <u>B5-B0</u>  |           | Gain Set    | tting (dB | )  | <u>B5-B0</u> | <u>(</u> | Gain Setting (dB)              |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3F            |           | +2          | 2.5       |    | 1F           |          | -25.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3E            |           | +2          | 21.0      |    | 1E           |          | -27.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3D            |           | +1          | 9.5       |    | 1D           |          | -28.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3C            |           | +1          | 8.0       |    | 1C           |          | -30.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3B            |           | +1          | 6.5       |    | 1B           |          | -31.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 3A            |           | +1          | 5.0       |    | 1A           |          | -33.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 39            |           | +1          | 3.5       |    | 19           |          | -34.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 38            |           | +1          | 2.0       |    | 18           |          | -36.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 37            |           | +1          | 0.5       |    | 17           |          | -37.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 36            |           | +           | 9.0       |    | 16           |          | -39.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 35            |           | +           | 7.5       |    | 15           |          | -40.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 34            |           | +           | 6.0       |    | 14           |          | -42.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 33            |           | +-          | 4.5       |    | 13           |          | -43.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 32            |           | +           | 3.0       |    | 12<br>11     |          | -45.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 31            |           | +           | 1.5       |    |              |          | -46.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 30            |           | +           | 0.0       |    | 10           |          | -48.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2F            |           | -           | 1.5       |    | 0F           |          | -49.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2E            |           | -3          | 3.0       |    | 0E           |          | -51.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2D            |           | -4          | 4.5       |    | 0D           |          | -52.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2C            |           | -(          | 5.0       |    | 0C           |          | -54.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2B            |           | -^          | 7.5       |    | 0B           |          | -55.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 2A            |           | -9          | 9.0       |    | 0A           |          | -57.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 29            |           | -1          | 0.5       |    | 09           |          | -58.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 28            |           | -1          | 2.0       |    | 08           |          | -60.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 27            |           | -1          | 3.5       |    | 07           |          | -61.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 26            |           | -1          | 5.0       |    | 06<br>05     |          | -63.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 25            |           | -1          | 6.5       |    |              |          | -64.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 24            |           |             | 8.0       |    | 04           |          | -66.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 23            |           | -1          | 9.5       |    | 03           |          | -67.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 22            |           | -2          | 1.0       |    | 02           |          | -69.0                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 21            |           |             | 2.5       |    | 01           |          | -70.5                          |  |  |  |
|                     |                                                                                                                                                                                                                                                                             | 20            |           | -2          | 4.0       |    | 00           |          | -72.0                          |  |  |  |
| te <sup>.</sup> B0- | B5 of address                                                                                                                                                                                                                                                               | es 20h and 21 | h are enc | oded in the | same mann | er |              |          |                                |  |  |  |

| OSP Contr | ol Regist | er                        |             |                |               |                     | ADE        | ORESS = 1Eh         | WRITE/READ VERIFY              |
|-----------|-----------|---------------------------|-------------|----------------|---------------|---------------------|------------|---------------------|--------------------------------|
|           | PS2       | PS1                       | PS0         | OPT            | r RxMU        | TE TXMUTE           | -          | DRESET              | Power Reset Value<br>0000 0000 |
|           | 7         | 6                         | 5           | 4              | 3             | 2                   | 1          | 0                   |                                |
| OPT:      | Whe       | n high, the t             | tone ringer | is in New C    | Call tone mo  | le. When low the    | normal to  | ne ringer program   | is executed.                   |
| RxMUTE:   | This      | bit when hi               | gh turns of | ff the receiv  | e PCM chan    | nel, substituting q | uiet code. |                     |                                |
| TxMUTE:   |           |                           | 0           |                |               | nel, substituting   | 1          |                     |                                |
| DRESET:   |           | bit (when h<br>t to zero. | igh) enable | es the DSP.    | If low, no pr | ograms are execu    | ted, the m | aster clock is disa | bled and the program counter i |
| PS2-PS0:  | Thes      | se bits are pr            | rogram sele | ect bits for t | he DSP Rom    | programs.           |            |                     |                                |
|           |           |                           | <u>PS2</u>  | <u>PS1</u>     | <u>PS0</u>    | MICRO-              | PROGRA     | <u>AM</u>           |                                |
|           |           |                           | 0           | 0              | 0 P           | ower up reset prog  | gram       |                     |                                |
|           |           |                           | 0           | 0              | 1 6           | ain control progra  | am         |                     |                                |
|           |           |                           | 0           | 1              | 0 D           | TMF & Gain con      | trol progr | am                  |                                |
|           |           |                           | 0           | 1              | 1 T           | one Ringer & Gai    | in control | program             |                                |
|           |           |                           | 1           | 0              | 0 H           | andsfree program    | l          |                     |                                |
|           |           |                           | 1           | 0              | 1 R           | eserved             |            |                     |                                |
|           |           |                           | 1           | 1              | 0 R           | eserved             |            |                     |                                |
|           |           |                           | 1           | 1              | 1 R           |                     |            |                     |                                |

#### ADDRESS 1Fh is RESERVED

| ransmit A | Audio Ga | un Regis | ter |    |    |    |    | ADDK | ESS = 20h WRITE/READ VERIFY    |
|-----------|----------|----------|-----|----|----|----|----|------|--------------------------------|
|           | -        | -        | В5  | B4 | В3 | B2 | B1 | В0   | Power Reset Value<br>XX11 0000 |
|           | 7        | 6        | 5   | 4  | 3  | 2  | 1  | 0    | <u>-</u>                       |



#### ADDRESS 22h is RESERVED

|              | eff Register                                                                                                                           | r 1-DTM                                                                                                                                      | F or To                                                                                   | ie Ringei                                                                                          | ſ                                                                         |                       |                        | ADDR                           | ESS = 23h WRITE/READ VERIFY    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------|------------------------|--------------------------------|--------------------------------|
|              | B7                                                                                                                                     | B6                                                                                                                                           | В5                                                                                        | B4 B3                                                                                              | B2                                                                        | B1                    | В0                     | Power Reset Value<br>0000 0000 |                                |
|              | 7                                                                                                                                      | 6                                                                                                                                            | 5                                                                                         | 4                                                                                                  | 3                                                                         | 2                     | 1                      | 0                              | -                              |
| This registe | er is used to p                                                                                                                        | rogram the                                                                                                                                   | low-group                                                                                 | frequency of                                                                                       | of the DTM                                                                | IF program            | . The tone             | coefficient i                  | s calculated as follows:       |
| -            | COEF = 0.1                                                                                                                             | 128 x Freau                                                                                                                                  | iencv                                                                                     |                                                                                                    |                                                                           |                       |                        |                                |                                |
|              | where: Free                                                                                                                            | 1                                                                                                                                            | -                                                                                         | COEF must                                                                                          | be convert                                                                | ed to an 8            | bit binarv i           | nteger)                        |                                |
|              | Highest free                                                                                                                           |                                                                                                                                              |                                                                                           | 1992.2                                                                                             |                                                                           |                       | 5                      | 0 /                            |                                |
|              | Lowest freq                                                                                                                            |                                                                                                                                              |                                                                                           | 7.8 Hz                                                                                             |                                                                           |                       |                        |                                |                                |
|              | Frequency i                                                                                                                            |                                                                                                                                              |                                                                                           | 7.8 Hz                                                                                             |                                                                           |                       |                        |                                |                                |
|              | Pre-twist:                                                                                                                             |                                                                                                                                              |                                                                                           | -2.1 dl                                                                                            | $3 \pm 0.2  dB$                                                           |                       |                        |                                |                                |
|              | Highest free                                                                                                                           |                                                                                                                                              |                                                                                           | 1000                                                                                               |                                                                           |                       |                        |                                |                                |
|              | Lowest freq<br>Frequency r<br>an be disable                                                                                            | uency possi<br>resolution:<br>d by writing                                                                                                   | <i>ible:</i><br>g zero to th                                                              |                                                                                                    | <i>z</i><br><i>near</i><br>or single to                                   | ne generati           | on.                    | ADDR                           | ESS = 24h WRITE/READ VERIF     |
|              | Lowest freq<br>Frequency i                                                                                                             | uency possi<br>resolution:<br>d by writing                                                                                                   | <i>ible:</i><br>g zero to th                                                              | 31.4 H<br>non-lin<br>is register fo                                                                | <i>z</i><br><i>near</i><br>or single to                                   | ne generati           | on.<br>B1              | ADDR<br>B0                     | Power Reset Value              |
|              | Lowest freq<br>Frequency r<br>can be disable                                                                                           | uency possi<br>resolution:<br>d by writing<br>r 2-DTM                                                                                        | ible:<br>g zero to th<br><b>F or To</b> i                                                 | 31.4 H<br>non-lin<br>is register for<br>ne Ringen                                                  | <i>z</i><br><i>near</i><br>or single to                                   |                       |                        |                                | 1                              |
| one Coe      | Lowest freq<br>Frequency f<br>can be disable<br>Eff Register<br>B7<br>7                                                                | uency possi<br>resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6                                                                             | ible:<br>g zero to th<br>F or Top<br>B5<br>5                                              | 31.4 H<br>non-lin<br>is register for<br>ne Ringer<br>B4<br>4                                       | Tz near<br>or single to<br>B3<br>3                                        | B2<br>2               | B1                     | B0<br>0                        | 0000 0000                      |
| one Coe      | Lowest freq<br>Frequency i<br>can be disable<br>off Register<br>B7<br>7<br>er is used to p                                             | resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6                                                                                            | g zero to th<br>F or Top<br>B5<br>5<br>high-group                                         | 31.4 H<br>non-lin<br>is register for<br>ne Ringer<br>B4<br>4                                       | Tz near<br>or single to<br>B3<br>3                                        | B2<br>2               | B1                     | B0<br>0                        | Power Reset Value              |
| one Coe      | Lowest freq<br>Frequency i<br>can be disable<br>off Register<br>B7<br>7<br>er is used to p<br>COEF = 0                                 | uency possi<br>resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6<br>rogram the<br>128 x Frequ                                                | ible:<br>g zero to th<br>F or Tol<br>B5<br>5<br>high-group<br>uency                       | 31.4 H<br>non-lin<br>is register for<br>ne Ringer<br>B4<br>4<br>o frequency                        | tz<br>near<br>or single to<br>B3<br>3<br>of the DTM                       | B2<br>2<br>AF program | B1<br>1<br>1. The tone | B0<br>0<br>coefficient         | Power Reset Value<br>0000 0000 |
| one Coe      | Lowest freq<br>Frequency i<br>can be disable<br>off Register<br>B7<br>er is used to p<br>COEF = 0<br>where: Freq                       | uency possi<br>resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6<br>rogram the<br>128 x Frequ<br>quency is in                                | ible:<br>g zero to th<br>F or Tou<br>B5<br>5<br>high-group<br>tency<br>Hz (note:          | 31.4 H<br>non-lin<br>is register for<br>ne Ringer<br>B4<br>4<br>o frequency                        | iz<br>near<br>or single to                                                | B2<br>2<br>AF program | B1<br>1<br>1. The tone | B0<br>0<br>coefficient         | Power Reset Value<br>0000 0000 |
| one Coe      | Lowest freq<br>Frequency i<br>can be disable<br>off Register<br>B7<br>B7<br>er is used to p<br>COEF = 0<br>where: Freq<br>Highest freq | uency possi<br>resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6<br>rogram the<br>128 x Frequ<br>quency is in<br>quency poss                 | ible:<br>g zero to th<br>F or Tou<br>B5<br>5<br>high-group<br>tency<br>Hz (note:<br>ible: | 31.4 H<br>non-lin<br>is register for<br>ne Ringer<br>B4<br>4<br>o frequency<br>COEF must           | arz<br>near<br>or single to<br>B3<br>3<br>of the DTM<br>be convert<br>PHz | B2<br>2<br>AF program | B1<br>1<br>1. The tone | B0<br>0<br>coefficient         | Power Reset Value<br>0000 0000 |
| one Coe      | Lowest freq<br>Frequency i<br>can be disable<br>off Register<br>B7<br>er is used to p<br>COEF = 0<br>where: Freq                       | uency possi<br>resolution:<br>d by writing<br>r 2-DTM<br>B6<br>6<br>rogram the<br>128 x Frequ<br>quency is in<br>quency possi<br>uency possi | ible:<br>g zero to th<br>F or Tou<br>B5<br>5<br>high-group<br>tency<br>Hz (note:<br>ible: | 31.4 H<br>non-lin<br>is register for<br>ne Ringen<br>B4<br>4<br>o frequency<br>COEF must<br>1992.2 | az<br>near<br>or single to<br>B3<br>3<br>of the DTM<br>be convert<br>Hz   | B2<br>2<br>AF program | B1<br>1<br>1. The tone | B0<br>0<br>coefficient         | Power Reset Value<br>0000 0000 |

This register is used to program the second frequency of the squarewave program. The tone coefficient is calculated similarly to tone coefficient register 1.

ADDRESS 25h is RESERVED

| one Ring | ger Warbl    | e Rate-T | one Rin | ger |    |             |            | ADDR         | ESS = 26h WRITE/READ VERIF                  |
|----------|--------------|----------|---------|-----|----|-------------|------------|--------------|---------------------------------------------|
|          | B7           | B6       | В5      | B4  | В3 | B2          | B1         | B0           | Power Reset Value<br>0000 0000              |
|          | 7            | 6        | 5       | 4   | 3  | 2           | 1          | 0            | 1                                           |
|          | ger will swi |          | 1       | 1   |    | ble frequer | cy defined | by this regi | ster. The relationship between the duration |

Addresses: 27h to 2Dh are transmit and receive gains and coefficients used by the filters in the handsfree decision circuit.

2Eh to 3Fh are scratch-pad ram locations used by the DSP algorithms as temporary storage during calculations.

## Applications

To maintain a fully differential topology in the transmit path the suggested connection scheme for the transmit microphones is shown in Figure 7. However, it is possible to use a single-ended arrangement as shown in Figure 8 for the transmit interface. In this case the dynamic range of the MT9094 is reduced by half. In both figures the output drivers are connected in a fully differential manner.

The MT9094 is a member of the Zarlink family of digital terminal equipment components. There are two transmission devices which connect directly with the MT9094 to complete an application; the MT8930 (SNIC) and the MT8971/72 (DSIC/DNIC). An ISDN 4-wire "TE" function is implemented with the MT8930/MT9094 combination. A 2-wire digital phone for PABX, key-systems and other proprietary applications is implemented with the MT8971/72/MT9094 combination.

Figures 9 and 10 show the 4-wire and 2-wire applications, respectively.





Figure 7 - Application Circuit - fully differential audio input



Figure 8 - Application Circuit - single-ended audio input



Figure 9 - CCITT ISDN Voice/Data Terminal Equipment - TE1