Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 1.8V, 16M-BIT [x 1/x 2/x 4] CMOS MXSMIO® (SERIAL MULTI I/O) FLASH MEMORY # **Key Features** - 1.65 to 2.0 volt for read, erase, and program operations - Multi I/O Support Single I/O, Dual I/O and Quad I/O - Fast read for SPI mode and QPI mode - Additional 4k-bit secured OTP for unique identifier - Auto Erase and Auto Program Algorithm P/N: PM1472 Rev. 2.1, September 29, 2016 # **Contents** | 1. FEATURES | 6 | |---------------------------------------------------------------------------------|----| | 2. GENERAL DESCRIPTION | 7 | | Table 1. Additional Feature Comparison | 8 | | 3. PIN CONFIGURATIONS | 9 | | 4. PIN DESCRIPTION | 9 | | 5. BLOCK DIAGRAM | 10 | | 6. DATA PROTECTION | 11 | | Table 2. Protected Area Sizes | 12 | | Table 3. 4K-bit Secured OTP Definition | 12 | | 7. Memory Organization | 13 | | Table 4. Memory Organization | 13 | | 8. DEVICE OPERATION | 14 | | Figure 1. Serial Modes Supported | 14 | | 8-1. Quad Peripheral Interface (QPI) Read Mode | 15 | | Figure 2. Enable QPI Sequence (Command 35H) | 15 | | Figure 3. Reset QPI Mode (Command F5H) | 16 | | Figure 4. Fast QPI Read Mode (FASTRDQ) (Command EBH) | 16 | | 9. COMMAND DESCRIPTION | 17 | | Table 5. Command Set | 17 | | 9-1. Write Enable (WREN) | | | 9-2. Write Disable (WRDI) | 19 | | 9-3. Read Identification (RDID) | | | 9-4. Read Status Register (RDSR) | 19 | | Figure 5. Program/ Erase flow with read array data | 20 | | Figure 6. Program/ Erase flow without read array data (read P_FAIL/E_FAIL flag) | | | Figure 7. WRSR flow | | | Table 6. Status Register | 23 | | 9-5. Write Status Register (WRSR) | 24 | | Table 7. Protection Modes | 24 | | 9-6. Read Data Bytes (READ) | 25 | | 9-7. Read Data Bytes at Higher Speed (FAST_READ) | 25 | | 9-8. 2 x I/O Read Mode (2READ) | 26 | | 9-9. 4 x I/O Read Mode (4READ) | 26 | | 9-10. Burst Read | 27 | | Table 8. Wrap Around Definition Table | 27 | | Figure 8. Burst Read (SPI Mode) | 27 | | Figure 9. Burst Read (QPI Mode) | 27 | | 9-11. Performance Enhance Mode | 28 | |------------------------------------------------------------------------------|----| | 9-12. Sector Erase (SE) | 28 | | 9-13. Block Erase (BE32K) | 28 | | 9-14. Block Erase (BE) | 29 | | 9-15. Chip Erase (CE) | 29 | | 9-16. Page Program (PP) | 30 | | 9-17. 4 x I/O Page Program (4PP) | 30 | | 9-18. Deep Power-down (DP) | 31 | | 9-19. Release from Deep Power-down (RDP), Read Electronic Signature (RES) | 31 | | 9-20. Read Electronic Manufacturer ID & Device ID (REMS) | 32 | | 9-21. QPI ID Read (QPIID) | 32 | | Table 9. ID Definitions | 32 | | 9-22. Enter Secured OTP (ENSO) | 33 | | 9-23. Exit Secured OTP (EXSO) | 33 | | 9-24. Read Security Register (RDSCUR) | 33 | | Table 10. Security Register Definition | 34 | | 9-25. Write Security Register (WRSCUR) | 34 | | 9-26. Write Protection Selection (WPSEL) | 35 | | Figure 10. BP and SRWD if WPSEL=0 | 35 | | Figure 11. The individual block lock mode is effective after setting WPSEL=1 | 36 | | Figure 12. WPSEL Flow | 37 | | 9-27. Single Block Lock/Unlock Protection (SBLK/SBULK) | 38 | | Figure 13. Block Lock Flow | 38 | | Figure 14. Block Unlock Flow | 39 | | 9-28. Read Block Lock Status (RDBLOCK) | 40 | | 9-29. Gang Block Lock/Unlock (GBLK/GBULK) | 40 | | 9-30. Program/Erase Suspend/Resume | 40 | | 9-31. Erase Suspend | 41 | | 9-32. Program Suspend | 41 | | 9-33. Write-Resume | 42 | | 9-34. No Operation (NOP) | 42 | | 9-35. Software Reset (Reset-Enable (RSTEN) and Reset (RST)) | 42 | | 9-36. Reset Quad I/O (RSTQIO) | 42 | | 9-37. Read SFDP Mode (RDSFDP) | 43 | | Figure 15. Read Serial Flash Discoverable Parameter (RDSFDP) Sequence | 43 | | Table 11. Signature and Parameter Identification Data Values | 44 | | Table 12. Parameter Table (0): JEDEC Flash Parameter Tables | 45 | | Table 13. Parameter Table (1): Macronix Flash Parameter Tables | 47 | | POWER-ON STATE | 49 | 10. | 11. ELECTRICAL SPECIFICATIONS | 50 | |--------------------------------------------------------------------------------------------|----| | 11-1. Absolute Maximum Ratings | 50 | | Figure 16. Maximum Negative Overshoot Waveform | | | 11-2. Capacitance | 50 | | Figure 17. Maximum Positive Overshoot Waveform | | | Figure 18. Input Test Waveforms and Measurement Level | 51 | | Figure 19. Output Loading | 51 | | Table 14. DC Characteristics | 52 | | Table 15. AC Characteristics | 53 | | 12. Timing Analysis | 54 | | Figure 20. Serial Input Timing | 54 | | Figure 21. Output Timing | 54 | | Figure 22. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 | 55 | | Figure 23. Write Enable (WREN) Sequence (Command 06) (SPI Mode) | 55 | | Figure 24. Write Enable (WREN) Sequence (Command 06) (QPI Mode) | 55 | | Figure 25. Write Disable (WRDI) Sequence (Command 04) (SPI Mode) | 56 | | Figure 26. Write Disable (WRDI) Sequence (Command 04) (QPI Mode) | 56 | | Figure 27. Read Identification (RDID) Sequence (Command 9F) (SPI mode only) | 56 | | Figure 28. Read Status Register (RDSR) Sequence (Command 05) (SPI Mode) | 57 | | Figure 29. Read Status Register (RDSR) Sequence (Command 05) (QPI Mode) | 57 | | Figure 30. Write Status Register (WRSR) Sequence (Command 01) (SPI Mode) | 57 | | Figure 31. Write Status Register (WRSR) Sequence (Command 01) (QPI Mode) | 58 | | Figure 32. Read Data Bytes (READ) Sequence (Command 03) (SPI Mode only) (33MHz) | 58 | | Figure 33. Read at Higher Speed (FAST_READ) Sequence (Command 0B) (SPI Mode) (104MHz) | 59 | | Figure 34. Read at Higher Speed (FAST_READ) Sequence (Command 0B) (QPI Mode) (84MHz) | 59 | | Figure 35. 2 x I/O Read Mode Sequence (Command BB) (SPI Mode only) (84MHz) | 60 | | Figure 36. 4 x I/O Read Mode Sequence (Command EB) (SPI Mode) (104MHz) | 60 | | Figure 37. 4 x I/O Read enhance performance Mode Sequence (Command EB) (SPI Mode) (104MHz) | 61 | | Figure 38. 4 x I/O Read Performance Enhance Mode Sequence (Command EB) (QPI Mode) (104MHz) | 62 | | Figure 39. Page Program (PP) Sequence (Command 02) (SPI Mode) | 62 | | Figure 40. Page Program (PP) Sequence (Command 02) (QPI Mode) | 63 | | Figure 41. 4 x I/O Page Program (4PP) Sequence (Command 38) (SPI Mode only) | 63 | | Figure 42. Sector Erase (SE) Sequence (Command 20) (SPI Mode) | 64 | | Figure 43. Sector Erase (SE) Sequence (Command 20) (QPI Mode) | 64 | | Figure 44. Block Erase 32KB (BE32K) Sequence (Command 52) (SPI Mode) | 64 | | Figure 45. Block Erase 32KB (BE32K) Sequence (Command 52) (QPI Mode) | 64 | | Figure 46. Block Erase (BE) Sequence (Command D8) (SPI Mode) | 65 | | Figure 47. Block Erase (BE) Sequence (Command D8) (QPI Mode) | 65 | | Figure 48. Chip Erase (CE) Sequence (Command 60 or C7) (SPI Mode) | 65 | | Figure 49. Chip Erase (CE) Sequence (Command 60 or C7) (QPI Mode) | 65 | | Figure 50. Deep Power-down (DP) Sequence (Command B9) (SPI Mode) | 66 | |------------------------------------------------------------------------------------|-------------------| | Figure 51. Deep Power-down (DP) Sequence (Command B9) (QPI Mode) | 66 | | Figure 52. RDP and Read Electronic Signature (RES) Sequence (Command AB) (SPI Mod | de)66 | | Figure 53. Release from Deep Power-down (RDP) Sequence (Command AB) (SPI Mode) | 67 | | Figure 54. Release from Deep Power-down (RDP) Sequence (Command AB) (QPI Mode) | 67 | | Figure 55. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90) ( | SPI Mode only) 68 | | Figure 56. Read Security Register (RDSCUR) Sequence (Command 2B) (SPI Mode) | 69 | | Figure 57. Read Security Register (RDSCUR) Sequence (Command 2B) (QPI Mode) | 69 | | Figure 58. Write Security Register (WRSCUR) Sequence (Command 2F) (SPI Mode) | 70 | | Figure 59. Write Security Register (WRSCUR) Sequence (Command 2F) (QPI Mode) | 70 | | Figure 60. Word Read Quad I/O (W4READ) Sequence (Command E7) (SPI Mode only, 84 | MHz)71 | | Figure 61. Reset Sequence (SPI mode) | 72 | | Figure 62. Reset Sequence (QPI mode) | 72 | | Figure 63. Enable Quad I/O Sequence | 72 | | Figure 64. Suspend to Read Latency | 73 | | Figure 65. Resume to Read Latency | 73 | | Figure 66. Resume to Suspend Latency | 73 | | Figure 67. Software Reset Recovery | 73 | | Figure 68. Power-up Timing | 74 | | Table 16. Power-Up Timing and VWI Threshold | 74 | | 12-1. Initial Delivery State | 74 | | 13. OPERATING CONDITIONS | 75 | | Figure 69. AC Timing at Device Power-Up | 75 | | Figure 70. Power-Down Sequence | 76 | | 14. ERASE AND PROGRAMMING PERFORMANCE | | | 15. DATA RETENTION | 77 | | 16. LATCH-UP CHARACTERISTICS | 77 | | 17. ORDERING INFORMATION | 78 | | 18. PART NAME DESCRIPTION | 79 | | 19. PACKAGE INFORMATION | 80 | | 19-1. 8-land USON (4x4mm) | 80 | | 19-2. 8-pin SOP (150mil) | 81 | | 19-3. 8-pin SOP (200mil) | | | 19-4. 8-land WSON (6x5mm) | | | 20. REVISION HISTORY | 84 | # 16M-BIT [x 1/x 2/x 4] 1.8V CMOS MXSMIO® (SERIAL MULTI I/O) FLASH MEMORY #### 1. FEATURES #### **GENERAL** - Supports Serial Peripheral Interface -- Mode 0 and Mode 3 - 16,777,216 x 1 bit structure or 8,388,608 x 2 bits (two I/O read mode) structure or 4,194,304 x 4 bits (four I/O read mode) structure - Equal Sectors with 4K byte each, or Equal Blocks with 32K byte each or Equal Blocks with 64K byte each - Any Block can be erased individually - · Single Power Supply Operation - 1.65 to 2.0 volt for read, erase, and program operations - Latch-up protected to 100mA from -1V to Vcc +1V - Low Vcc write inhibit is from 1.0V to 1.4V #### **PERFORMANCE** - High Performance - Fast read for SPI mode - 1 I/O: 104MHz with 8 dummy cycles - 2 I/O: 84MHz with 4 dummy cycles, equivalent to 168 MHz - 4 I/O: 104MHz with 6 dummy cycles, equivalent to 416MHz - Fast read for QPI mode - 4 I/O: 84MHz with 4 dummy cycles, equivalent to 336 MHz - 4 I/O: 104MHz with 6 dummy cycles, equivalent to 416MHz - Fast program time: 1.2ms(typ.) and 3ms(max.)/ page (256-byte per page) - Byte program time: 10us (typical) - 8/16/32/64 byte Wrap-Around Burst Read Mode - Fast erase time: - 45ms (typ.)/sector (4K-byte per sector); - 250ms(typ.) /block (32K-byte per block); - 500ms(typ.) /block (64K-byte per block); 9s(typ.) /chip - Low Power Consumption - Low active read current: 20mA(max.) at 104MHz, 15mA(max.) at 84MHz - Low active erase/programming current: 20mA (typ.) - Standby current: 25uA (typ.) - Deep Power Down: 2uA(typ.) - Typical 100,000 erase/program cycles - 20 years data retention #### **SOFTWARE FEATURES** - Input Data Format - 1-byte Command code - Advanced Security Features - Block lock protection - The BP0-BP3 status bit defines the size of the area to be software protection against program and erase instructions - Additional 4k-bit secured OTP for unique identifier - · Auto Erase and Auto Program Algorithm - Automatically erases and verifies data at selected sector or block - Automatically programs and verifies data at selected page by an internal algorithm that automatically times the program pulse widths (Any page to be programed should have page in the erased state first) - Status Register Feature - Command Reset - · Program/Erase Suspend - Electronic Identification - JEDEC 1-byte manufacturer ID and 2-byte device ID - RES command for 1-byte Device ID - REMS command for 1-byte manufacturer ID and 1-byte device ID - Support Serial Flash Discoverable Parameters (SFDP) mode #### HARDWARE FEATURES - SCLK Input - Serial clock input - SI/SIO0 - Serial Data Input or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - SO/SIO1 - Serial Data Output or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - WP#/SIO2 - Hardware write protection or serial data Input/Output for 4 x I/O read mode - NC/SIO3 - NC pin or Serial input & Output for 4 x I/O read mode - PACKAGE - 8-pin SOP (150mil) - 8-pin SOP (200mil) - 8-land WSON (6x5mm) - 8-land USON (4x4mm) - All devices are RoHS Compliant and Halogenfree #### 2. GENERAL DESCRIPTION The MX25U1635E are 16,777,216 bit Serial NOR Flash memory, which is configured as 2,097,152 x 8 internally. When it is in two or four I/O read mode, the structure becomes 8,388,608 bits x 2 or 4,194,304 bits x 4. MX25U1635E feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus while it is in single I/O mode. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input. When it is in two I/O read mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in four I/O read mode, the SI pin, SO pin, WP# pin and NC pin become SIO0 pin, SIO1 pin, SIO2 pin and SIO3 pin for address/dummy bits input and data output. The MX25U1635E MXSMIO<sup>®</sup> (Serial Multi I/O) provides sequential read operation on the whole chip. After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis. Erase command is executed on 4K-byte sector, 32K-byte block, or 64K-byte block, or whole chip basis. To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit. Advanced security features enhance the protection and security functions, please see security features section for more details. The MX25U1635E utilizes Macronix's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles. **Table 1. Additional Feature Comparison** | Additional | D 4 11 10 11 | | Read Performance | | | | | | |----------------------------------|-------------------------------------------|------------------------|--------------------|-------------------|-------------------|--------------------|-------------------|--------------------| | Features Protection and Security | | | SPI | | | | QPI | | | Part<br>Name | Flexible Block<br>Protection<br>(BP0-BP3) | 4K-bit security<br>OTP | 1 I/O<br>(104 MHz) | 2 I/O<br>(84 MHz) | 4 I/O<br>(84 MHz) | 4 I/O<br>(104 MHz) | 4 I/O<br>(84 MHz) | 4 I/O<br>(104 MHz) | | MX25U1635E | V | ٧ | <b>\</b> | V | V | V | V | V | | Additional Features | Identifier | | | | | | | |---------------------|------------|---------------------------|-----------|-----------|--|--|--| | | RES | RES REMS RDID QPIID | | | | | | | Part | (command: | (command: | (command: | (Command: | | | | | Name | AB hex) | 90 hex) | 9F hex) | AF hex) | | | | | MX25U1635E | 35 (hex) | C2 35 (hex)<br>(if ADD=0) | C2 25 35 | C2 25 35 | | | | ## 3. PIN CONFIGURATIONS ## 8-LAND USON (4x4mm) ## 8-LAND WSON (6x5mm) # 8-PIN SOP (150mil) / 8-PIN SOP (200mil) ## 4. PIN DESCRIPTION | SYMBOL | DESCRIPTION | |----------|---------------------------------------------------------------------------------------------| | CS# | Chip Select | | SI/SIO0 | Serial Data Input (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SO/SIO1 | Serial Data Output (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SCLK | Clock Input | | WP#/SIO2 | Write Protection Active Low or Serial Data Input & Output (for 4xI/O read mode) | | NC/SIO3 | NC pin (Not connected) or Serial Data Input & Output (for 4xI/O read mode) | | VCC | + 1.8V Power Supply | | GND | Ground | # 5. BLOCK DIAGRAM #### 6. DATA PROTECTION During power transition, there may be some false system level signals which result in inadvertent erasure or programming. The device is designed to protect itself from these accidental write cycles. The state machine will be reset as standby mode automatically during power up. In addition, the control register architecture of the device constrains that the memory contents can only be changed after specific command sequences have completed successfully. In the following, there are several features to protect the system from the accidental write cycles during VCC power-up and power-down or from system noise. - Power-on reset and tPUW: to avoid sudden power switch by system power supply transition, the power-on reset and tPUW (internal timer) may protect the Flash. - Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary. - Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before issuing other commands to change data. The WEL bit will return to reset stage under following situation: - Power-up - Write Disable (WRDI) command completion - Write Status Register (WRSR) command completion - Page Program (PP) command completion - Quad I/O Page Program (4PP) command completion - Sector Erase (SE) command completion - Block Erase 32KB (BE32K) command completion - Block Erase (BE) command completion - Chip Erase (CE) command completion - Program/Erase Suspend - Softreset command completion - Write Security Register (WRSCUR) command completion - Write Protection Selection (WPSEL) command completion - Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from deep power down mode command (RDP) and Read Electronic Signature command (RES) and softreset command. - Advanced Security Features: there are some protection and security features which protect content from inadvertent write and hostile access. # I. Block lock protection - The Software Protected Mode (SPM) use (BP3, BP2, BP1, BP0) bits to allow part of memory to be protected as read only. The protected area definition is shown as "Table 2. Protected Area Sizes", the protected areas are more flexible which may protect various area by setting value of BP0-BP3 bits. - The Hardware Proteced Mode (HPM) use WP#/SIO2 to protect the (BP3, BP2, BP1, BP0) bits and Status Register Write Protect bit. - In four I/O and QPI mode, the feature of HPM will be disabled. **Table 2. Protected Area Sizes** | Status bit | | | Protect Level | | | |------------|-----|-----|---------------|-----------------------------------------|--| | BP3 | BP2 | BP1 | BP0 | | | | 0 | 0 | 0 | 0 | 0 (none) | | | 0 | 0 | 0 | 1 | 1 (1block, protected block 31st) | | | 0 | 0 | 1 | 0 | 2 (2blocks, protected block 30th~31st) | | | 0 | 0 | 1 | 1 | 3 (4blocks, protected block 28th~31st) | | | 0 | 1 | 0 | 0 | 4 (8blocks, protected block 24th~31st) | | | 0 | 1 | 0 | 1 | 5 (16blocks, protected block 16th~31st) | | | 0 | 1 | 1 | 0 | 6 (32blocks, protected all) | | | 0 | 1 | 1 | 1 | 7 (32blocks, protected all) | | | 1 | 0 | 0 | 0 | 8 (32blocks, protected all) | | | 1 | 0 | 0 | 1 | 9 (32blocks, protected all) | | | 1 | 0 | 1 | 0 | 10 (16blocks, protected block 0th~15th) | | | 1 | 0 | 1 | 1 | 11 (24blocks, protected block 0th~23rd) | | | 1 | 1 | 0 | 0 | 12 (28blocks, protected block 0th~27th) | | | 1 | 1 | 0 | 1 | 13 (30blocks, protected block 0th~29th) | | | 1 | 1 | 1 | 0 | 14 (31blocks, protected block 0th~30th) | | | 1 | 1 | 1 | 1 | 15 (32blocks, protected all) | | - **II.** Additional 4K-bit secured OTP for unique identifier: to provide 4K-bit one-time program area for setting device unique serial number Which may be set by factory or system customer. Please refer to "Table 3. 4K-bit Secured OTP Definition". - Security register bit 0 indicates whether the chip is locked by factory or not. - To program the 4K-bit secured OTP by entering 4K-bit secured OTP mode (with Enter Security OTP (ENSO) command), and going through normal program procedure, and then exiting 4K-bit secured OTP mode by writing Exit Security OTP (EXSO) command. - Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to "Table 10. Security Register Definition" for security register bit definition and "Table 3. 4K-bit Secured OTP Definition" for address range definition. - Note: Once lock-down whatever by factory or customer, it cannot be changed any more. While in 4K-bit secured OTP mode, array access is not allowed. Table 3. 4K-bit Secured OTP Definition | Address range | Size | Standard Factory Lock | Customer Lock | |---------------|----------|--------------------------------|------------------------| | xxx000~xxx00F | 128-bit | ESN (electrical serial number) | Determined by austemer | | xxx010~xxx1FF | 3968-bit | N/A | Determined by customer | # 7. Memory Organization # **Table 4. Memory Organization** | Block | Block | Sector | Address | s Range | |--------|----------|----------|--------------|--------------------| | (64KB) | (32KB) | (4KB) | | | | | 63 | 511 | 1FF000h | 1FFFFFh | | 31 | | : | : | : | | | 62 | 496 | 1F0000h | 1F0FFFh | | 00 | 61 | 495 | 1EF000h | 1EFFFFh | | 30 | <br> 60 | 100 | :<br>4E0000b | :<br>450555b | | | | 480 | 1E0000h | 1E0FFFh<br>1DFFFFh | | | 59 | 479 | 1DF000h | IDFFFFN | | 29 | | • | | | | | 58 | 464 | 1D0000h | 1D0FFFh | | | 57 | 463 | 1CF000h | 1CFFFFh | | 28 | | : | : | : | | | 56 | 448 | 1C0000h | 1C0FFFh | | | 55 | 447 | 1BF000h | 1BFFFFh | | 27 | | | | : | | | 54 | 432 | 1B0000h | 1B0FFFh | | | 53 | 431 | 1AF000h | 1AFFFFh | | 26 | | : | : | : | | | 52 | 416 | 1A0000h | 1A0FFFh | | | 51 | 415 | 19F000h | 19FFFFh | | 25 | | : | : | : | | | 50 | 400 | 190000h | 190FFFh | | | 49 | 399 | 18F000h | 18FFFFh | | 24 | | : | : | : | | | 48 | 384 | 180000h | 180FFFh | | | 47 | 383 | 17F000h | 17FFFFh | | 23 | | : | : | : | | | 46 | 368 | 170000h | 170FFFh | | | 45 | 367 | 16F000h | 16FFFFh | | 22 | <br> 44 | : | : | : | | | | 352 | 160000h | 160FFFh<br>15FFFFh | | 04 | 43 | 351<br>: | 15F000h | | | 21 | <br> 42 | 336 | :<br>150000h | :<br>150FFFh | | | 41 | 335 | 14F000h | 14FFFFh | | 20 | 41 | : | | : 14666611 | | | 40 | 320 | :<br>140000h | 140FFFh | | | 39 | 319 | 13F000h | 13FFFFh | | 19 | 39 | : | | : | | .0 | 38 | 304 | 130000h | 130FFFh | | | 37 | 303 | 12F000h | 12FFFFh | | 18 | 37 | : | | | | . | 36 | 288 | 120000h | 120FFFh | | | | 287 | 11F000h | 11FFFFh | | 17 | 35<br> | | 50011 | | | '' | 34 | :<br>272 | 110000h | 110FFFh | | | 1 | 272 | 10F000h | 10FFFh | | | 33 | | 101-00011 | IUFFFFII | | 16 | | : | : | : | | | 32 | 256 | 100000h | 100FFFh | | Block<br>(64KB) | Block<br>(32KB) | Sector<br>(4KB) | Address Range | | | |-----------------|-----------------|-----------------|--------------------|--------------------|--| | | 31 | 255 | 0FF000h | 0FFFFFh | | | 15 | | : | : | : | | | | 30 | 240 | 0F0000h | 0F0FFFh | | | | 29 | 239 | 0EF000h | 0EFFFFh | | | 14 | - | : | : | · · | | | | 28 | 224 | 0E0000h | 0E0FFFh | | | | 27 | 223 | 0DF000h | 0DFFFFh | | | 13 | - | : | : | : | | | | 26 | 208 | 0D0000h | 0D0FFFh | | | | 25 | 207 | 0CF000h | 0CFFFFh | | | 12 | | : | : | : | | | · <del>-</del> | 24 | 192 | 0C0000h | 0C0FFFh | | | | 23 | 191 | 0BF000h | 0BFFFFh | | | 11 | | | | | | | '' | 22 | 176 | 0B0000h | 0B0FFFh | | | | 21 | 175 | 0AF000h | 0AFFFFh | | | 10 | 21 | : | | | | | '0 | 20 | 160 | 0A0000h | 0A0FFFh | | | | 19 | 159 | 09F000h | 09FFFFh | | | 9 | 19 | : | | | | | | 18 | 144 | 090000h | 090FFFh | | | | 17 | 143 | 08F000h | 08FFFFh | | | 8 | l . | : | | | | | | <br> 16 | 128 | 080000h | 080FFFh | | | | | 127 | 07F000h | 07FFFFh | | | 7 | 15 | : | | | | | ' | <br> 14 | 112 | 070000h | 070FFFh | | | | - | 111 | | 06FFFFh | | | 6 | 13 | : | 06F000h | | | | 0 | <br> 12 | | 060000b | 060FFFb | | | | - | 96 | 060000h<br>05F000h | 060FFFh<br>05FFFFh | | | _ | 11 | 95 | | | | | 5 | <br> 10 | | 050000h | 050555 | | | | | 80 | | 050FFFh | | | | 9 | 79 | 04F000h | 04FFFFh | | | 4 | <br> 8 | : | | | | | | - | 64 | 040000h | 040FFFh | | | | 7 | 63 | 03F000h | 03FFFFh | | | 3 | | 10 | | | | | | 6 | 48 | 030000h | 030FFFh | | | | 5 | 47 | 02F000h | 02FFFFh | | | 2 | | : | : | : | | | | 4 | 32 | 020000h | 020FFFh | | | , | 3 | 31 | 01F000h | 01FFFFh | | | 1 | | : | : | : | | | | 2 | 16 | 010000h | 010FFFh | | | | | 15 | 00F000h | 00FFFFh | | | _ | 1 | : | : | : | | | 0 | | 2 | 002000h | 002FFFh | | | | 0 | 1 | 001000h | 001FFFh | | | | | 0 | 000000h | 000FFFh | | #### 8. DEVICE OPERATION - 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation. - 2. When incorrect command is inputted to this device, it enters standby mode and remains in standby mode until next CS# falling edge. In standby mode, SO pin of the device is High-Z. - 3. When correct command is inputted to this device, it enters active mode and remains in active mode until next CS# rising edge. - 4. Input data is latched on the rising edge of Serial Clock (SCLK) and data is shifted out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as "Figure 1. Serial Modes Supported". - 5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST\_READ, RDSFDP, 2READ, 4READ, RES, REMS, SQIID, RDBLOCK, the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE, BE32K, BE, CE, PP, 4PP, DP, ENSO, EXSO, WRSCUR, WPSEL, SBLK, SBULK, GBULK, SUSPEND, RESUME, NOP, RSTEN, RST, EQIO, RSTQIO the CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. - 6. While a Write Status Register, Program or Erase operation is in progress, access to the memory array is neglected and will not affect the current operation of Write Status Register, Program, Erase. Figure 1. Serial Modes Supported Note: CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported. # 8-1. Quad Peripheral Interface (QPI) Read Mode QPI protocol enables user to take full advantage of Quad I/O Serial Flash by providing the Quad I/O interface in command cycles, address cycles and as well as data output cycles. #### **Enable QPI mode** By issuing 35H command, the QPI mode is enabled. Figure 2. Enable QPI Sequence (Command 35H) #### **Reset QPI mode** By issuing F5H command, the device is reset to 1-I/O SPI mode. Figure 3. Reset QPI Mode (Command F5H) #### Fast QPI Read mode (FASTRDQ) To increase the code transmission speed, the device provides a "Fast QPI Read Mode" (FASTRDQ). By issuing command code EBH, the FASTRDQ mode is enabled. The number of dummy cycle increase from 4 to 6 cycles. The read cycle frequency will increase from 84MHz to 104MHz. Figure 4. Fast QPI Read Mode (FASTRDQ) (Command EBH) # 9. COMMAND DESCRIPTION ## **Table 5. Command Set** ## **Read Commands** | I/O | 1 | 1 | 1 | 2 | 4 | 4 | 4 | 4 | |---------------------|--------------------------------------------|--------------------------------------------|-----------------------|-----------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------------------| | Read Mode | SPI | SPI | SPI | SPI | SPI | SPI | QPI | QPI | | Command<br>(byte) | READ<br>(normal read) | FAST READ<br>* (fast read<br>data) | RDSFDP<br>(Read SFDP) | 2READ (2<br>x I/O read<br>command)<br>Note1 | W4READ | 4READ * (4 x I/O read command) Note1 | FAST READ * (fast read data) | 4READ * (4 x I/O read command) Note1 | | Clock rate<br>(MHz) | 33 | 104 | 104 | 84 | 84 | 104 | 84 | 104 | | 1st byte | 03 (hex) | 0B (hex) | 5A (hex) | BB (hex) | E7 (hex) | EB (hex) | 0B (hex) | EB (hex) | | 2nd byte | AD1(8) | AD1(8) | AD1(8) | AD1(4) | AD1(2) | AD1(2) | AD1(2) | AD1(2) | | 3rd byte | AD2(8) | AD2(8) | AD2(8) | AD2(4) | AD2(2) | AD2(2) | AD2(2) | AD2(2) | | 4th byte | AD3(8) | AD3(8) | AD3(8) | AD3(4) | AD3(2) | AD3(2) | AD3(2) | AD3(2) | | 5th byte | | Dummy(8) | Dummy(8) | Dummy(4) | Dummy(4) | Dummy(6) | Dummy(4) | Dummy(6) | | Action | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out until CS#<br>goes high | Read SFDP<br>mode | n bytes read<br>out by 2 x l/<br>O until CS#<br>goes high | Quad I/O<br>read with<br>4 dummy<br>cycles in<br>84MHz | Quad I/O<br>read with<br>6 dummy<br>cycles in<br>104MHz | n bytes read<br>out until CS#<br>goes high | Quad I/O<br>read with<br>6 dummy<br>cycles in<br>104MHz | # **Program/Erase Commands** | Command (byte) | WREN*<br>(write enable) | WRDI * (write disable) | , | WRSR * (write status register) | , , , | | BE 32K * (block<br>erase 32KB) | |----------------|---------------------------------------------|-----------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------------------------------------------|------------------------------|---------------------------------------| | 1st byte | 06 (hex) | 04 (hex) | 05 (hex) | 01 (hex) | 38 (hex) | 20 (hex) | 52 (hex) | | 2nd byte | | | | Values | AD1 | AD1 | AD1 | | 3rd byte | | | | | AD2 | AD2 | AD2 | | 4th byte | | | | | AD3 | AD3 | AD3 | | Action | sets the (WEL)<br>write enable<br>latch bit | resets the<br>(WEL) write<br>enable latch bit | to read out the<br>values of the<br>status register | to write new<br>values of the<br>status register | quad input to<br>program the<br>selected page | to erase the selected sector | to erase the<br>selected 32K<br>block | | Command (byte) | BE * (block<br>erase 64KB) | CE * (chip<br>erase) | PP * (page<br>program) | DP * (Deep<br>power down) | RDP * (Release<br>from deep<br>power down) | PGM/ERS<br>Suspend *<br>(Suspends<br>Program/<br>Erase) | PGM/ERS Resume * (Resumes Program/ Erase) | |----------------|-----------------------------|----------------------|------------------------------|-----------------------------------|--------------------------------------------|---------------------------------------------------------|-------------------------------------------| | 1st byte | D8 (hex) | 60 or C7 (hex) | 02 (hex) | B9 (hex) | AB (hex) | B0 (hex) | 30 (hex) | | 2nd byte | AD1 | | AD1 | | | | | | 3rd byte | AD2 | | AD2 | | | | | | 4th byte | AD3 | | AD3 | | | | | | Action | to erase the selected block | to erase whole chip | to program the selected page | enters deep<br>power down<br>mode | release from<br>deep power<br>down mode | | | # Security/ID/Mode Setting/Reset Commands | Command (byte) | RDID<br>(read identific-<br>ation) | RES (read electronic ID) | REMS (read<br>electronic<br>manufacturer<br>& device ID) | ENSO * (enter secured OTP) | EXSO * (exit secured OTP) | RDSCUR * (read security register) | WRSCUR * (write security register) | |----------------|--------------------------------------------------------------------------|--------------------------|----------------------------------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------| | 1st byte | 9F (hex) | AB (hex) | 90 (hex) | B1 (hex) | C1 (hex) | 2B (hex) | 2F (hex) | | 2nd byte | | Х | х | | | | | | 3rd byte | | Х | х | | | | | | 4th byte | | Х | ADD (Note 2) | | | | | | 5th byte | | | | | | | | | Action | outputs JEDEC<br>ID: 1-byte<br>Manufact-urer<br>ID & 2-byte<br>Device ID | 1-byte Device | output the<br>Manufacturer<br>ID & Device ID | to enter the<br>4K-bit secured<br>OTP mode | to exit the 4K-<br>bit secured<br>OTP mode | to read value<br>of security<br>register | to set the lock-<br>down bit as<br>"1" (once lock-<br>down, cannot<br>be update) | | COMMAND<br>(byte) | SBLK * (single block lock | SBULK *<br>(single block<br>unlock) | RDBLOCK * (block protect read) | GBLK * (gang<br>block lock) | GBULK * (gang<br>block unlock) | NOP * (No<br>Operation) | RSTEN *<br>(Reset Enable) | |-------------------|--------------------------------|-------------------------------------|--------------------------------|-----------------------------|--------------------------------|-------------------------|---------------------------| | 1st byte | 36 (hex) | 39 (hex) | 3C (hex) | 7E (hex) | 98 (hex) | 00 (hex) | 66 (hex) | | 2nd byte | AD1 | AD1 | AD1 | | | | | | 3rd byte | AD2 | AD2 | AD2 | | | | | | 4th byte | AD3 | AD3 | AD3 | | | | | | Action | block (64K-<br>byte) or sector | ` , | block or sector write protect | whole chip<br>write protect | whole chip<br>unprotect | | | | COMMAND<br>(byte) | RST *<br>(Reset<br>Memory) | EQIO<br>(Enable Quad<br>I/O) | RSTQIO<br>(Reset Quad I/<br>O) | QPIID<br>(QPI ID Read) | SBL *<br>(Set Burst<br>Length) | WPSEL *<br>(Write Protect<br>Selection) | |-------------------|----------------------------|------------------------------|--------------------------------|------------------------|--------------------------------|-----------------------------------------------------------| | 1st byte | 99 (hex) | 35 (hex) | F5 (hex) | AF (hex) | C0 (hex) | 68 (hex) | | 2nd byte | | | | | Value | | | 3rd byte | | | | | | | | 4th byte | | | | | | | | Action | | Entering the QPI mode | Exiting the QPI mode | ID in QPI<br>interface | to set Burst<br>length | to enter<br>and enable<br>individal block<br>protect mode | - Note 1: Command set highlighted with (\*) are supported both in SPI and QPI mode. - Note 2: The count base is 4-bit for ADD(2) and Dummy(2) because of 2 x I/O. And the MSB is on SI/SIO1 which is different from 1 x I/O condition. - Note 3: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first. - Note 4: It is not recommended to adopt any other code not in the command definition table, which will potentially enter the hidden mode. - Note 5: Before executing RST command, RSTEN command must be executed. If there is any other command to interfere, the reset operation will be disabled. #### 9-1. Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, 4PP, SE, BE32K, BE, CE, and WRSR, which are intended to change the device content WEL bit should be set every time after the WREN instruction setting the WEL bit. The sequence of issuing WREN instruction is: CS# goes low→sending WREN instruction code→ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care in SPI mode. (Please refer to "Figure 23. Write Enable (WREN) Sequence (Command 06) (SPI Mode)" and "Figure 24. Write Enable (WREN) Sequence (Command 06) (QPI Mode)") #### 9-2. Write Disable (WRDI) The Write Disable (WRDI) instruction is to reset Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low→sending WRDI instruction code→CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care in SPI mode. (Please refer to "Figure 26. Write Disable (WRDI) Sequence (Command 04) (QPI Mode)" and "Figure 25. Write Disable (WRDI) Sequence (Command 04) (SPI Mode)") The WEL bit is reset by following situations: - Power-up - Completion of Write Disable (WRDI) instruction - Completion of Write Status Register (WRSR) instruction - Completion of Page Program (PP) instruction - Completion of Quad Page Program (4PP) instruction - Completion of Sector Erase (SE) instruction - Completion of Block Erase 32KB (BE32K) instruction - Completion of Block Erase (BE) instruction - Completion of Chip Erase (CE) instruction - Completion of Write Security Register (WRSCUR) instruction - Completion of Single Block Lock (SBLK) instruction - Completion of Gang Block Lock (GBLK) instruction - Completion of Write Protect Selection (WPSEL) instruction - Pgm/Ers Suspend #### 9-3. Read Identification (RDID) The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The Macronix Manufacturer ID and Device ID are listed as "Table 9. ID Definitions" ID Definitions. The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$ sending RDID instruction code $\rightarrow$ 24-bits ID data out on SO $\rightarrow$ to end RDID operation can drive CS# to high at any time during data out. While Program/Erase operation is in progress, it will not decode the RDID instruction, therefore there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage. ## 9-4. Read Status Register (RDSR) The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in program/erase/write status register condition). It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress. The sequence of issuing RDSR instruction is: CS# goes low $\rightarrow$ sending RDSR instruction code $\rightarrow$ Status Register data out on SO. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. (Please refer to "Figure 28. Read Status Register (RDSR) Sequence (Command 05) (SPI Mode)" and "Figure 29. Read Status Register (RDSR) Sequence (Command 05) (QPI Mode)") For user to check if Program/Erase operation is finished or not, RDSR instruction flow are shown as follows: Figure 5. Program/ Erase flow with read array data Figure 6. Program/ Erase flow without read array data (read P\_FAIL/E\_FAIL flag) Figure 7. WRSR flow The definitions of the status register bits are as below: **WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status register cycle. **WEL bit.** The Write Enable Latch (WEL) bit is a volatile bit that is set to "1" by the WREN instruction. WEL needs to be set to "1" before the device can accept program and erase instructions, otherwise the program and erase instructions are ignored. WEL automatically clears to "0" when a program or erase operation completes. To ensure that both WIP and WEL are "0" and the device is ready for the next program or erase operation, it is recommended that WIP be confirmed to be "0" before checking that WEL is also "0". If a program or erase instruction is applied to a protected memory area, the instruction will be ignored and WEL will clear to "0". **BP3**, **BP2**, **BP1**, **BP0** bits. The Block Protect (BP3, BP2, BP1, BP0) bits, non-volatile bits, indicate the protected area (as defined in "Table 2. Protected Area Sizes") of the device to against the program/erase instruction without hardware protection mode being set. To write the Block Protect (BP3, BP2, BP1, BP0) bits requires the Write Status Register (WRSR) instruction to be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE), Block Erase 32KB (BE32K), Block Erase (BE) and Chip Erase (CE) instructions (only if Block Protect bits (BP3:BP0) set to 0, the CE instruction can be executed). The BP3, BP2, BP1, BP0 bits are "0" as default. Which is unprotected. **QE bit.** The Quad Enable (QE) bit, non-volatile bit, performs SPI Quad modes when it is reset to "0" (factory default) to enable WP# or is set to "1" to enable Quad SIO2 and SIO3. QE bit is only valid for SPI mode. When operate in SPI mode, and quad IO read is desired (for command EBh/E7h, or quad IO program, 38h). WRSR command has to be set the through Status Register bit 6, the QE bit. Then the SPI Quad I/O commands (EBh/E7h/38h) will be accepted by flash. If QE bit is not set, SPI Quad I/O commands (EBh/E7h/38h) will be invalid commands, the device will not respond to them. Once QE bit is set, all SPI commands are valid. 1I/O commands and 2 I/O commands can be issued no matter QE bit is "0" or "1". When in QPI mode, QE bit will not affect the operation of QPI mode at all. Therefore either "0" or "1" value of QE bit does not affect the QPI mode operation. **SRWD bit.** The Status Register Write Disable (SRWD) bit, non-volatile bit, is operated together with Write Protection (WP#/SIO2) pin for providing hardware protection mode. The hardware protection mode requires SRWD sets to 1 and WP#/SIO2 pin signal is low stage. In the hardware protection mode, the Write Status Register (WRSR) instruction is no longer accepted for execution and the SRWD bit and Block Protect bits (BP3, BP2, BP1, BP0) are read only. The SRWD bit defaults to be "0". Table 6. Status Register | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |------------------------------------------------------------------|------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------------|-----------------------------------------------------| | SRWD (status register write protect) | QE<br>(Quad<br>Enable) | BP3<br>(level of<br>protected<br>block) | BP2<br>(level of<br>protected<br>block) | BP1<br>(level of<br>protected<br>block) | BP0<br>(level of<br>protected<br>block) | WEL<br>(write enable<br>latch) | WIP<br>(write in<br>progress bit) | | 1=status register write disabled 0=status register write enabled | 1=Quad<br>Enable<br>0=not Quad<br>Enable | (note 1) | (note 1) | (note 1) | (note 1) | 1=write<br>enabled<br>0=not write<br>enabled | 1=write<br>operation<br>0=not in write<br>operation | | Non-volatile bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | volatile bit | volatile bit | Note 1: Please refer to the "Table 2. Protected Area Sizes". #### 9-5. Write Status Register (WRSR) The WRSR instruction is for changing the values of Status Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP3, BP2, BP1, BP0) bits to define the protected area of memory (as shown in "Table 2. Protected Area Sizes"). The WRSR also can set or reset the Quad enable (QE) bit and set or reset the Status Register Write Disable (SRWD) bit in accordance with Write Protection (WP#/SIO2) pin signal, but has no effect on bit1(WEL) and bit0 (WIP) of the status register. The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered. The sequence of issuing WRSR instruction is: CS# goes low→ sending WRSR instruction code→ Status Register data on SI→CS# goes high. (Please refer to "Figure 30. Write Status Register (WRSR) Sequence (Command 01) (SPI Mode)" and "Figure 31. Write Status Register (WRSR) Sequence (Command 01) (QPI Mode)") The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Write Status Register cycle is in progress. The WIP sets 1 during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL) bit is reset. **Table 7. Protection Modes** | Mode | Status register condition | WP# and SRWD bit status | Memory | |--------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------| | Software protection mode (SPM) | Status register can be written in (WEL bit is set to "1") and the SRWD, BP0-BP3 bits can be changed | WP#=1 and SRWD bit=0, or<br>WP#=0 and SRWD bit=0, or<br>WP#=1 and SRWD=1 | The protected area cannot be program or erase. | | Hardware protection mode (HPM) | The SRWD, BP0-BP3 of status register bits cannot be changed | WP#=0, SRWD bit=1 | The protected area cannot be program or erase. | #### Note: 1. As defined by the values in the Block Protect (BP3, BP2, BP1, BP0) bits of the Status Register, as shown in "Table 2. Protected Area Sizes". As the above table showing, the summary of the Software Protected Mode (SPM) and Hardware Protected Mode (HPM). #### Software Protected Mode (SPM): - When SRWD bit=0, no matter WP#/SIO2 is low or high, the WREN instruction may set the WEL bit and can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM). - When SRWD bit=1 and WP#/SIO2 is high, the WREN instruction may set the WEL bit can change the values of SRWD, BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0, is at software protected mode (SPM) #### Note: If SRWD bit=1 but WP#/SIO2 is low, it is impossible to write the Status Register even if the WEL bit has previously been set. It is rejected to write the Status Register and not be executed. Hardware Protected Mode (HPM): - When SRWD bit=1, and then WP#/SIO2 is low (or WP#/SIO2 is low before SRWD bit=1), it enters the hardware protected mode (HPM). The data of the protected area is protected by software protected mode by BP3, BP2, BP1, BP0 and hardware protected mode by the WP#/SIO2 to against data modification. #### Note: To exit the hardware protected mode requires WP#/SIO2 driving high once the hardware protected mode is entered. If the WP#/SIO2 pin is permanently connected to high, the hardware protected mode can never be entered; only can use software protected mode via BP3, BP2, BP1, BP0. If the system enter QPI or set QE=1, the feature of HPM will be disabled. #### 9-6. Read Data Bytes (READ) The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached. The sequence of issuing READ instruction is: CS# goes low $\rightarrow$ sending READ instruction code $\rightarrow$ 3-byte address on SI $\rightarrow$ data out on SO $\rightarrow$ to end READ operation can use CS# to high at any time during data out. (Please refer to "Figure 32. Read Data Bytes (READ) Sequence (Command 03) (SPI Mode only) (33MHz)") #### 9-7. Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. **Read on SPI Mode** The sequence of issuing FAST\_READ instruction is: CS# goes low→ sending FAST\_READ instruction code→ 3-byte address on SI→1-dummy byte (default) address on SI→ data out on SO→ to end FAST\_READ operation can use CS# to high at any time during data out. (Please refer to "Figure 33. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) (SPI Mode) (104MHz)") **Read on QPI Mode** The sequence of issuing FAST\_READ instruction in QPI mode is: CS# goes low→ sending FAST\_READ instruction, 2 cycles→ 24-bit address interleave on SIO3, SIO2, SIO1 & SIO0→4 dummy cycles→data out interleave on SIO3, SIO2, SIO1 & SIO0→ to end QPI FAST\_READ operation can use CS# to high at any time during data out. (Please refer to "Figure 34. Read at Higher Speed (FAST\_READ) Sequence (Command 0B) (QPI Mode) (84MHz)") In the performance-enhancing mode, P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h,5Ah,F0h or 0Fh can make this mode continue and reduce the next 4READ instruction. Once P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh,00h,AAh or 55h and afterwards CS# is raised and then lowered, the system then will escape from performance enhance mode and return to normal operation. While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.