# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## INTEGRATED CIRCUITS



Product specification

1989 Mar 03

IC15 Data Handbook



HILIP

Philips Semiconductors

## 74F283

#### FEATURES

- High speed 4-bit addition
- Cascadable in 4-bit increments
- Fast Internal carry look-ahead

#### DESCRIPTION

The 74F283 adds two 4-bit binary words (An plus Bn) plus the incoming carry. The binary sum appears on the sum outputs  $(\Sigma0-\Sigma3)$  and the outgoing carry  $(C_{OUT})$  according to the equation:  $C_{IN}+2^0(A0+B0)+2^1(A1+B1)+2^2(A2+B2)+2^3(A3+B3)$ = $\Sigma0+2\Sigma1+4\Sigma2+8\Sigma3+16C_{OUT}$  where (+)=plus

Due to the symmetry of the binary add function, the 74F283 can be used with either all active-High operands (positive logic) or with all active-Low operands (negative logic). See Function Table. In case of all active-Low operands (negative logic) the results  $\Sigma 1-\Sigma 4$  and  $C_{OUT}$  should be interpreted also as active-Low. With active-High inputs,  $C_{IN}$  cannot be left open; it must be held Low when no "carry in" is intended. Interchanging inputs of equal weight does not affect the operation, thus A0, B0,  $C_{IN}$  can arbitrarily be assigned to pins 5, 6, 7, etc.

Due to pin limitations, the intermediate carries of the 74F283 are not brought out for use as inputs or outputs. However, other means can be used to effectively insert a carry into, or bring a carry out from, an intermediate stage.

## PIN CONFIGURATION



| TYPE   | TYPICAL<br>PROPAGATION<br>DELAY | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |
|--------|---------------------------------|--------------------------------------|
| 74F283 | 6.5ns                           | 40mA                                 |

#### **ORDERING INFORMATION**

| DESCRIPTION        | $\begin{array}{l} \text{COMMERCIAL RANGE} \\ \text{V}_{\text{CC}} = 5\text{V} \pm 10\%, \\ \text{T}_{amb} = 0^{\circ}\text{C to} + 70^{\circ}\text{C} \end{array}$ | PKG DWG # |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 16-pin plastic DIP | N74F283N                                                                                                                                                           | SOT38-4   |
| 16-pin plastic SO  | N74F283D                                                                                                                                                           | SOT109-1  |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS             | DESCRIPTION      | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|------------------|------------------|-----------------------|------------------------|
| A0 - A3          | A operand inputs | 1.0/2.0               | 20µA/1.2mA             |
| B0 - B3          | B operand inputs | 1.0/2.0               | 20µA/1.2mA             |
| C <sub>IN</sub>  | Carry input      | 1.0/1.0               | 20µA/0.6mA             |
| C <sub>OUT</sub> | Carry output     | 50/33                 | 1.0mA/20mA             |
| Σ0–Σ3            | Sum outputs      | 50/33                 | 1.0mA/20mA             |

#### NOTE:

One (1.0) FAST Unit Load is defined as: 20µA in the High state and 0.6mA in the Low state.

#### LOGIC SYMBOL



#### LOGIC SYMBOL (IEEE/IEC)



#### LOGIC DIAGRAM



#### **FUNCTION TABLE**

| PINS         | C <sub>IN</sub> | A0 | A1 | A2 | A3 | B0 | B1 | B2 | B3 | Σ0 | Σ1 | Σ2 | Σ <b>3</b> | C <sub>OUT</sub> | Example:<br>1001          |
|--------------|-----------------|----|----|----|----|----|----|----|----|----|----|----|------------|------------------|---------------------------|
| Logic levels | L               | L  | Н  | L  | Н  | Н  | L  | L  | Н  | Н  | Н  | L  | L          | Н                | 1010                      |
| Active High  | 0               | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | 0          | 1                | <u>10011</u><br>(10+9=19) |
| Active Low   | 1               | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 1          | 0                | (carry+5+6=12)            |

H = High voltage level L = Low voltage level Product specification

Figure A shows how to make a 3-bit adder. Tying the operand inputs of the fourth adder (A3, B3) Low makes  $\Sigma$ 3 dependent only on, and equal to, the carry from the third adder. Using somewhat the same principle, Figure B shows a way of dividing the 74F283 into a 2-bit and a 1-bit adder. The third stage adder (A2, B2,  $\Sigma$ 2) is used as means of getting a carry (C10) signal into the fourth stage adder (via A2 and B2) and bringing out the carry from the same, whether High or Low,

they do not influence  $\Sigma 2$ . Similarly, when A2 and B2 are the same, the carry into the third stage does not influence the carry out of the third stage. Figure C shows a method of implementing a 5-input encoder where the inputs are equally weighted. The outputs  $\Sigma 0$ ,  $\Sigma 1$ and  $\Sigma 2$  present a binary number of inputs I0–I4 that are true. Figure D shows one method of implementing a 5-input majority gate. When three or more of the inputs I0–I4 are true, the output M4 is true.

#### **APPLICATIONS**



74F283

74F283

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING           | UNIT |
|------------------|------------------------------------------------|------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0     | V    |
| V <sub>IN</sub>  | Input voltage                                  | –0.5 to +7.0     | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5        | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | –0.5 to $V_{CC}$ | V    |
| I <sub>OUT</sub> | Current applied to output in Low output state  | 40               | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70         | °C   |
| T <sub>stg</sub> | Storage temperature                            | -65 to +150      | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |      |  |
|------------------|--------------------------------------|-----|------|-----|------|--|
| STMBOL           | PARAMEIER                            | Min | Nom  | Max | UNIT |  |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V    |  |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |     | V    |  |
| V <sub>IL</sub>  | Low-level input voltage              |     |      | 0.8 | V    |  |
| I <sub>IK</sub>  | Input clamp current                  |     |      | -18 | mA   |  |
| I <sub>OH</sub>  | High-level output current            |     |      | -1  | mA   |  |
| I <sub>OL</sub>  | Low-level output current             |     |      | 20  | mA   |  |
| T <sub>amb</sub> | Operating free-air temperature range | 0   |      | 70  | °C   |  |

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL          | PARAME                              | TER                                            | TEST CONDITIONS                      | TEST CONDITIONS <sup>NO TAG</sup>            |     |      | МАХ  | UNIT |
|-----------------|-------------------------------------|------------------------------------------------|--------------------------------------|----------------------------------------------|-----|------|------|------|
| M               |                                     |                                                | $V_{CC} = MIN, V_{IL} = MAX$         | $V_{CC} = MIN, V_{IL} = MAX \pm 10\% V_{CC}$ |     |      |      | V    |
| V <sub>OH</sub> | High-level output voltage           | High-level output voltage                      |                                      | ±5%V <sub>CC</sub>                           | 2.7 | 3.4  |      | V    |
| M               |                                     |                                                | $V_{CC} = MIN, V_{IL} = MAX$         | ±10%V <sub>CC</sub>                          |     | 0.30 | 0.50 | v    |
| V <sub>OL</sub> | Low-level output voltage            |                                                | $V_{IH} = MIN, I_{OL} = MAX$         | ±5%V <sub>CC</sub>                           |     | 0.30 | 0.50 | v    |
| V <sub>IK</sub> | Input clamp voltage                 |                                                | $V_{CC} = MIN, I_I = I_{IK}$         | $V_{CC}=MIN,I_I=I_{IK}$                      |     |      | -1.2 | V    |
| I               | Input current at maximur            | n input voltage                                | $V_{CC} = MAX, V_I = 7.0V$           | $V_{CC} = MAX, V_I = 7.0V$                   |     |      | 100  | μA   |
| I <sub>IH</sub> | High-level input current            |                                                | $V_{CC} = MAX, V_I = 2.7V$           | $V_{CC} = MAX, V_I = 2.7V$                   |     |      | 20   | μA   |
|                 |                                     | C <sub>IN</sub> only                           |                                      |                                              |     |      | -0.6 | mA   |
| IIL             | Low-level input current An, Bn      |                                                | $V_{\rm CC} = MAX, V_{\rm I} = 0.5V$ |                                              |     |      | -1.2 | mA   |
| I <sub>OS</sub> | Short-circuit output curre          | Short-circuit output current <sup>NO TAG</sup> |                                      | V <sub>CC</sub> = MAX                        |     |      | -150 | mA   |
| I <sub>CC</sub> | Supply current (total) <sup>4</sup> |                                                | V <sub>CC</sub> = MAX                | V <sub>CC</sub> = MAX                        |     |      | 55   | mA   |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

2. All typical values are at  $V_{CC} = 5V$ ,  $T_{amb} = 25^{\circ}C$ .

4. I<sub>CC</sub> should be measured with all outputs open and the following conditions:

Condition1: all inputs grounded

Condition 2: all B inputs Low, other inputs at 4.5V Condition 3: all inputs at 4.5V

<sup>3.</sup> Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                          |               |            |                                                                                                       | LIM        | ITS                                                                                      |              |          |
|--------------------------------------|----------------------------------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------|--------------|----------|
| SYMBOL                               | PARAMETER TEST<br>CONDITIONS                             |               |            | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.V<br>C <sub>L</sub> = 50pF,<br>R <sub>L</sub> = 500Ω | 2          | T <sub>amb</sub> = 0°C<br>V <sub>CC</sub> = +5<br>C <sub>L</sub> = 5<br>R <sub>L</sub> = | UNIT         |          |
|                                      |                                                          |               | MIN        | ТҮР                                                                                                   | MAX        | MIN                                                                                      | МАХ          | 1        |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay $C_{IN}$ to $\Sigma_{i}$               | Waveform 1, 2 | 3.5<br>4.0 | 7.0<br>7.0                                                                                            | 9.5<br>9.5 | 3.0<br>3.5                                                                               | 10.5<br>10.5 | ns<br>ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Ai or Bi to Σi                      | Waveform 1, 2 | 3.5<br>3.5 | 7.0<br>7.0                                                                                            | 9.5<br>9.5 | 2.5<br>3.5                                                                               | 10.5<br>10.5 | ns<br>ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>C <sub>IN</sub> to C <sub>OUT</sub> | Waveform 2    | 3.5<br>3.0 | 5.7<br>5.4                                                                                            | 7.5<br>7.0 | 3.5<br>2.5                                                                               | 8.5<br>8.0   | ns<br>ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Ai or Bi to C <sub>OUT</sub>        | Waveform 1, 2 | 3.5<br>2.5 | 5.7<br>5.3                                                                                            | 7.5<br>7.0 | 3.0<br>2.5                                                                               | 8.5<br>8.0   | ns<br>ns |

#### AC WAVEFORMS

For all waveforms, V<sub>M</sub>=1.5V.



Waveform 1. **Propagation Delay** Operands and Carry Inputs to Outputs

#### **TEST CIRCUIT AND WAVEFORM**



#### **DEFINITIONS:**

R<sub>L</sub> = Load resistor;

- see AC ELECTRICAL CHARACTERISTICS for value.  $C_L =$ Load capacitance includes jig and probe capacitance; see AC ELECTRICAL CHARACTERISTICS for value. Termination resistance should be equal to  $Z_{OUT}$  of
- R<sub>T</sub> = pulse generators.



Waveform 2. **Propagation Delay Operands and Carry Inputs to Outputs** 



#### Input Pulse Definition

|   | family | INPUT PULSE REQUIREMENTS |                |           |       |                  |                  |  |  |
|---|--------|--------------------------|----------------|-----------|-------|------------------|------------------|--|--|
|   | lanniy | amplitude                | V <sub>M</sub> | rep. rate | tw    | t <sub>TLH</sub> | t <sub>THL</sub> |  |  |
| ſ | 74F    | 3.0V                     | 1.5V           | 1MHz      | 500ns | 2.5ns            | 2.5ns            |  |  |

SF00006

74F283





| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | с              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 1.25<br>0.85   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 0.76                     |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.030                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |     | REFER | RENCES | EUROPEAN   | ISSUE DATE                       |
|---------|-----|-------|--------|------------|----------------------------------|
| VERSION | IEC | JEDEC | EIAJ   | PROJECTION | ISSUE DATE                       |
| SOT38-4 |     |       |        |            | <del>-92-11-17</del><br>95-01-14 |

7

74F283

SOT38-4

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 А D Х = v 🕅 A 16 Q A<sub>2</sub> $(A_3)$ А pin 1 index p H H Н 8 е + + M detail X bp 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) Α D<sup>(1)</sup> E<sup>(1)</sup> Z<sup>(1)</sup> A<sub>2</sub> ${\rm H}_{\rm E}$ UNIT $A_1$ $A_3$ bp С L Q w θ е Lp v У max. 10.0 4.0 0.7 0.25 1.45 0.49 0.25 6.2 1.0 0.7 1.27 1.05 0.25 0.25 mm 1.75 0.25 0.1 8° 0.10 1.25 0.36 0.19 9.8 3.8 5.8 0.4 0.6 0.3 00 0.028 0.010 0.057 0.019 0.0100 0.39 0.16 0.244 0.039 0.028 inches 0.050 0.041 0.01 0.069 0.01 0.01 0.004 0.004 0.049 0.014 0.0075 0.38 0.15 0.228 0.016 0.020 0.012 Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** PROJECTION VERSION IEC JEDEC EIAJ 95-01-23

SOT109-1

076E07S

MS-012AC

74F283

 $\odot$ 

97-05-22

E

74F283

NOTES

### 74F283

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                  |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1999 All rights reserved. Printed in U.S.A.

print code

Date of release: 04-99

Document order number:

9397-750-05591

Let's make things better.



