

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# NuMicro™ Family Nano100 Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com

### Table of Contents

|   |     |        | PES                                                    |     |
|---|-----|--------|--------------------------------------------------------|-----|
|   |     |        | DECORPTION                                             |     |
| 1 |     |        | DESCRIPTION                                            |     |
| 2 |     |        | S                                                      |     |
|   | 2.1 |        | no100 Features – Base Line                             |     |
|   | 2.2 |        | no110 Features – LCD Line                              |     |
|   | 2.3 |        | no120 Features – USB Connectivity Line                 |     |
|   | 2.4 | Nan    | no130 Features – Advanced Line                         | 28  |
| 3 | PAF | RTS IN | FORMATION LIST AND PIN CONFIGURATION                   | 34  |
|   | 3.1 |        | //icro™ Nano100 Series Selection Code                  |     |
|   | 3.2 | NuN    | /licro™ Nano100 Products Selection Guide               |     |
|   |     | 3.2.1  | NuMicro™ Nano100 Base Line Selection Guide             | 35  |
|   |     | 3.2.2  | NuMicro™ Nano110 LCD Line Selection Guide              | 35  |
|   |     | 3.2.3  | NuMicro™ Nano120 USB Connectivity Line Selection Guide |     |
|   |     | 3.2.4  | NuMicro™ Nano130 Advanced Line Selection Guide         |     |
|   | 3.3 | Pin    | Configuration                                          | 37  |
|   |     | 3.3.1  | NuMicro™ Nano100 Pin Diagrams                          | 37  |
|   |     | 3.3.2  | NuMicro™ Nano110 Pin Diagrams                          | 40  |
|   |     | 3.3.3  | NuMicro™ Nano120 Pin Diagrams                          | 42  |
|   |     | 3.3.4  | NuMicro™ Nano130 Pin Diagrams                          |     |
|   | 3.4 | Pin    | Description                                            | 47  |
|   |     | 3.4.1  | NuMicro™ Nano100 Pin Description                       | 47  |
|   |     | 3.4.2  | NuMicro™ Nano110 Pin Description                       | 58  |
|   |     | 3.4.3  | NuMicro™ Nano120 Pin Description                       |     |
|   |     | 3.4.4  | NuMicro™ Nano130 Pin Description                       |     |
| 4 |     |        | AGRAM                                                  |     |
|   | 4.1 |        | no100 Block Diagram                                    |     |
|   | 4.2 | Nan    | no110 Block Diagram                                    | 99  |
|   | 4.3 | Nan    | no120 Block Diagram                                    | 100 |
|   | 4.4 | Nan    | no130 Block Diagram                                    | 101 |
| 5 | FUI | NCTION | NAL DESCRIPTION                                        | 102 |
|   | 5.1 | Mer    | mory Organization                                      | 102 |
|   |     | 5.1.1  | Overview                                               | 102 |
|   |     | 5.1.2  | Memory Map                                             | 102 |
|   | 5.2 | Nes    | sted Vectored Interrupt Controller (NVIC)              | 103 |
|   |     | 5.2.1  | Overview                                               | 103 |
|   |     | 5.2.2  | Features                                               | 100 |
|   | 5.3 | Sys    | tem Manager                                            | 104 |
|   |     | 5.3.1  | Overview                                               | 104 |
|   |     | 5.3.2  | Features                                               | 104 |
|   |     |        | 7//01                                                  |     |

| 5.4  | Clock            | Controller                    | 105  |
|------|------------------|-------------------------------|------|
|      | 5.4.1            | Overview                      | .105 |
|      | 5.4.2            | Features                      |      |
| 5.5  | Analo            | og to Digital Converter (ADC) | 106  |
|      | 5.5.1            | Overview                      |      |
|      | 5.5.2            | Features                      | .106 |
| 5.6  | Digita           | al to Analog Converter (DAC)  |      |
|      | 5.6.1            | Overview                      | .107 |
|      | 5.6.2            | Features                      |      |
| 5.7  | DMA              | Controller                    |      |
|      | 5.7.1            | Overview                      |      |
|      | 5.7.2            | Features                      |      |
| 5.8  | Exter            | nal Bus Interface             | 110  |
|      | 5.8.1            | Overview                      | .110 |
|      | 5.8.2            | Features                      | 110  |
| 5.9  | FLAS             | SH Memory Controller (FMC)    | 111  |
|      | 5.9.1            | Overview                      | 111  |
|      | 5.9.2            | Features                      | .111 |
| 5.10 | Gene             | ral Purpose I/O Controller    | 112  |
|      | 5.10.1           | Overview                      | .112 |
|      | 5.10.2           | Features                      | .112 |
| 5.11 | I <sup>2</sup> C |                               | 113  |
|      | 5.11.1           | Overview                      | .113 |
|      | 5.11.2           | Features                      |      |
| 5.12 | l <sup>2</sup> S |                               | 115  |
|      | 5.12.1           | Overview                      | .115 |
|      | 5.12.2           | Features                      | .115 |
| 5.13 | LCD              | Display Driver                | 116  |
|      | 5.13.1           | Overview                      | .116 |
|      | 5.13.2           | Features                      |      |
| 5.14 | Pulse            | Width Modulation (PWM)        | 117  |
|      | 5.14.1           | Overview                      | .117 |
|      | 5.14.2           | Features                      | .118 |
| 5.15 | RTC              |                               | 119  |
|      | 5.15.1           | Overview                      | .119 |
|      | 5.15.2           | Features                      | .119 |
| 5.16 | Smar             | t Card Host Interface (SC)    | 119  |
|      | 5.16.1           | Overview                      | .119 |
|      | 5.16.2           | Features                      | .119 |
| 5.17 | SPI              |                               | 121  |
|      | 5.17.1           | Overview                      | .121 |
|      | 5.17.2           | Features                      | .121 |
| 5.18 | Time             | r Controller                  | 122  |
|      |                  |                               |      |

|   |      | 5.18.1  | Overview                                                  | 122 |
|---|------|---------|-----------------------------------------------------------|-----|
|   |      | 5.18.2  | Features                                                  |     |
|   | 5.19 | UAR1    | Γ Controller                                              |     |
|   |      | 5.19.1  | Overview                                                  |     |
|   |      | 5.19.2  | Features                                                  | 125 |
|   | 5.20 | USB.    |                                                           | 126 |
|   |      | 5.20.1  | Overview                                                  |     |
|   |      | 5.20.2  | Features                                                  |     |
|   | 5.21 | Watcl   | hdog Timer Controller                                     |     |
|   |      | 5.21.1  | Overview                                                  |     |
|   |      | 5.21.2  | Features                                                  |     |
|   | 5.22 | ! Windo | ow Watchdog Timer Controller                              |     |
|   |      | 5.22.1  | Overview                                                  |     |
|   |      | 5.22.2  | Features                                                  |     |
| 6 |      |         | ΓΕΧ™-M0 CORE                                              |     |
|   | 6.1  |         | /iew                                                      |     |
|   | 6.2  | Featu   | ires                                                      | 129 |
| 7 | APF  | LICATIO | ON CIRCUIT                                                | 131 |
|   | 7.1  | LCD (   | Charge Pump                                               | 131 |
|   |      | 7.1.1   | C-type 1/3 Bias                                           | 131 |
|   |      | 7.1.2   | C-type 1/2 Bias                                           | 131 |
|   |      | 7.1.3   | Internal R-type                                           | 131 |
|   |      |         | External R-type                                           |     |
|   | 7.2  | ADC     | Application Circuit                                       | 133 |
|   |      | 7.2.1   | Voltage Reference Source                                  | 133 |
|   | 7.3  | DAC     | Application Circuit                                       | 135 |
|   |      | 7.3.1   | Voltage Reference Source                                  | 135 |
|   | 7.4  | Whole   | e Chip Application Circuit                                | 137 |
| 8 | POV  | VER CO  | MSUMPTION                                                 | 138 |
| 9 | ELE  | CTRICA  | L CHARACTERISTIC                                          | 139 |
|   | 9.1  | Absol   | ute Maximum Ratings                                       | 139 |
|   | 9.2  | Nano    | 100/Nano110/Nano120/Nano130 DC Electrical Characteristics | 140 |
|   | 9.3  | AC E    | lectrical Characteristics                                 | 146 |
|   |      | 9.3.1   | External Input Clock                                      | 146 |
|   |      |         | External 4~24 MHz XTAL Oscillator                         |     |
|   |      | 9.3.3   | External 32.768 kHz Crystal                               | 147 |
|   |      | 9.3.4   | Internal 12 MHz Oscillator                                | 147 |
|   |      |         | Internal 10 kHz Oscillator                                |     |
|   | 9.4  | Analo   | g Characteristics                                         | 148 |
|   |      | 9.4.1   | 12-bit ADC                                                | 148 |
|   |      |         | Brown-out Detector                                        |     |
|   |      |         | Power-on Reset                                            |     |
|   |      | 9.4.4   | Temperature Sensor                                        | 149 |

## NuMicro™ Nano100 (B) Datasheet

|    |       | 4.5 12-bit DAC                          |     |
|----|-------|-----------------------------------------|-----|
|    |       | 4.6 LCD                                 |     |
|    | 9.    | 4.7 Internal Voltage Reference          | 150 |
|    | 9.    | 4.8 USB PHY Specifications              | 151 |
| 10 | PACKA | AGE DIMENSIONS                          | 153 |
|    | 10.1  | LQFP128 (14x14x1.4 mm footprint 2.0 mm) | 153 |
|    | 10.2  | LQFP64 (10x10x1.4 mm footprint 2.0 mm)  | 154 |
|    | 10.3  | LQFP64 (7x7x1.4 mm footprint 2.0 mm)    | 155 |
|    | 10.4  | LQFP48 (7x7x1.4 mm footprint 2.0 mm)    | 157 |
|    | 10.5  | QFN48 (7x7x0.85 mm)                     | 158 |
| 11 | REVIS | ION HISTORY                             | 159 |

| LIST OF FIGURES                                               |     |
|---------------------------------------------------------------|-----|
| Figure 3-1 NuMicro <sup>™</sup> Nano100 Series Selection Code | 34  |
| Figure 3-2 NuMicro <sup>TM</sup> Nano100 LQFP 128-pin Diagram | 37  |
| Figure 3-3 NuMicro <sup>™</sup> Nano100 LQFP 64-pin Diagram   | 38  |
| Figure 3-4 NuMicro <sup>™</sup> Nano100 LQFP 48-pin Diagram   |     |
| Figure 3-5 NuMicro <sup>™</sup> Nano110 LQFP 128-pin Diagram  | 40  |
| Figure 3-6 NuMicro <sup>™</sup> Nano110 LQFP 64-pin Diagram   | 41  |
| Figure 3-7 NuMicro <sup>™</sup> Nano120 LQFP 128-pin Diagram  |     |
| Figure 3-8 NuMicro <sup>TM</sup> Nano120 LQFP 64-pin Diagram  | 43  |
| Figure 3-9 NuMicro <sup>™</sup> Nano120 LQFP 48-pin Diagram   | 44  |
| Figure 3-10 NuMicro <sup>™</sup> Nano130 LQFP 128-pin Diagram | 45  |
| Figure 3-11 NuMicro <sup>™</sup> Nano130 LQFP 64-pin Diagram  | 46  |
| Figure 4-1 NuMicro <sup>™</sup> Nano100 Block Diagram         | 98  |
| Figure 4-2 NuMicro <sup>™</sup> Nano110 Block Diagram         | 99  |
| Figure 4-3 NuMicro <sup>™</sup> Nano120 Block Diagram         | 100 |
| Figure 4-4 NuMicro <sup>TM</sup> Nano130 Block Diagram        | 101 |
| Figure 9-1 Typical Crystal Application Circuit                | 146 |

## NuMicro™ Nano100 (B) Datasheet

## nuvoTon

### LIST OF TABLES

| Table 1-1 Connectivity Support Table                    | 9   |
|---------------------------------------------------------|-----|
| Table 3-1 Nano100 Base Line Selection Table             | 35  |
| Table 3-2 Nano110 LCD Line Selection Table              | 35  |
| Table 3-3 Nano120 USB Connectivity Line Selection Table | 35  |
| Table 3-4 Nano130 Advanced Line Selection Table         | 36  |
| Table 5-13 UART Baud Rate Setting                       | 124 |

#### 1 GENERAL DESCRIPTION

The Nano100 series ultra-low power 32-bit microcontroller is embedded with ARM<sup>®</sup> Cortex™-M0 core operated at a wide voltage range from 1.8V to 3.6V and runs up to 42 MHz frequency with 32K/64K/128K bytes embedded Flash and 8K/16K-byte embedded SRAM. Integrating LCD 4x40 or 6x38 (COM/Segment), USB 2.0 full-speed function, RTC, 12-bit SAR ADC, 12-bit DAC and provides high performance connectivity peripheral interfaces such as UART, SPI, I²C, I²S, GPIOs, EBI (External Bus Interface) for external memory-mapped device access and ISO-7816-3 for Smart card, the Nano100 series supports Brown-out Detector, Power-down mode with RAM retention and fast wake-up via many peripheral interfaces.

The Nano100 series provides low power voltage, low power consumption, low standby current, high integration peripherals, high-efficiency operation, fast wake-up function and the lowest cost 32-bit microcontrollers. The Nano100 series is suitable for a wide range of battery device applications such as:

- Portable Data Collector
- Portable Medical Monitor
- Portable RFID Reader
- Portable Barcode Scanner
- Security Alarm System
- System Supervisors
- Power Metering
- USB Accessories
- Smart Card Reader
- Wireless Game Control Device
- IPTV Remote Smart Keyboard
- Wireless Sensors Node Device (WSN)
- Wireless RF4CE Remote Control
- Wireless Audio
- Wireless Automatic Meter Reader (AMR)
- Electronic Toll Collection (ETC)

The Nano100 Base line, an ultra-low power 32-bit microcontroller with the embedded ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core, operates at wide voltage range from 1.8V to 3.6V and runs up to 42 MHz frequency with 32K/64K/128K bytes embedded flash and 8K/16K bytes embedded SRAM. It integrates RTC, 12- channels 12-bit SAR ADC, 2-channels 12-bit DAC and provides high performance connectivity peripheral interfaces such as 2xUART, 3xSPI, 2xI<sup>2</sup>C, I<sup>2</sup>S, GPIOs, EBI (External Bus Interface) for external memory-mapped device access and 3xISO-7816-3 for Smart card. The Nano100 Base line supports Brown-out Detector, Power-down mode with RAM retention and fast wake-up via many peripheral interfaces.

The Nano110 LCD line, an ultra-low power 32-bit microcontroller with the embedded ARM<sup>®</sup> Cortex<sup>TM</sup>-M0 core, operates at wide voltage range from 1.8V to 3.6V and runs up to 42 MHz frequency with 32K/64K/128K bytes embedded flash and 8K/16K bytes embedded SRAM. It integrates LCD 4x40 or 6x38 (COM/Segment). RTC, 12-channels 12-bit SAR ADC, 2-channels 12-bit DAC and provides high performance connectivity peripheral interfaces such as 2xUART, 2xSPI, 2xI<sup>2</sup>C, I<sup>2</sup>S, GPIOs, EBI (External Bus Interface) for external memory-mapped device access and 3xISO-7816-3 for Smart card. The Nano110 LCD line supports Brown-out Detector,



Power-down mode with RAM retention and fast wake-up via many peripheral interfaces.

The Nano120 USB Connectivity line, an ultra-low power 32-bit microcontroller with the embedded ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core, operates at wide voltage range from 1.8V to 3.6V and runs up to 42 MHz frequency with 32K/64K/128K bytes embedded flash and 8K/16K bytes embedded SRAM. It integrates USB 2.0 full-speed device function, RTC, 12-channels12-bit SAR ADC, 2-channels 12-bit DAC and provides high performance connectivity peripheral interfaces such as 2xUART, 3xSPI, 2xI2C, I2S, GPIOs, EBI (External Bus Interface) for external memory-mapped device access and 3xISO-7816-3 for Smart card. The Nano120 USB Connectivity line supports Brownout Detector, Power-down mode with RAM retention and fast wake-up via many peripheral interfaces.

The Nano130 Advanced line, an ultra-low power 32-bit microcontroller with the embedded ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core, operates at wide voltage range from 1.8V to 3.6V and runs up to 42 MHz frequency with 32K/64K/128K bytes embedded flash and 8K/16K bytes embedded SRAM. It integrated LCD 4x40 or 6x38 (COM/Segment), USB 2.0 full-speed device function, RTC, 8-channels 12-bit SAR ADC, 2-channels 12-bit DAC and provides high performance connectivity peripheral interfaces such as 2xUART, 2xSPI, 2xI<sup>2</sup>C, I<sup>2</sup>S, GPIOs, EBI (External Bus Interface) for external memory-mapped device access and 3xISO-7816-3 for Smart card. The Nano130 Advanced line supports Brown-out Detector, Power-down mode with RAM retention and fast wake-up via many peripheral interfaces.

| Product Line | UART | SPI | I <sup>2</sup> C | I <sup>2</sup> S | USB | LCD | ADC | DAC | RTC | EBI | SC | Timer |
|--------------|------|-----|------------------|------------------|-----|-----|-----|-----|-----|-----|----|-------|
| Nano100      | •    | •   | •                | •                |     |     | •   | •   | •   | •   | •  | •     |
| Nano110      | •    | •   | •                | •                |     | •   | •   | •   | •   | •   | •  | •     |
| Nano120      | •    | •   | •                | •                | •   |     | •   | •   | •   | •   | •  | •     |
| Nano130      | •    | •   | •                | •                | •   | •   | •   | •   | •   | •   | •  | •     |

Table 1-1 Connectivity Support Table

#### 2 FEATURES

The equipped features are dependent on the product line and their sub products.

#### 2.1 Nano100 Features – Base Line

- Core
  - ◆ ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core running up to 42 MHz
  - One 24-bit system timer
  - Supports Low Power Sleep mode
  - ◆ Single-cycle 32-bit hardware multiplier
  - ◆ NVIC for the 32 interrupt inputs, each with 4-levels of priority
  - Serial Wire Debug supports with 2 watchpoints/4 breakpoints
- Brown-out
  - ◆ Built-in 2.5V/2.0V/1.7V BOD for wide operating voltage range operation
- Flash EPROM Memory
  - Runs up to 42 MHz with zero wait state for discontinuous address read access
  - ◆ 64K/32K/123K bytes application program memory (APROM)
  - ◆ 4 KB in system programming (ISP) loader program memory (LDROM)
  - Programmable data flash start address and memory size with 512 bytes page erase unit
  - In System Program (ISP)/In Application Program (IAP) to update on-chip Flash EPROM
- SRAM Memory
  - ◆ 16K/8K bytes embedded SRAM
  - Supports DMA mode
- DMA: Supports 8 channels: one VDMA channel, 6 PDMA channels and one CRC channel
  - ◆ VDMA
    - Memory-to-memory transfer
    - Supports block transfer with stride
    - Supports word/half-word/byte boundary address
    - Supports address direction: increment and decrement
  - ◆ PDMA
    - Peripheral-to-memory, memory-to-peripheral, and memory-to-memory transfer
    - Supports word boundary address
    - Supports word alignment transfer length in memory-to-memory mode
    - Supports word/half-word/byte alignment transfer length in peripheral-tomemory and memory-to-peripheral mode

- Supports word/half-word/byte transfer data width from/to peripheral
- Supports address direction: increment, fixed, and wrap around
- ◆ CRC
  - Supports four common polynomials CRC-CCITT, CRC-8, CRC-16, and CRC-32
    - lacktriangle CRC-CCITT:  $X^{16} + X^{12} + X^5 + 1$
    - $\bullet$  CRC-8:  $X^8 + X^2 + X + 1$
    - $\bullet$  CRC-16:  $X^{16} + X^{15} + X^2 + 1$
    - $lack ext{CRC-32: } X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$
- Clock Control
  - Flexible selection for different applications
  - ◆ Built-in 12 MHz OSC, can be trimmed to 0.25% deviation within all temperature range when turning on auto-trim function (system must have external 32.768 kHz crystal input) otherwise 12 MHz OSC has 2 % deviation within all temperarure range.
  - ◆ Low power 10 kHz OSC for watchdog and low power system operation
  - ◆ Supports one PLL, up to 120 MHz, for high performance system operation and USB application (48 MHz).
  - ◆ External 4~24 MHz crystal input for precise timing operation
  - ◆ External 32.768 kHz crystal input for RTC function and low power system operation
- GPIO
  - ◆ Three I/O modes:
    - Push-Pull output
    - Open-Drain output
    - Input only with high impendence
  - ◆ All inputs with Schmitt trigger
  - ◆ I/O pin configured as interrupt source with edge/level setting
  - ◆ Supports High Driver and High Sink I/O mode
  - ◆ Supports input 5V tolerance, except PA.0 ~ PA.7, PD.0 ~ PD.1 and PC.6 ~ PC.7
- Timer
  - Supports 4 sets of 32-bit timers, each with 24-bit up-counting timer and one 8-bit pre-scale counter
  - ◆ Independent Clock Source for each timer
  - Provides one-shot, periodic, output toggle and continuous operation modes
  - Internal trigger event to ADC, DAC and PDMA
  - Supports PDMA mode
  - ♦ Wake system up from Power-down mode

#### Watchdog Timer

- ◆ Clock Source from LIRC (Internal 10 kHz Low Speed Oscillator Clock)
- ◆ Selectable time-out period from 1.6 ms ~ 26 sec (depending on clock source)
- ◆ Interrupt or reset selectable when watchdog time-out
- ♦ Wake system up from Power-down mode
- Window Watchdog Timer(WWDT)
  - 6-bit down counter and 6-bit compare value to make the window period flexible
  - Selectable WWDT clock pre-scale counter to make WWDT time-out interval variable.

#### RTC

- Supports software compensation by setting frequency compensate register (FCR)
- Supports RTC counter (second, minute, hour) and calendar counter (day, month, year)
- Supports Alarm registers (second, minute, hour, day, month, year)
- ♦ Selectable 12-hour or 24-hour mode
- Automatic leap year recognition
- ◆ Supports periodic time tick interrupt with 8 periodic options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- Wake system up from Power-down mode
- Supports 80 bytes spare registers and a snoop pin to clear the content of these spare registers

#### PWM/Capture

- ◆ Supports 2 PWM modules, each has two 16-bit PWM generators
- Provides eight PWM outputs or four complementary paired PWM outputs
- ◆ Each PWM generator equipped with one clock divider, one 8-bit prescaler, two clock selectors, and one Dead-zone generator for complementary paired PWM
- ♦ (Shared with PWM timers) with eight 16-bit digital capture timers provides eight rising/ falling/both capture inputs.
- Supports One-shot and Continuous mode
- Supports Capture interrupt

#### UART

- Up to two 16-byte FIFO UART controllers
- ◆ UART ports with flow control (TX, RX, CTSn and RTSn)
- ◆ Supports IrDA (SIR) function
- Supports LIN function
- Supports RS-485 9 bit mode and direction control.
- Programmable baud rate generator
- Supports PDMA mode

- ♦ Wake system up from Power-down mode
- SPI
  - ◆ Up to three sets of SPI controller
  - Master up to 32 MHz, and Slave up to 16 MHz
  - ◆ Supports SPI/MICROWIRE Master/Slave mode
  - Full duplex synchronous serial data transfer
  - Variable length of transfer data from 4 to 32 bits
  - ♦ MSB or LSB first data transfer
  - ◆ RX and TX on both rising or falling edge of serial clock independently
  - ◆ Two slave/device select lines when SPI controller is used as the master, and 1 slave/device select line when SPI controller is used as the slave
  - ♦ Supports byte suspend mode in 32-bit transmission
  - ♦ Supports two channel PDMA requests, one for transmit and another for receive
  - ◆ Supports three wire mode, no slave select signal, bi-direction interface
  - ♦ Wake system up from Power-down mode
- I<sup>2</sup>C
  - ◆ Up to two sets of I<sup>2</sup>C device
  - ◆ Master/Slave up to 1 Mbit/s
  - Bi-directional data transfer between masters and slaves
  - Multi-master bus (no central master)
  - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
  - ◆ Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
  - Serial clock synchronization used as a handshake mechanism to suspend and resume serial transfer
  - ◆ Built-in 14-bit time-out counter requesting the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows
  - Programmable clocks allowing for versatile rate control
  - Supports 7-bit addressing mode
  - Supports multiple address recognition (four slave addresses with mask option)
- - Interface with external audio CODEC
  - Operated as either Master or Slave mode
  - ◆ Capable of handling 8, 16, 24 and 32 bit word sizes
  - Supports Mono and stereo audio data
  - Supports I<sup>2</sup>S and MSB justified data format
  - Provides two 8 word FIFO data buffers: one for transmitting and the other for

receiving

- Generates interrupt requests when buffer levels cross a programmable boundary
- ◆ Supports two PDMA requests: one for transmitting and the other for receiving

#### ADC

- ◆ 12-bit SAR ADC up to 2Msps conversion rate
- ◆ Up to 12-ch single-ended input from external pin (PA.0 ~ PA.7 and PD.0 ~ PD.3)
- Six internal channels from DAC0, DAC1, internal reference voltage (Int\_VREF), Temperature sensor, AVDD, and AVSS.
- Supports three reference voltage sources from VREF pin, internal reference voltage (Int\_VREF), and AVDD.
- Supports Single Scan, Single Cycle Scan, and Continuous Scan mode
- ◆ Each channel with individual result register
- Only scan on enabled channels
- Threshold voltage detection (comparator function)
- ◆ Conversion started by software programming or external input
- Supports PDMA mode
- Supports up to four timer time-out events (TMR0, TMR1, TMR2 and TMR3) to enable ADC

#### DAC

- ◆ 12-bit monotonic output with 400K conversion rate
- Supports three reference voltage sources from VREF pin, internal reference voltage (Int\_VREF), and AVDD.
- Synchronized update capability for two DACs (group function)
- ◆ Supports up to four timer time-out events (TMR0, TMR1, TMR2 and TMR3), software or PDMA to trigger DAC to conversion

#### SmartCard (SC)

- ◆ Compliant to ISO-7816-3 T=0, T=1
- Supports up to three ISO-7816-3 ports
- Separates receive/transmit 4 bytes entry FIFO for data payloads
- Programmable transmission clock frequency
- Programmable receiver buffer trigger level
- Programmable guard time selection (11 ETU ~ 266 ETU)
- ◆ A 24-bit and two 8-bit time-out counters for Answer to Reset (ATR) and waiting times processing
- Supports auto inverse convention function
- ◆ Supports stop clock level and clock stop (clock keep) function
- ◆ Supports transmitter and receiver error retry and error limit function
- Supports hardware activation sequence process

- ◆ Supports hardware warm reset sequence process
- Supports hardware deactivation sequence process
- Supports hardware auto deactivation sequence when detect the card is removal
- ◆ Supports UART mode (Half Duplex)
- EBI (External bus interface) support
  - ◆ Accessible space: 64 KB in 8-bit mode or 128 KB in 16-bit mode
  - ◆ Supports 8bit/16bit data width
  - Supports byte write in 16-bit Data Width mode
- One built-in temperature sensor with 1 <sup>°</sup>C resolution
- 96-bit unique ID
- 128-bit unique customer ID
- Operating Temperature: -40 °C ~85 °C
- Packages:
  - ◆ All Green package (RoHS)
  - ◆ LQFP 128-pin(14x14) / 64-pin(7x7) / 48-pin(7x7) / QFN 48-pin(7x7)

#### 2.2 Nano110 Features – LCD Line

- Core
  - ◆ ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core running up to 42 MHz
  - One 24-bit system timer
  - Supports Low Power Sleep mode
  - Single-cycle 32-bit hardware multiplier
  - NVIC for the 32 interrupt inputs, each with 4-levels of priority
  - ◆ Serial Wire Debug supports with 2 watchpoints/4 breakpoints
- Brown-out
  - ◆ Built-in 2.5V/2.0V/1.7V BOD for wide operating voltage range operation
- Flash EPROM Memory
  - ♦ Runs up to 42 MHz with zero wait state for discontinuous address read access.
  - ◆ 64K/32K/123K bytes application program memory (APROM)
  - ◆ 4 KB In System Programming (ISP) loader program memory (LDROM)
  - Programmable data flash start address and memory size with 512 bytes page erase unit
  - In System Program (ISP)/In Application Program (IAP) to update on chip Flash EPROM
- SRAM Memory
  - ♦ 16K/8K bytes embedded SRAM
  - Supports DMA mode
- DMA: Supports 8 channels: one VDMA channel,6 PDMA channels, and one CRC channel
  - ◆ VDMA
    - Memory-to-memory transfer
    - Supports block transfer with stride
    - Supports word/half-word/byte boundary address
    - Supports address direction: increment and decrement
  - ◆ PDMA
    - Peripheral-to-memory, memory-to-peripheral, and memory-to-memory transfer
    - Supports word boundary address
    - Supports word alignment transfer length in memory-to-memory mode
    - Supports word/half-word/byte alignment transfer length in peripheral-tomemory and memory-to-peripheral mode
    - Supports word/half-word/byte transfer data width from/to peripheral
    - Supports address direction: increment, fixed, and wrap around
  - ◆ CRC

- Supports four common polynomials CRC-CCITT, CRC-8, CRC-16, and CRC-32
  - ◆ CRC-CCITT: X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1
  - $\bullet$  CRC-8:  $X^8 + X^2 + X + 1$
  - $\bullet$  CRC-16:  $X^{16} + X^{15} + X^2 + 1$
  - $lack ext{CRC-32: } X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$
- Clock Control
  - Flexible selection for different applications
  - ◆ Built-in 12 MHz OSC, can be trimmed to 0.25% deviation within all temperature range when turning on auto-trim function (system must have external 32.768 kHz crystal input) otherwise 12 MHz OSC has 2 % deviation within all temperarure range.
  - ♦ Low power 10 kHz OSC for watchdog and low power system operation
  - Supports one PLL, up to 120 MHz, for high performance system operation and USB application (48 MHz).
  - ◆ External 4~24 MHz crystal input for precise timing operation
  - External 32.768 kHz crystal input for RTC function and low power system operation
- GPIO
  - ◆ Three I/O modes:
    - Push-Pull output
    - Open-Drain output
    - Input only with high impendence
  - ◆ All inputs with Schmitt trigger
  - ◆ I/O pin configured as interrupt source with edge/level setting
  - ◆ Supports High Driver and High Sink I/O mode
  - Supports input 5V tolerance, except PA.0 ~ PA.7, PD.0 ~ PD.1 and PC.6 ~ PC.7)
- Timer
  - Supports 4 sets of 32-bit timers, each with 24-bit up-timer and one 8-bit prescale counter
  - ◆ Independent Clock Source for each timer
  - Provides one-shot, periodic, output toggle and continuous operation modes
  - Internal trigger event to ADC, DAC and PDMA module
  - Supports PDMA mode
  - ♦ Wake system up from Power-down mode
- Watchdog Timer
  - ◆ Clock Source from LIRC (Internal 10 kHz Low Speed Oscillator Clock)

- ◆ Selectable time-out period from 1.6 ms ~ 26 sec (depending on clock source)
- ◆ Interrupt or reset selectable when watchdog time-out
- Wake system up from Power-down mode
- Window Watchdog Timer(WWDT)
  - ◆ 6-bit down counter and 6-bit compare value to make the window period flexible
  - Selectable WWDT clock pre-scale counter to make WWDT time-out interval variable.

#### RTC

- Supports software compensation by setting frequency compensate register (FCR)
- Supports RTC counter (second, minute, hour) and calendar counter (day, month, year)
- ◆ Supports Alarm registers (second, minute, hour, day, month, year)
- ◆ Selectable 12-hour or 24-hour mode
- Automatic leap year recognition
- ◆ Supports periodic time tick interrupt with 8 periodic options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- ♦ Wake system up from Power-down mode
- Supports 80 bytes spare registers and a snoop pin to clear the content of these spare registers

#### PWM/Capture

- Supports 2 PWM modules, each has two 16-bit PWM generators
- Provides eight PWM outputs or four complementary paired PWM outputs
- ◆ Each PWM generator equipped with one clock divider, one 8-bit prescaler, two clock selectors, and one Dead-zone generator for complementary paired PWM
- (Shared with PWM timers) with eight 16-bit digital capture timers provides eight rising/falling/both capture inputs.
- Supports Capture interrupt

#### UART

- Up to two 16-byte FIFO UART controllers
- ◆ UART ports with flow control (TX, RX, CTSn and RTSn)
- Supports IrDA (SIR) function
- Supports LIN function
- ◆ Supports RS-485 9 bit mode and direction control (Low Density Only)
- Programmable baud rate generator
- Supports PDMA mode
- ◆ Wake system up from Power-down mode
- SPI
  - Up to three sets of SPI controller

- Master up to 32 MHz, and Slave up to 16 MHz
- Supports SPI/MICROWIRE Master/Slave mode
- Full duplex synchronous serial data transfer
- Variable length of transfer data from 4 to 32 bits
- ◆ MSB or LSB first data transfer
- ◆ RX and TX on both rising or falling edge of serial clock independently
- ◆ Two slave/device select lines when SPI controller is as the master, and 1 slave/device select line when SPI controller is as the slave
- Supports byte suspend mode in 32-bit transmission
- ◆ Supports two channel PDMA requests, one for transmit and another for receive
- Supports three wire mode, no slave select signal, bi-direction interface
- ♦ Wake system up from Power-down mode
- I<sup>2</sup>C
  - ◆ Up to two sets of I<sup>2</sup>C device
  - ◆ Master/Slave up to 1Mbit/s
  - Bidirectional data transfer between masters and slaves
  - Multi-master bus (no central master)
  - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
  - Serial clock synchronization allowing devices with different bit rates to communicate via one serial bus
  - Serial clock synchronization used as a handshake mechanism to suspend and resume serial transfer
  - ◆ Built-in 14-bit time-out counter requestING the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows
  - Programmable clocks allow versatile rate control
  - Supports 7-bit addressing mode
  - Supports multiple address recognition (four slave address with mask option)
- l²S
  - Interface with external audio CODEC
  - Operated as either Master or Slave mode
  - ◆ Capable of handling 8, 16, 24 and 32 bit word sizes
  - Supports Mono and stereo audio data
  - Supports I<sup>2</sup>S and MSB justified data format
  - Provides two 8 word FIFO data buffers: one for transmitting and the other for receiving
  - Generates interrupt requests when buffer levels cross a programmable boundary
  - Supports two PDMA requests: one for transmitting and the other for receiving

#### ADC

- ◆ 12-bit SAR ADC up to 2Msps conversion rate
- ◆ Up to 12-ch single-ended input from external pin (PA.0 ~ PA.7 and PD.0 ~ PD.3)
- ◆ Six internal channels from DAC0, DAC1, internal reference voltage (Int\_VREF), Temperature sensor, AVDD, and AVSS
- Supports three reference voltage sources from VREF pin, internal reference voltage (Int\_VREF), and AVDD.
- ◆ Single scan/single cycle scan/continuous scan
- ◆ Each channel with individual result register
- Only scan on enabled channels
- ◆ Threshold voltage detection (comparator function)
- Conversion start by software programming or external input
- Supports PDMA mode
- Supports up to four timer time-out events (TMR0, TMR1, TMR2, and TMR3) to enable ADC

#### DAC

- ◆ 12-bit monotonic output with 400K conversion rate
- Supports three reference voltage sources from VREF pin, internal reference voltage (Int\_VREF), and AVDD.
- Synchronized update capability for two DACs (group function)
- ◆ Supports up to four timer time-out events (TMR0, TMR1, TMR2 and TMR3), software or PDMA to trigger DAC to conversion

#### SmartCard (SC)

- ◆ Compliant to ISO-7816-3 T=0, T=1
- ◆ Supports up to three ISO-7816-3 ports
- Separates receive / transmit 4 bytes entry FIFO for data payloads
- Programmable transmission clock frequency
- Programmable receiver buffer trigger level
- ◆ Programmable guard time selection (11 ETU ~ 266 ETU)
- A 24-bit and two 8-bit time-out counter for Answer to Reset (ATR) and waiting times processing
- Supports auto inverse convention function
- ◆ Supports stop clock level and clock stop (clock keep) function
- ◆ Supports transmitter and receiver error retry and error limit function
- Supports hardware activation sequence process
- ◆ Supports hardware warm reset sequence process
- Supports hardware deactivation sequence process
- Supports hardware auto deactivation sequence when detect the card is removal

- ◆ Supports UART mode (Half Duplex)
- LCD
  - ◆ LCD driver for up to 4 COM x 40 SEG or 6 COM x 38 SEG
  - ◆ Supports Static, 1/2 bias and 1/3 bias voltage
  - ◆ Four display modes; Static, 1/2 duty, 1/3 duty, 1/4 duty, 1/5 duty and 1/6 duty.
  - ◆ Selectable LCD frequency by frequency divider
  - ◆ Configurable frame frequency
  - ◆ Internal Charge pump, adjustable contrast adjustment
  - ◆ Configurable Charge pump frequency
  - Blinking capability
  - Supports R-type/C-type method
  - ◆ LCD frame interrupt
- One built-in temperature sensor with 1 °C resolution
- 96-bit unique ID
- 128-bit unique customer ID
- Operating Temperature: -40 °C ~85 °C
- Packages:
  - ◆ All Green package (RoHS)
  - ◆ LQFP 128-pin(14x14) / 64-pin(10x10) / 64-pin(7x7)

#### 2.3 Nano120 Features – USB Connectivity Line

- Core
  - ◆ ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core running up to 42 MHz
  - One 24-bit system timer
  - Supports Low Power Sleep mode
  - Single-cycle 32-bit hardware multiplier
  - ◆ NVIC for the 32 interrupt inputs, each with 4-levels of priority
  - Serial Wire Debug supports with 2 watchpoints/4 breakpoints
- Brown-out
  - ◆ Built-in 2.5V/2.0V/1.7V BOD for wide operating voltage range operation
- Flash EPROM Memory
  - ♦ Runs up to 42 MHz with zero wait state for discontinuous address read access.
  - ◆ 64K/32K/123K bytes application program memory (APROM)
  - 4KB in system programming (ISP) loader program memory (LDROM)
  - Programmable data flash start address and memory size with 512 bytes page erase unit
  - In System Program (ISP)/In Application Program (IAP) to update on chip Flash EPROM
- SRAM Memory
  - ♦ 16K/8K bytes embedded SRAM
  - Supports PDMA mode
- DMA: Support 8 channels: one VDMA channel, 6 PDMA channels, and one CRC channel
  - VDMA
    - Memory-to-memory transfer
    - Supports block transfer with stride
    - Supports word/half-word/byte boundary address
    - Supports address direction: increment and decrement
  - PDMA
    - Peripheral-to-memory, memory-to-peripheral, and memory-to-memory transfer
    - Supports word boundary address
    - Supports word alignment transfer length in memory-to-memory mode
    - Supports word/half-word/byte alignment transfer length in peripheral-tomemory and memory-to-peripheral mode
    - Supports word/half-word/byte transfer data width from/to peripheral
    - Supports address: increment, fixed, and wrap around
  - ◆ CRC

- Supports four common polynomials CRC-CCITT, CRC-8, CRC-16, and CRC-32
  - ◆ CRC-CCITT: X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1
  - $\bullet$  CRC-8:  $X^8 + X^2 + X + 1$
  - $\bullet$  CRC-16:  $X^{16} + X^{15} + X^2 + 1$
  - $\bullet \quad \text{CRC-32: } X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$
- Clock Control
  - Flexible selection for different applications
  - ◆ Built-in 12MHz OSC, can be trimmed to 0.25% deviation within all temperature range when turning on auto-trim function (system must have external 32.768 kHz crystal input) otherwise 12 MHz OSC has 2 % deviation within all temperarure range
  - ◆ Low power 10 kHz OSC for watchdog and low power system operatin
  - Supports one PLL, up to 120 MHz, for high performance system operation and USB application (48 MHz).
  - ◆ External 4~24 MHz crystal input for precise timing operation
  - ◆ External 32.768 kHz crystal input for RTC function and low power system operation
- GPIO
  - ◆ Three I/O modes:
    - Push-Pull output
    - Open-Drain output
    - Input only with high impendence
  - ◆ All inputs with Schmitt trigger
  - ◆ I/O pin can be configured as interrupt source with edge/level setting
  - High driver and high sink IO mode support
  - Supports input 5V tolerance (except ADC and DAC shared pins)
- Timer
  - Supports 4 sets of 32-bit timers, each with 24-bit up-timer and one 8-bit prescale counter
  - Independent Clock Source for each timer
  - Provides one-shot, periodic, output toggle and continuous operation modes
  - ◆ Internal trigger event to ADC, DAC and PDMA module
  - Supports PDMA mode
  - ◆ Wake system up from Power-down mode
- Watchdog Timer
  - ◆ Clock Source from LIRC. (Internal 10 kHz Low Speed Oscillator Clock)
  - ◆ Selectable time-out period from 1.6 ms ~ 26 sec (depending on clock source)

- Interrupt or reset selectable on watchdog time-out
- ♦ Wake system up from Power-down mode
- Window Watchdog Timer(WWDT)
  - ◆ 6-bit down counter and 6-bit compare value to make the window period flexible
  - Selectable WWDT clock pre-scale counter to make WWDT time-out interval variable.

#### RTC

- Supports software compensation by setting frequency compensate register (FCR)
- Supports RTC counter (second, minute, hour) and calendar counter (day, month, year)
- Supports Alarm registers (second, minute, hour, day, month, year)
- ◆ Selectable 12-hour or 24-hour mode
- ◆ Automatic leap year recognition
- ◆ Supports periodic time tick interrupt with 8 periodic options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- Wake system up from Power-down or Idle mode
- Support 80 bytes spare registers and a snoop pin to clear the content of these spare registers

#### PWM/Capture

- ◆ Supports 2 PWM module, each has two 16-bit PWM generators
- Provide eight PWM outputs or four complementary paired PWM outputs
- ◆ Each PWM generator equipped with one clock divider, one 8-bit prescaler, two clock selectors, and one Dead-Zone generator for complementary paired PWM
- ♦ (Shared with PWM timers) with eight 16-bit digital capture timers provides eight rising/ falling/both capture inputs.
- Supports one shot and continuous mode
- Supports Capture interrupt

#### UART

- Up to two 16-byte FIFO UART controllers
- ◆ UART ports with flow control (TX, RX, CTSn and RTSn)
- Supports IrDA (SIR) function
- Supports LIN function
- ◆ Supports RS-485 9 bit mode and direction control. (Low Density Only)
- Programmable baud rate generator
- Supports PDMA mode
- ◆ Wake system up from Power-down mode
- SPI
  - Up to three sets of SPI controller

- Master up to 32 MHz, and Slave up to 16 MHz
- Supports SPI/MICROWIRE Master/Slave mode
- Full duplex synchronous serial data transfer
- Variable length of transfer data from 4 to 32 bits
- MSB or LSB first data transfer
- ◆ RX and TX on both rising or falling edge of serial clock independently
- ◆ Two slave/device select lines when SPI controller is as the master, and 1 slave/device select line when SPI controller is as the slave
- Supports byte suspend mode in 32-bit transmission
- ◆ Supports two channel PDMA requests, one for transmit and another for receive
- ◆ Supports three wire, no slave select signal, bi-direction interface
- ♦ Wake system up from Power-down mode
- I<sup>2</sup>C
  - ◆ Up to two sets of I<sup>2</sup>C device
  - ◆ Master/Slave up to 1Mbit/s
  - ♦ Bi-directional data transfer between masters and slaves
  - Multi-master bus (no central master)
  - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
  - Serial clock synchronization allowing devices with different bit rates to communicate via one serial bus
  - Serial clock synchronization used as a handshake mechanism to suspend and resume serial transfer
  - ◆ Built-in 14-bit time-out counter requesting the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows
  - Programmable clocks allow versatile rate control
  - Supports 7-bit addressing mode
  - ◆ Supports multiple address recognition (four slave addresses with mask option)
- l²S
  - Interface with external audio CODEC
  - Operated as either Master or Slave mode
  - ◆ Capable of handling 8, 16, 24 and 32 bit word sizes
  - Supports Mono and stereo audio data
  - Supports I<sup>2</sup>S and MSB justified data format
  - Provides two 8 word FIFO data buffers: one for transmitting and the other for receiving
  - Generates interrupt requests when buffer levels cross a programmable boundary
  - Supports two PDMA requests: one for transmitting and the other for receiving