

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 2.5 V/3.3 V Any Level Positive Input to -2.5 V/-3.3 V LVNECL Output Translator

#### Description

The NB100LVEP91 is a triple any level positive input to NECL output translator. The device accepts LVPECL, LVTTL, LVCMOS, HSTL, CML or LVDS signals, and translates them to differential LVNECL output signals (-2.5 V/-3.3 V).

To accomplish the level translation the LVEP91 requires three power rails. The  $V_{CC}$  pins should be connected to the positive power supply, and the  $V_{EE}$  pin should be connected to the negative power supply. The GND pins are connected to the system ground plane. Both  $V_{EE}$  and  $V_{CC}$  should be bypassed to ground via 0.01  $\mu F$  capacitors.

Under open input conditions, the  $\overline{D}$  input will be biased at  $V_{CC}/2$  and the D input will be pulled to GND. These conditions will force the Q outputs to a low state, and Q outputs to a high state, which will ensure stability.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a  $0.01~\mu F$  capacitor and limit current sourcing or sinking to 0.5~mA. When not used,  $V_{BB}$  should be left open.

#### Features

- Maximum Input Clock Frequency > 2.0 GHz Typical
- Maximum Input Data Rate > 2.0 Gb/s Typical
- 500 ps Typical Propagation Delay
- Operating Range:
  - $V_{CC} = 2.375 \text{ V}$  to 3.8 V;  $V_{EE} = -2.375 \text{ V}$  to -3.8 V; GND = 0 V

1

- Q Output will Default LOW with Inputs Open or at GND
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com



SOIC-20 WB DW SUFFIX CASE 751D-05



QFN-24 MN SUFFIX CASE 485L-01

#### **MARKING DIAGRAMS\***





A = Assembly Location

WL, L = Wafer Lot

YY, Y = Year

WW, W = Work Week

G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device           | Package                 | Shipping <sup>†</sup> |
|------------------|-------------------------|-----------------------|
| NB100LVEP91DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units/Tube         |
| NB100LVEP91DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000/Tape & Reel      |
| NB100LVEP91MNG   | QFN-24<br>(Pb-Free)     | 92 Units/Tube         |
| NB100LVEP91MNR2G | QFN-24<br>(Pb-Free)     | 3000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>.



Figure 1. Logic Diagram

**Table 1. PIN DESCRIPTION** 

| F        | in                |                 |                                                   | Default |                                                                                                                                                                     |
|----------|-------------------|-----------------|---------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOIC     | QFN               | Name            | I/O                                               | State   | Description                                                                                                                                                         |
| 1, 20    | 3, 4, 12          | V <sub>CC</sub> | -                                                 | _       | Positive Supply Voltage. All $V_{\rm CC}$ Pins must be Externally Connected to Power Supply to Guarantee Proper Operation.                                          |
| 10       | 15, 16            | V <sub>EE</sub> | -                                                 | _       | Negative Supply Voltage. All $V_{EE}$ Pins must be Externally Connected to Power Supply to Guarantee Proper Operation.                                              |
| 14, 17   | 19, 20,<br>23, 24 | GND             | -                                                 | _       | Ground.                                                                                                                                                             |
| 4, 7     | 7, 11             | V <sub>BB</sub> | -                                                 | _       | ECL Reference Voltage Output                                                                                                                                        |
| 2, 5, 8  | 5, 8, 13          | D[0:2]          | LVPECL, LVDS, LVTTL,<br>LVCMOS, CML, HSTL Input   | Low     | Non-inverted Differential Inputs [0:2]. Internal 75 k $\Omega$ to GND.                                                                                              |
| 3, 6, 9  | 6, 9, 14          | D[0:2]          | LVPECL, LVDS,<br>LVTTL,LVCMOS, CML,<br>HSTL Input | High    | Inverted Differential Inputs [0:2]. Internal 75 k $\Omega$ to GND and 75 k $\Omega$ to V $_{CC}$ . When Inputs are Left Open They Default to (V $_{CC}$ – GND) / 2. |
| 19,16,13 | 2, 22, 18         | Q[0:2]          | LVNECL Output                                     | _       | Non-inverted Differential Outputs [0:2]. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2 V                                           |
| 18,15,12 | 1, 21, 17         | Q[0:2]          | LVNECL Output                                     | _       | Inverted Differential Outputs [0:2]. Typically Terminated with 50 $\Omega$ to V $_{TT}$ = V $_{CC}$ $-$ 2 V                                                         |
| 11       | 10                | NC              | -                                                 | -       | No Connect. The NC Pin is NOT Electrically Connected to the Die and may Safely be Connected to Any Voltage from $V_{\text{EE}}$ to $V_{\text{CC}}$ .                |
| N/A      | -                 | EP              | -                                                 |         | Exposed Pad. (Note 1)                                                                                                                                               |

The thermally conductive exposed pad on the package bottom (see case drawing) must be attached to a heat sinking conduit and may only be electrically connected to V<sub>EE</sub> (not GND).



Figure 2. SOIC-20 WB Lead Pinout (Top View)\*

\*All  $V_{CC}$ ,  $V_{EE}$  and GND pins must be externally connected to a power supply.



Figure 3. QFN-24 Lead Pinout (Top View)\*

\*All V<sub>CC</sub>, V<sub>EE</sub> and GND pins must be externally connected to a power supply. The thermally conductive exposed pad on the package bottom (see case drawing) must be attached to a sufficient heat-sinking conduit and may only be electronically connected to V<sub>EE</sub> (not GND).

**Table 2. ATTRIBUTES** 

| Characteristics                                                    | Value                       |  |  |  |  |
|--------------------------------------------------------------------|-----------------------------|--|--|--|--|
| Internal Input Pulldown Resistor (R1)                              | 75 kΩ                       |  |  |  |  |
| Internal Input Pullup Resistor (R2)                                | 75 kΩ                       |  |  |  |  |
| ESD Protection Human Body Model Machine Model Charged Device Model | > 2 kV<br>> 150 V<br>> 2 kV |  |  |  |  |
| Moisture Sensitivity (Note 1)                                      | Pb-Free Pkg                 |  |  |  |  |
| SOIC-20 WB<br>QFN-24                                               | Level 3<br>Level 1          |  |  |  |  |
| Flammability Rating<br>Oxygen Index: 28 to 34                      | UL 94 V-0 @ 0.125 in        |  |  |  |  |
| Transistor Count                                                   | 446 Devices                 |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test             |                             |  |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                                                                                | Condition 1         | Condition 2                       | Rating         | Unit |
|-------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|----------------|------|
| V <sub>CC</sub>   | Positive Power Supply                                                                                    | GND = 0 V           |                                   | 3.8 to 0       | V    |
| V <sub>EE</sub>   | Negative Power Supply                                                                                    | GND = 0 V           |                                   | -3.8 to 0      | V    |
| VI                | Positive Input Voltage                                                                                   | GND = 0 V           | $V_{I} \leq V_{CC}$               | 3.8 to 0       | V    |
| V <sub>OP</sub>   | Operating Voltage                                                                                        | GND = 0 V           | V <sub>CC</sub> – V <sub>EE</sub> | 7.6 to 0       | V    |
| I <sub>out</sub>  | Output Current                                                                                           | Continuous<br>Surge |                                   | 50<br>100      | mA   |
| I <sub>BB</sub>   | PECL V <sub>BB</sub> Sink/Source                                                                         |                     |                                   | ± 0.5          | mA   |
| T <sub>A</sub>    | Operating Temperature Range                                                                              |                     |                                   | -40 to +85     | °C   |
| T <sub>stg</sub>  | Storage Temperature Range                                                                                |                     |                                   | -65 to +150    | °C   |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) JESD 51–3 (1S-Single Layer Test Board)                          | 0 lfpm<br>500 lfpm  | SOIC-20 WB                        | 90<br>60       | °C/W |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) JESD 51-6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 0 lfpm<br>500 lfpm  | QFN-24                            | 37<br>32       | °C/W |
| θЈС               | Thermal Resistance (Junction-to-Case)                                                                    | Standard<br>Board   | SOIC-20 WB<br>QFN-24              | 30 to 35<br>11 | °C/W |
| T <sub>sol</sub>  | Wave Solder (Pb-Free)                                                                                    |                     |                                   | 225            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

 $\textbf{Table 4. DC CHARACTERISTICS POSITIVE INPUTS} \ (V_{CC} = 2.5 \ V, \ V_{EE} = -2.375 \ to \ -3.8 \ V, \ GND = 0 \ V \ (Note \ 1))$ 

|                    |                                                                            | -40°C       |     | 25°C     |             |     |          |             |     |                 |      |
|--------------------|----------------------------------------------------------------------------|-------------|-----|----------|-------------|-----|----------|-------------|-----|-----------------|------|
| Symbol             | Characteristic                                                             | Min         | Тур | Max      | Min         | Тур | Max      | Min         | Тур | Max             | Unit |
| I <sub>CC</sub>    | Positive Power Supply Current                                              | 10          | 14  | 20       | 10          | 14  | 20       | 10          | 14  | 20              | mA   |
| $V_{IH}$           | Input HIGH Voltage (Single-Ended)                                          | 1335        |     | $V_{CC}$ | 1335        |     | $V_{CC}$ | 1335        |     | V <sub>CC</sub> | mV   |
| $V_{IL}$           | Input LOW Voltage (Single-Ended)                                           | GND         |     | 875      | GND         |     | 875      | GND         |     | 875             | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential Configuration) (Note 2) | 0           |     | 2.5      | 0           |     | 2.5      | 0           |     | 2.5             | ٧    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                    |             |     | 150      |             |     | 150      |             |     | 150             | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@ V <sub>IL</sub> ) D D                                 | 0.5<br>-150 |     |          | 0.5<br>-150 |     |          | 0.5<br>-150 |     |                 | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Input parameters vary 1:1 with  $V_{CC}$ .  $V_{CC}$  can vary +1.3 V / -0.125 V. 2.  $V_{IHCMR}$  min varies 1:1 with GND.  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ .

Table 5. DC CHARACTERISTICS POSITIVE INPUT ( $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = -2.375 \text{ V}$  to -3.8 V; GND = 0 V (Note 1))

|                    |                                                                            | -40°C       |      |          | 25°C        |      |          |             |      |          |      |
|--------------------|----------------------------------------------------------------------------|-------------|------|----------|-------------|------|----------|-------------|------|----------|------|
| Symbol             | Characteristic                                                             | Min         | Тур  | Max      | Min         | Тур  | Max      | Min         | Тур  | Max      | Unit |
| I <sub>CC</sub>    | Positive Power Supply Current                                              |             | 16   | 24       | 10          | 16   | 24       | 10          | 16   | 24       | mA   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                                          |             |      | $V_{CC}$ | 2135        |      | $V_{CC}$ | 2135        |      | $V_{CC}$ | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                           | GND         |      | 1675     | GND         |      | 1675     | GND         |      | 1675     | mV   |
| V <sub>BB</sub>    | PECL Output Voltage Reference                                              | 1775        | 1875 | 1975     | 1775        | 1875 | 1975     | 1775        | 1875 | 1975     | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential Configuration) (Note 2) | 0           |      | 3.3      | 0           |      | 3.3      | 0           |      | 3.3      | V    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                    |             |      | 150      |             |      | 150      |             |      | 150      | μΑ   |
| I <sub>IL</sub>    | Input LOW Current (@ V <sub>IL</sub> ) D D                                 | 0.5<br>-150 |      |          | 0.5<br>-150 |      |          | 0.5<br>-150 |      |          | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Input parameters vary 1:1 with  $V_{CC}$ .  $V_{CC}$  can vary +0.5 / -0.925 V.
- 2.  $V_{IHCMR}$  min varies 1:1 with GND.  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ .

 $\textbf{Table 6. DC CHARACTERISTICS NECL OUTPUT} \ (V_{CC} = 2.375 \ V \ to \ 3.8 \ V; \ V_{EE} = -2.375 \ V \ to \ -3.8 \ V; \ GND = 0 \ V \ (Note \ 1))$ 

|                 |                               | -40°C |       |       | 25°C  |       |       |       |       |       |      |
|-----------------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Negative Power Supply Current | 40    | 50    | 60    | 38    | 50    | 68    | 38    | 50    | 68    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)  | -1145 | -1020 | -895  | -1145 | -1020 | -895  | -1145 | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)   | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | -1945 | -1770 | -1600 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Output parameters vary 1:1 with GND.
- 2. All loading with 50  $\Omega$  resistor to GND 2.0 V.

Table 7. AC CHARACTERISTICS ( $V_{CC} = 2.375 \text{ V to } 3.8 \text{ V}$ ;  $V_{EE} = -2.375 \text{ V to } -3.8 \text{ V}$ ; GND = 0 V)

|                                       |                                                                                                                                               |                   | -40°C             |                 | 25°C              |                   |                  |                   |                   |                  |      |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|------------------|-------------------|-------------------|------------------|------|
| Symbol                                | Characteristic                                                                                                                                | Min               | Тур               | Max             | Min               | Тур               | Max              | Min               | Тур               | Max              | Unit |
| V <sub>OUTPP</sub>                    | Output Voltage Amplitude (Figure 4) (Note 1) $f_{in} \perp \  \   $ 1.0 GHz $f_{in} \perp \  \  \  $ 1.5 GHz $f_{in} \perp \  \  \  $ 2.0 GHz | 575<br>525<br>300 | 800<br>750<br>600 |                 | 600<br>525<br>250 | 800<br>750<br>550 |                  | 550<br>400<br>150 | 800<br>750<br>500 |                  | mV   |
| t <sub>PLH</sub><br>t <sub>PHL0</sub> | Propagation Delay Differential D to Q Single-Ended                                                                                            | 375<br>300        | 500<br>450        | 600<br>650      | 375<br>300        | 500<br>450        | 600<br>675       | 400<br>300        | 550<br>500        | 650<br>750       | ps   |
| t <sub>SKEW</sub>                     | Pulse Skew (Note 2)<br>Output-to-Output (Note 3)<br>Part-to-Part (Diff) (Note 3)                                                              |                   | 15<br>25<br>50    | 75<br>95<br>125 |                   | 15<br>30<br>50    | 75<br>105<br>125 |                   | 15<br>30<br>70    | 80<br>105<br>150 | ps   |
| t <sub>JITTER</sub>                   | RMS Random Clock Jitter (Note 4)<br>f <sub>in</sub> = 2.0 GHz<br>Peak-to-Peak Data Dependant Jitter (Note 5)<br>f <sub>in</sub> = 2.0 Gb/s    |                   | 0.5<br>20         | 2.0             |                   | 0.5<br>20         | 2.0              |                   | 0.5<br>20         | 2.0              | ps   |
| V <sub>INPP</sub>                     | Input Voltage Swing (Differential Configuration) (Note 6)                                                                                     | 200               | 800               | 1200            | 200               | 800               | 1200             | 200               | 800               | 1200             | mV   |
| t <sub>r</sub> , t <sub>f</sub>       | Output Rise/Fall Times @ 50 MHz<br>(20% – 80%) Q, Q                                                                                           | 75                | 150               | 250             | 75                | 150               | 250              | 75                | 150               | 275              | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 Ω to GND 2.0 V. Input edge rates 150 ps (20% 80%).
- 2. Pulse Skew =  $|\bar{t}_{PLH} t_{PHL}|$
- 3. Skews are valid across specified voltage range, part-to-part skew is for a given temperature.
- RMS Jitter with 50% Duty Cycle Input Clock Signal.
   Peak-to-Peak Jitter with input NRZ PRBS 2<sup>31-1</sup> at 2.0 Gb/s.
- 6. Input voltage swing is a single-ended measurement operating in differential mode. The device has a DC gain of ≈ 50.



Figure 4. Output Voltage Amplitude (V<sub>OUTPP</sub>) / RMS Jitter vs. Input Frequency (fin) at Ambient Temperature (Typical)



Figure 5. AC Reference Measurement

#### **Application Information**

All NB100LVEP91 inputs can accept LVPECL, LVTTL, LVCMOS, HSTL, CML, or LVDS signal levels. The limitations for differential input signal (LVDS, HSTL, LVPECL, or CML) are the minimum input swing of 150 mV

**LVPECL** LVEP91 Driver **≥** 50 Ω **≥** 50 Ω

Figure 6. Standard LVPECL Interface



LVEP91 **LVDS** 100 Ω Driver -) z

and the maximum input swing of 3.0 V. Within these

conditions, the input voltage can range from V<sub>CC</sub> to GND.

Examples interfaces are illustrated below in a 50  $\Omega$ 

environment ( $Z = 50 \Omega$ )

GND

Figure 7. Standard LVDS Interface

**GND** 

 $V_{EE}$ 





Figure 10. Standard LVTTL Interface



Figure 9. Standard 50  $\Omega$  Load CML Interface



Figure 11. Standard LVCMOS Interface  $(\overline{D}$  Will Default to  $V_{CC}/2$  When Left Open. A Reference Voltage of V<sub>CC</sub>/2 Should be Applied to D Input, if  $\overline{D}$  is Interfaced to CMOS Signals.)



Figure 12. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### **PACKAGE DIMENSIONS**



#### NOTES:

- NOTES:

  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |  |  |
| b   | 0.35        | 0.49  |  |  |  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |  |  |
| A   | 0 °         | 7 °   |  |  |  |  |  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative