# **E**hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## High-Efficiency Single Stage Power Factor Correction and Step-Down Offline LED Driver

The NCL30001 is a highly integrated controller for implementing power factor correction (PFC) and isolated step down ac−dc power conversion in a single stage, resulting in a lower cost and reduced part count solution. This controller is ideal for LED Driver power supplies with power requirements between 40 W and 150 W. The single stage is based on the flyback converter and it is designed to operate in continuous conduction (CCM).

The NCL30001 can be configured as as constant current driver or a fixed output driver for two stage LED lighting applications. In addition, the controller features a proprietary Soft–Skip™ to reduce acoustic noise at light loads. Other features found in the NCL30001 include a high voltage startup circuit, voltage feedforward, brown out detector, internal overload timer, latch input and a high accuracy multiplier. The multi−function latch off pin can also be used to implement an overtemperature shutdown circuit.

### **Features**

- Voltage Feedforward Improves Loop Response
- Frequency Jittering Reduces EMI Signature
- Proprietary Soft−Skip at Light Loads Reduces Acoustic Noise
- Brown Out Detector
- Internal 160 ms Fault Timer
- Independent Latch−Off Input Facilitates Implementation of Overvoltage and Overtemperature Fault Detectors
- Average Current Mode Control (ACMC), Fixed Frequency Operation
- High Accuracy Multiplier Reduces Input Line Harmonics
- Adjustable Operating Frequency from 20 kHz to 250 kHz
- These Devices are Pb−Free and are RoHS Compliant

### **Typical Applications**

- LED Street Lights
- Low Bay LED Lighting
- High Power LED Drivers
- Architectural LED Lighting



## **ON Semiconductor®**

**www.onsemi.com**







### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 30 of this data sheet.



**Figure 1. Detailed Block Diagram**

## **PIN FUNCTION DESCRIPTION**



#### **MAXIMUM RATINGS** (Notes 1 and 2)



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device contains ESD protection and exceeds the following tests:

Pin 1−15: Human Body Model 2000 V per JEDEC Standard JESD22, Method A114E.

Machine Model Method 200 V per JEDEC Standard JESD22, Method A114A.

Pin 16 is the high voltage startup of the device and is rated to the maximum rating of the part, 500 V.

2. This device contains Latchup protection and exceeds ±100 mA per JEDEC Standard JESD78.





**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 15 V, V<sub>AC IN</sub> = 3.8 V, V<sub>FB</sub> = 2.0 V, V<sub>FF</sub> = 2.4 V, V<sub>Latch</sub> = open, V<sub>ISPOS</sub> = −100 mV,  $\rm C_{DRV}$  = 1 nF,  $\rm C_T$  = 470 pF,  $\rm C_{IAVG}$  = 0.27 nF,  $\rm C_{Latch}$  = 0.1 nF,  $\rm C_M$  = 10 nF,  $\rm R_{IAVG}$  = 76.8 k $\rm \Omega_{A}$ 

 $R_{\rm TEST}$  = 50 k $\Omega$ ,  $R_{\rm RC}$  = 43 k $\Omega$ , For typical Value T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = –40°C to 125°C, unless otherwise noted)



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Guaranteed by Design

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 15 V, V<sub>AC IN</sub> = 3.8 V, V<sub>FB</sub> = 2.0 V, V<sub>FF</sub> = 2.4 V, V<sub>Latch</sub> = open, V<sub>ISPOS</sub> = −100 mV,  $\rm{C_{DRV}}$  = 1 nF,  $\rm{C_T}$  = 470 pF,  $\rm{C_{IAVG}}$  = 0.27 nF,  $\rm{C_{Latch}}$  = 0.1 nF,  $\rm{C_M}$  = 10 nF,  $\rm{R_{IAVG}}$  = 76.8 k $\rm{\Omega_{A}}$ 

 $R_{\rm TEST}$  = 50 k $\Omega$ ,  $R_{\rm RC}$  = 43 k $\Omega$ , For typical Value T<sub>J</sub> = 25°C, for min/max values T<sub>J</sub> = -40°C to 125°C, unless otherwise noted)



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Guaranteed by Design

**ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 15 V, V<sub>AC IN</sub> = 3.8 V, V<sub>FB</sub> = 2.0 V, V<sub>FF</sub> = 2.4 V, V<sub>Latch</sub> = open, V<sub>ISPOS</sub> = −100 mV,  $\rm{C_{DRV}}$  = 1 nF,  $\rm{C_T}$  = 470 pF,  $\rm{C_{IAVG}}$  = 0.27 nF,  $\rm{C_{Latch}}$  = 0.1 nF,  $\rm{C_M}$  = 10 nF,  $\rm{R_{IAVG}}$  = 76.8 k $\rm{\Omega_{A}}$ 





Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Guaranteed by Design











**Temperature**



**www.onsemi.com 12**











### **DETAILED DEVICE DESCRIPTION**

#### **Introduction**

The NCL30001 is a highly integrated controller combining PFC and isolated step down power conversion in a single stage, resulting in a lower cost and reduced part count solution. This controller is ideal for LED Lighting applications with power requirements between 40 W and 150 W with an output voltage greater than 12 V. The single stage is based on the flyback converter and it is designed to operate in CCM mode.

#### **Power Factor Correction (PFC) Introduction**

Power factor correction shapes the input current of off−line power supplies to maximize the real power available from the mains. Ideally, the electrical appliance should present a load that emulates a pure resistor, in which case the reactive power drawn by the device is zero. Inherent in this scenario is the freedom from input current harmonics. The current is a perfect replica of the input voltage (usually a sine wave) and is exactly in phase with it. In this case the current drawn from the mains is at a minimum for the real power required to perform the needed work, and this minimizes losses and costs associated not only with the distribution of the power, but also with the generation of the power and the capital equipment involved in the process. The freedom from harmonics also minimizes interference with other devices being powered from the same source.

Another reason to employ PFC in many of today's power supplies is to comply with regulatory requirements. Today, lighting equipment in Europe must comply with IEC61000−3−2 Class C. This requirement applies to most lighting applications with input power of 25 W or greater, and it specifies the maximum amplitude of line−frequency harmonics up to and including the 39<sup>th</sup> harmonic. Moreover power factor requirements for commercial lighting is included within the ENERGY STAR® Solid State Lighting Luminaire standard regardless of the applications power level.

### **Typical Power Supply with PFC**

A typical power supply consists of a boost PFC preregulator creating an intermediate  $\sim$  400 V bus and an isolated dc−dc converter producing the desired output voltage as shown in Figure 45. This architecture has two power stages.



**Figure 45. Typical Two Stage Power Converter**

A two stage architecture allows optimization of each individual power stage. It is commonly used because of designer familiarity and a vast range of available components. But, because it processes the power twice, the search is always on for a more compact and power efficient solution.

The NCL30001 controller offers the convenience of shrinking the front−end converter (PFC preregulator) and the dc−dc converter into a single power processing stage as shown in Figure 46.



**Figure 46. Single Stage Power Converter**

This approach significantly reduces the component count. The NCL30001 based solution requires only one each of MOSFET, magnetic element, output rectifier (low voltage) and output capacitor (low voltage). In contrast, the 2−stage solution requires two or more of the above−listed components. Elimination of certain high−voltage components (e.g. high voltage capacitor and high voltage PFC diode) has significant impact on the system design. The resultant cost savings and reliability improvement are often worth the effort of designing a new converter.

### **Single PFC Stage**

While the single stage offers certain benefits, it is important to recognize that it is not a recommended solution for all requirements. The following three limitations apply to the single stage approach:

- The output voltage ripple will have a 2x line frequency component (120 Hz for North American applications) that can not be eliminated easily. The cause of this ripple is the elimination of the energy storage element that is typically the boost output capacitor in the 2−stage solution. The only way to reduce the ripple is to increase the output filter capacitance. The required value of capacitance is inversely proportional to the output voltage. Normally the presence of this ripple is not a issue for most LED lighting applications.
- The hold−up time will not be as good as the 2−stage approach – again due to the lack of an intermediate energy storage element.
- In a single stage converter, one FET processes all the power – that is both a benefit and a limitation as the stress on that main MOSFET is relatively higher. Similarly, the magnetic component (flyback transformer/inductor) can not be optimized as well as in the 2−stage solution. As a result, potentially higher leakage inductance induces higher voltage spikes (like the one shown in Figure 47) on the MOSFET drain. This may require a MOSFET with a higher voltage

rating compared to similar dc−input flyback applications.



**Figure 47. Typical Drain Voltage Waveform of a Flyback Main Switch**

There are two methods to clamp the voltage spike on the main switch, a resistor−capacitor−diode (RCD) clamp or a transient voltage suppressor (TVS).



Both methods result in dissipation of the leakage energy in the clamping circuits – the dissipation is proportional to  $LI<sup>2</sup>$  where L is the leakage inductance of the transformer and I is the peak of the switch current at turn−off. An RCD snubber is simple and has the lowest cost, but constantly dissipates power. A TVS provides good voltage clamping at a slightly higher cost and dissipates power only when the drain voltage exceeds the voltage rating of the TVS.

Other features found in the NCL30001 include a high voltage startup circuit, voltage feedforward, brown out detector, internal overload timer, latch input and a high accuracy multiplier.

### **NCL30001 PFC Loop**

The NCL30001 incorporates a modified version of average current mode control used for achieving the unity power factor. The PFC section includes a variable reference generator, a low frequency voltage regulation error amplifier (AC error AMP), ramp compensation (Ramp Comp) and current shaping network. These blocks are shown in the lower portion of the bock diagram (Figure 45).

The inputs to the reference generator include feedback signal (FB), scaled AC input signal (AC\_IN) and feedforward input ( $V_{FF}$ ). The output of the reference generator is a rectified version of the input sine−wave scaled by the FB and  $V_{FF}$  values. The reference amplitude is proportional to the FB and inversely proportional to the square of the  $V_{FF}$ . This, for higher load levels and/or lower input voltage, the signal would be higher.

The function of the AC error amp is to force the average current output of the current sense amplifier to match the reference generator output. The output of the AC error amplifier is compensated to prevent response to fast events. This output  $(V<sub>error</sub>)$  is fed into the PWM comparator through a reference buffer. The PWM comparator sums the V<sub>error</sub> and the instantaneous current and compares it to a 4.0 V threshold to provide the desired duty cycle control. Ramp compensation is also added to the input signal to allow CCM operation above 50% duty cycle.

#### **High Voltage Startup Circuit**

The NCL30001 internal high voltage startup circuit eliminates the need for external startup components and provides a faster startup time compared to an external startup resistor. The startup circuit consists of a constant current source that supplies current from the HV pin to the supply capacitor on the  $V_{CC}$  pin (C<sub>CC</sub>). The startup current  $(I<sub>start</sub>)$  is typically 5.5 mA.

The DRV driver is enabled and the startup current source is disabled once the  $V_{CC}$  voltage reaches  $V_{CC(on)}$ , typically 15.4 V. The controller is then biased by the  $V_{CC}$  capacitor. The drivers are disabled if  $V_{CC}$  decays to its minimum operating threshold  $(V_{CC(off)})$  typically 10.2 V. Upon reaching  $V_{CC(off)}$  the gate driver is disabled. The  $V_{CC}$ capacitor should be sized such  $V_{CC}$  is kept above  $V_{CC(off)}$ while the auxiliary voltage is building up. Otherwise, the system will not start.

The controller operates in double hiccup mode while in overload or  $V_{CC(off)}$ . A double hiccup fault disables the drivers, sets the controller in a low current mode and allows  $V_{\rm CC}$  to discharge to  $V_{\rm CC(off)}$ . This cycle is repeated twice to minimize power dissipation in external components during a fault event. Figure 50 shows double hiccup mode operation. A soft−start sequence is initiated the second time  $V_{CC}$  reaches  $V_{CC(on)}$ . If the controller is latched upon reaching  $V_{CC(on)}$ , the controller stays in hiccup mode. During this mode,  $V_{CC}$  never drops below  $V_{CC(reset)}$ , the controller logic reset level. This prevents latched faults to be cleared unless power to the controller is completely removed (i.e. unplugging the supply from the AC line).



**Figure 50. VCC Double Hiccup Operation with a Fault Occurring while the Startup Circuit is Disabled**

An internal supervisory circuit monitors the  $V_{CC}$  voltage to prevent the controller from dissipating excessive power if the  $V_{CC}$  pin is accidentally grounded. A lower level current source ( $I_{inhibit}$ ) charges C<sub>CC</sub> from 0 V to V<sub>inhibit</sub>, typically 0.85 V. Once  $V_{CC}$  exceeds  $V_{inhibit}$ , the startup current source is enabled. This behavior is illustrated in Figure 51. This slightly increases the total time to charge  $V_{CC}$ , but it is generally not noticeable.



**Figure 51. Startup Current at Various V<sub>CC</sub> Levels** 

The rectified ac line voltage is provided to the power stage to achieve accurate PFC. Filtering the rectified ac line voltage with a large bulk capacitor distorts the PFC in a single stage PFC converter. A peak charger is needed to bias the HV pin as shown in Figure 52. Otherwise, the HV pin follows the ac line and the startup circuit is disabled every time the ac line voltage approaches  $0$  V. The  $V_{CC}$  capacitor is sized to bias the controller during power up.



**Figure 52. Peak charger**

The startup circuit is rated at a maximum voltage of 500 V. Power dissipation should be controlled to avoid exceeding the maximum power dissipation of the controller. If dissipation on the controller is excessive, a resistor can be placed in series with the HV pin. This will reduce power dissipation on the controller and transfer it to the series resistor.

#### **Drive Output**

DRV has a source resistance of 10.8  $\Omega$  (typical) and a sink resistance of 8.0  $\Omega$  (typical). The driver is enabled once  $\rm V_{CC}$ reaches  $V_{CC(on)}$  and there are no faults present. They are disabled once  $V_{CC}$  discharges to  $V_{CC(off)}$ . The high current drive capability of DRV may generate voltage spikes during switch transitions due to parasitic board inductance. Shortening the connection length between the driver and the load and using wider connections will reduce inductance−induced spikes.

### **AC Error Amplifier and Buffer**

The AC error amplifier (EA) shapes the input current into a high quality sine wave by forcing the filtered input current to follow the output of the reference generator. The output of the reference generator is a full wave rectified ac signal

and it is applied to the non inverting input of the EA. The filtered input current,  $I_{in}$ , is the current sense signal at the ISpos pin multiplied by the current sense amplifier gain. It is applied to the inverting input of the AC EA.

The AC EA is a transconductance amplifier. A transconductance amplifier generates an output current proportional to its differential input voltage. This amplifier has a nominal gain of 100  $\mu$ S (or 0.0001 A/V). That is, an input voltage difference of 10 mV causes the output current to change by  $1.0 \mu A$ . The AC EA has typical source and sink currents of  $70 \mu A$ .

The filtered input current is a high frequency signal. A low frequency pole forces the average input current to follow the reference generator output. A pole-zero pair is created by placing a  $(R_{COMP})$  and capacitor  $(C_{COMP})$  series combination at the output of the AC EA. The AC COMP pin provides access to the AC EA output.

The output of the AC EA is inverted and converted into a current using a second transconductance amplifier. The output of the inverting transconductance amplifier is VACEA(buffer). Figure 53 shows the circuit schematic of the AC EA buffer. The AC EA buffer output current,  $I_{\text{ACEA(out)}}$ , is given by Equation 1.



**Figure 53. AC EA Buffer Amplifier**

$$
I_{ACEA(out)} = \left(\frac{2.8 - V_{ACEA}}{37.33k}\right) \cdot 4 \quad \text{(eq. 1)}
$$

The voltage at the PWM non-inverting input is determined by  $I_{\text{ACEA(out)}}$ , the instantaneous switch current along and the ramp compensation current. DRV is terminated once the voltage at the PWM non-inverting input reaches 4 V.

#### **Current Sense Amplifier**

A voltage proportional to the main switch current is applied to the current sense input, IS<sub>POS</sub>. The current sense

amplifier is a wide bandwidth amplifier with a differential input. The current sense amplifier has two outputs, PWM Output and IAVG Output. The PWM Output is the instantaneous switch current which is filtered by the internal leading edge blanking (LEB) circuitry prior to applying it to the PWM Comparator non inverting input. The second output is a filtered current signal resembling the average value of the input current. Figure 54 shows the internal architecture of the current sense amplifier.



Caution should be exercised when designing a filter between the current sense resistor and the IS<sub>POS</sub> input, due to the low impedance of this amplifier. Any series resistance due to a filter creates a voltage offset  $(V_{OS})$  due to its input bias current, CAIbias. The input bias current is typically 60  $\mu$ A. The voltage offset is given by Equation 2.

$$
V_{OS} = CA_{Ibias} \cdot R_{external}
$$
 (eq. 2)

The offset adds a positive offset to the current sense signal. The ac error amplifier will then try to compensate for the average output current which appears never to go to zero and cause additional zero crossing distortion.

A voltage proportional to the main switch current is applied to the  $IS<sub>POS</sub>$  pin. The  $IS<sub>POS</sub>$  pin voltage is converted into a current,  $i_1$ , and internally mirrored. Two internal currents are generated,  $I_{CS}$  and  $I_{AVG}$ .  $I_{CS}$  is a high frequency signal which is a replica of the instantaneous switch current. IAVG is a low frequency signal. The relationship between  $V_{\text{ISPOS}}$  and  $I_{\text{CS}}$  and  $I_{\text{AVG}}$  is given by Equation 3.

$$
I_{CS} = I_{IN} = \frac{V_{ISPOS}}{4k}
$$
 (eq. 3)

The PWM Output delivers current to the positive input of the PWM input where it is added to the AC EA and ramp compensation signal.

The  $I_{AVG}$  Output generates a voltage signal to a buffer amplifier. This voltage signal is the product of IAVG and an external R<sub>IAVG</sub> resistor filtered by the capacitor on the I<sub>AVG</sub> pin,  $C_{IAVG}$ . The pole frequency,  $f<sub>P</sub>$ , set by  $C_{IAVG}$  should be significantly below the switching frequency to remove the high frequency content. But, high enough to not to cause significant distortion to the input full wave rectified sinewave waveform. A properly filtered average current signal has twice the line frequency. Equation 4 shows the relationship between C<sub>IAVG</sub> (in nF) and *f*<sub>P</sub> (in kHz).

$$
C_{IAVG} = \frac{1}{2 \cdot \pi \cdot R_{IAVG} \cdot f_P}
$$
 (eq. 4)

The gain of the low frequency current buffer is set by the resistor at the  $I_{AVG}$  pin,  $R_{IAVG}$ .  $R_{IAVG}$  sets the scaling factor between the primary peak and primary average currents. The gain of the current sense amplifier,  $A_{CA}$ , is given by Equation 5.

$$
A_{CA} = \frac{H|_{AVG}}{4k}
$$
 (eq. 5)

The current sense signal is prone to leading edge spikes during the switch turn on due to parasitic capacitance and inductance. This spike may cause incorrect operation of the PWM Comparator. The NCL30001 incorporates LEB circuitry to block the first 200 ns (typical) of each current pulse. This removes the leading edge spikes without filtering the current signal waveform.

#### **Oscillator**

The oscillator controls the switching frequency, *f*, the jitter frequency and the gain of the multiplier. The oscillator ramp is generated by charging the timing capacitor on the CT Pin,  $C_T$ , with a 200  $\mu$ A current source. This current source is tightly controlled during manufacturing to achieve a controlled and repeatable oscillator frequency. The current source turns off and  $C_T$  is immediately discharged with a pull down transistor once the oscillator ramp reaches its peak voltage,  $V_{CT(peak)}$ , typically 4.0 V. The pull down transistor turns off and the charging current source turns on once the oscillator ramp reaches its valley voltage,  $V_{CT(vallev)}$ . Figure 55 shows the resulting oscillator ramp and control circuitry.



The relationship between the oscillator frequency in kHz and timing capacitor in pF is given by Equation 6.

$$
C_T = \frac{47000}{f}
$$
 (eq. 6)

A low frequency oscillator modulates the switching frequency, reducing the controller EMI signature and allowing the use of a smaller EMI filter. The frequency modulation or jitter is typically ±6.8% of the oscillator frequency.

#### **Output Overload**

The Feedback Voltage, V<sub>FB</sub>, is directly proportional to the output power of the converter. An internal 6.7  $k\Omega$  resistor pulls−up the FB voltage to the internal 6.5 V reference. An external optocoupler pulls down the FB voltage to regulate the output voltage of the system. The optocoupler is off during power up and output overload conditions allowing the FB voltage to reach its maximum level.

The NCL30001 monitors the FB voltage to detect an overload condition. A typical startup time of a single PFC stage converter is around 100 ms. If the converter is out of regulation (FB voltage exceeds 5.0 V) for more that 160 ms (typical) the drivers are disabled and the controller enters the double hiccup mode to reduce the average power dissipation. A new startup sequence is initiated after the double hiccup is complete. This protection feature is critical to reduce power during an output short condition.

#### **Soft−Skip Cycle Mode**

The FB voltage reduces as the output power demand of the converter reduces. Once  $V_{FB}$  drops below the skip threshold,  $V_{SSKIP}$ , 410 mV (typical) the driver is disabled. The skip comparator hysteresis is typically 90 mV.

The converter output voltage starts to decay because no additional output power is delivered. As the output voltage decreases the feedback voltage increases to maintain the output voltage in regulation. This mode of operation is known as skip mode. The skip mode frequency is dependent of load loop gain and output capacitance and can create audible noise due to mechanical resonance in the transformer and snubber capacitor. A proprietary Soft−Skip mode reduces audible noise by slowly increasing the primary peak current until it reaches its maximum value. The minimum skip ramp period,  $t_{S\text{SKIP}}$ , is 2.5 ms. Figure 56 shows the relationship between  $V_{FB}$ ,  $V_{SSKIP}$  and the primary current.



**Figure 56. Soft−Skip Operation**

Skip mode operation is synchronized to the ac line voltage. The NCL30001 disables Soft−Skip when the rectified ac line voltage drops to its valley level. This ensures the primary current always ramp up reducing audible noise. A skip event occurring as the ac line voltage is decreasing, causes the primary peak current to ramp down instead of ramp up. Once the skip period is over the primary current is only determined by the ac line voltage. A Soft−Skip event terminates once the AC−IN pin voltage decreases below

260 mV. A new Soft−Skip period starts once the voltage on the AC−IN pin increases to 260 mV.

An increase in output load current terminates a Soft−Skip event. A transient load detector terminates a Soft−Skip period once  $V_{FB}$  voltage exceeds  $V_{SSKIP}$  (1.75 V nominal). This ensures the required output power is delivered during a load transient and the output voltage does not fall out of regulation. Figure 57 shows the relationship between Soft−Skip and the transient load detector.



**Figure 57. Load transient during Soft−Skip**

The output of the Soft−Skip Comparator is or−ed with the PWM Comparator output to control the duty ratio. The Soft−Skip Comparator controls the duty ratio in skip mode and the PWM Comparator controls the duty cycle during normal operation. In skip mode, the non−inverting input of the Soft−Skip Comparator exceeds 4 V, disabling the drivers. As the FB voltage increases, the voltage at the non−inverting input is ramp down from 4 V to 0.2 V to enable the drivers.

### **Multiplier and Reference Generator**

The NCL30001 uses a multiplier to regulate the average output power of the converter. This controller uses a proprietary concept for the multiplier used within the reference generator. This innovative design allows greatly improved accuracy compared to a conventional linear analog multiplier. The multiplier uses a PWM switching circuit to create a scalable output signal, with a very well defined gain.

The output of the multiplier is the ac-reference signal. The ac-reference signal is used to shape the input current. The multiplier has three inputs, the error signal from an external error amplifier ( $V_{FB}$ ), the full wave rectified ac input  $(AC_IN)$  and the feedforward input  $(V_{FF})$ .

The FB signal from an external error amplifier circuit is applied to the  $V_{FB}$  pin via an optocoupler or other isolation circuit. The FB voltage is converted to a current with a V-I