## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## NCP1124, NCP1126, NCP1129

## High Voltage Switcher for Offline Power Supplies

The NCP112x products integrates a fixed-frequency peak current mode controller with a low on-resistance, 650 V MOSFET. Available in a PDIP-7 package, the NCP112x offers a high level of integration, including soft-start, frequency-jittering, short-circuit protection, thermal shutdown protection, frequency foldback mode and skip-cycle to reduce power consumption in light load condition, peak current mode control with adjustable internal ramp compensation and adjustable peak current set point.

During nominal load operation, the part switches at one of the available frequencies ( 65 or 100 kHz ). When the output power demand diminishes, the IC automatically enters frequency foldback mode and provides excellent efficiency at light loads. When the power demand reduces further, it enters into a skip mode to reduce the standby consumption down to no load condition.

Protection features include: a timer to detect an overload or a short-circuit event with auto-recovery or latch protection, and a built-in $\mathrm{V}_{\mathrm{CC}}$ overvoltage protection.

The switcher also provides a jittered 65 kHz or 100 kHz switching frequency to improve the EMI.

## Features

- Built-in $650 \mathrm{~V}, 1$ A MOSFET with $\mathrm{R}_{\mathrm{DS}(\text { on })}$ of $8.6 \Omega$ for NCP1124
- Built-in $650 \mathrm{~V}, 1.8$ A MOSFET with $\mathrm{R}_{\mathrm{DS}(\text { on })}$ of $5.4 \Omega$ for NCP1126
- Built-in $650 \mathrm{~V}, 5.5$ A MOSFET with $\mathrm{R}_{\mathrm{DS}(o n)}$ of $2.1 \Omega$ for NCP1129
- Fixed-Frequency 65 or 100 kHz Current Mode Control with

Adjustable Internal Ramp Compensation

- Adjustable Current Limit with External Resistor
- Frequency Foldback Down to 26 kHz and Skip-Cycle for Light Load Efficiency
- Frequency Jittering for EMI Improvement
- Less than 100 mW Standby Power @ High Line
- EPS 2.0 Compliant
- 7-Pin Package Provides Creepage Distance
- These are Pb -Free Devices

ON Semiconductor ${ }^{\text {® }}$
www.onsemi.com
MARKING DIAGRAMS

ORDERING INFORMATION
See detailed ordering and shipping information on page 17 of this data sheet.

Table 1. OUTPUT POWER TABLE (Note 1)

| Product | 230 Vac $\pm \mathbf{1 5 \%}$ (Note 4) |  | $85-265$ Vac |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Adapter (Note 2) | Peak or Open Frame (Note 3) | Adapter (Note 2) | Peak or Open Frame (Note 3) |
| NCP1124 | 12 W | 27 W | 6 W | 14 W |
| NCP1126 | 15 W | 32 W | 10 W | 17 W |
| NCP1129 | 28 W | 43 W | 20 W | 26.5 W |

1. 12 V output voltage with 135 V reflected output voltage
2. Typical continuous power in a non-ventilated enclosed adaptor measured at $50^{\circ} \mathrm{C}$ ambient temperature.
3. Maximum practical continuous power in an open-frame design at $50^{\circ} \mathrm{C}$ ambient temperature
4. $230 \mathrm{~V}_{\mathrm{AC}}$ or $115 \mathrm{~V}_{\mathrm{AC}}$ with voltage doubler.


Table 2. PIN FUNCTION DESCRIPTION

| Pin No. | Pin Name | Pin Description |
| :---: | :---: | :--- |
| 1 | VCC | This pin is connected to an external auxiliary voltage and supplies the controller. When above a certain <br> level, the part fully latches off. |
| 2 | FB | Feedback input. Hooking an optocoupler collector to this pin will allow regulation. |
| 3 | CS | This pin monitors the primary peak current but also offers a means to introduce ramp compensation. |
| 4 | Source | Source of the internal MOSFET. This pin is typically connected to the source of a grounded sense resistor. |
| 5 | Drain | The drain of the internal MOSFET. These pins connect to the transformer terminal and can withstand up to <br> 650 V. |
| 6 | Drain | Removed for creepage distance. |
| 7 | - | Ground reference. |
| 8 | GND |  |

Table 3. OPTIONS

| Switcher | Package | Frequency | Short-Circuit Protection |
| :--- | :--- | :--- | :---: |
| NCP1124AP65G | PDIP-7 | 65 kHz | Latch |
| NCP1124BP65G | PDIP-7 | 65 kHz | Auto-Recovery |
| NCP1124AP100G | PDIP-7 | 100 kHz | Latch |
| NCP1124BP100G | PDIP-7 | 100 kHz | Auto-Recovery |
| NCP1126AP65G | PDIP-7 | 65 kHz | Latch |
| NCP1126BP65G | PDIP-7 | 65 kHz | Auto-Recovery |
| NCP1126AP100G | PDIP-7 | 100 kHz | Latch |
| NCP1126BP100G | PDIP-7 | 100 kHz | Auto-Recovery |
| NCP1129AP65G | PDIP-7 | 65 kHz | Latch |
| NCP1129BP65G | PDIP-7 | 65 kHz | Auto-Recovery |
| NCP1129AP100G | PDIP-7 | 100 kHz | Latch |
| NCP1129BP100G | PDIP-7 | 100 kHz | Auto-Recovery |



Figure 2. Functional Block Diagram

Table 4. MAXIMUM RATINGS (Note 5)

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Drain Input Voltage (Referenced to Source Terminal) NCP112x | $V_{\text {Drain }}$ | -0.3 to 650 | V |
| Drain Maximum Pulsed Current NCP1129 <br> $\left(10\right.$ us Single Pulse, $\left.\mathrm{T}_{J}=25^{\circ} \mathrm{C}\right)$ NCP1126 <br>  NCP1124 | IDM | $\begin{aligned} & \hline 27 \\ & 11 \\ & 7 \end{aligned}$ | A |
| $\begin{array}{lr}\text { Single Pulse Avalanche Energy } & \text { NCP1126, NCP1129 } \\ \text { NCP1124 }\end{array}$ | $\mathrm{E}_{\text {AS }}$ | $\begin{aligned} & 96 \\ & 60 \end{aligned}$ | mJ |
| Supply Input Voltage | $\mathrm{V}_{\text {CC(MAX }}$ | -0.3 to 35 | V |
| Current Sense Input Voltage | $\mathrm{V}_{\text {CS }}$ | -0.3 to 10 | V |
| Feedback Input Voltage | $\mathrm{V}_{\mathrm{FB}}$ | -0.3 to 10 | V |
| Operating Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 2 \mathrm{Oz} \mathrm{Cu}, 600 \mathrm{~mm}^{2}$ Printed Circuit Copper Clad) | $\mathrm{P}_{\mathrm{D}}$ | 1.5 | W |
| Thermal Resistance, Junction to Ambient 2 Oz Cu Printed Circuit Copper Clad Low Conductivity (Note 6) High Conductivity (Note 7) | $\mathrm{R}_{\text {өJA }}$ | $\begin{gathered} 128 \\ 78 \end{gathered}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ESD Capability (Note 8) Human Body Model ESD Capability per JEDEC JESD22-A114F. Machine Model ESD Capability per JEDEC JESD22-A115C. Charged-Device Model ESD Capability per JEDEC JESD22-C101E. |  | $\begin{gathered} 2000 \\ 200 \\ 500 \end{gathered}$ | V |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
5. This device contains Latch-Up protection and exceeds $\pm 100 \mathrm{~mA}$ per JEDEC Standard JESD78.
6. Low Conductivity Board. As mounted on $40 \times 40 \times 1.5 \mathrm{~mm}$ FR4 substrate with a single layer of $50 \mathrm{~mm}^{2}$ of 2 oz copper trances and heat spreading area. As specified for a JEDEC 51 low conductivity test PCB. Test conditions were under natural convection of zero air flow.
7. High Conductivity Board. As mounted on $40 \times 40 \times 1.5 \mathrm{~mm}$ FR4 substrate with a single layer of $600 \mathrm{~mm}^{2}$ of 2 oz copper trances and heat spreading area. As specified for a JEDEC 51 high conductivity test PCB. Test conditions were under natural convection of zero air flow.
8. The Drain pins ( 5 and 6 ), are rated to the maximum voltage of the device, or 650 V .

Table 5. ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |


| Supply Voltage Startup Threshold Minimum Operating Voltage Operating Hysteresis | $V_{C C}$ increasing <br> $V_{C C}$ decreasing <br> $\mathrm{V}_{\mathrm{CC} \text { (on) }}-\mathrm{V}_{\mathrm{CC} \text { (off) }}$ | $\mathrm{V}_{\mathrm{CC} \text { (on) }}$ <br> $V_{C C(o f f)}$ <br> $\mathrm{V}_{\mathrm{CC}}(\mathrm{HYS})$ | $\begin{gathered} 15.75 \\ 7.75 \\ 6.0 \end{gathered}$ | $\begin{aligned} & 17 \\ & 8.5 \end{aligned}$ | $\begin{gathered} 20 \\ 9.25 \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ Overvoltage Protection Threshold |  | $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ | 26.3 | 28 | 29.3 | V |
| $\mathrm{V}_{\text {cc }}$ Overvoltage Protection Filter Delay |  | tovp(delay) | - | 26 | - | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {CC }}$ Clamp Voltage in Latch Mode | $\mathrm{I}_{\mathrm{CC}}=500 \mu \mathrm{~A}$ | Vzener | 5 | 6.2 | 7.15 | V |
| Supply Current Startup Current Skip Current Operating Current at 65 kHz Operating Current at 100 kHz | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { on })}-0.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\text {skip }}-0.1 \mathrm{~V} \\ \mathrm{I}_{\mathrm{FB}}=50 \mu \mathrm{~A}, \mathrm{f}_{\mathrm{SW}}=65 \mathrm{kHz} \\ \mathrm{I}_{\mathrm{FB}}=50 \mu \mathrm{~A}, \mathrm{f}_{\mathrm{SW}}=100 \mathrm{kHz} \end{gathered}$ | $I_{C C 1}$ <br> ICC2 <br> ${ }^{\text {CCC3 }}$ <br> $\mathrm{I}_{\mathrm{CC}}$ | - | $\begin{gathered} - \\ 700 \\ 1900 \\ 3300 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ 900 \\ 3100 \\ 4000 \end{gathered}$ | $\mu \mathrm{A}$ |
| Current Consumption in Latch Mode | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | ${ }^{\text {CCC(latch }}$ | 42 | - | - | $\mu \mathrm{A}$ |

POWER SWITCH CIRCUIT

| Off-State Leakage Current |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, \mathrm{V}_{\text {Drain }}=650 \mathrm{~V}$ | $\mathrm{I}_{\text {Drain(off) }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Breakdown Voltage |  | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}, \mathrm{I}_{\text {Drain }}=250 \mu \mathrm{~A}, \mathrm{~V}_{\text {FB }}=0 \mathrm{~V}$ | $\mathrm{V}_{\text {BR(DSS }}$ | 650 | - | - | V |
| ON State Resistance | NCP1129 <br> NCP1126 <br> NCP1124 | $\begin{gathered} \mathrm{I}_{\text {Drain }}=100 \mathrm{~mA} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~T}_{J}=125^{\circ} \mathrm{C} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~T}_{J}=125^{\circ} \mathrm{C} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, T_{J}=25^{\circ} \mathrm{C} \\ V_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~T}_{J}=125^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  | $\begin{gathered} 2.1 \\ - \\ 5.4 \\ - \\ 9.0 \end{gathered}$ | $\begin{gathered} 2.75 \\ 5.0 \\ 7.7 \\ 13.1 \\ 13.2 \\ 23.5 \end{gathered}$ | $\Omega$ |
| Output Capacitance | NCP1129 NCP1126 NCP1124 | $\begin{aligned} & V_{D S}=25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | Coss | - | $\begin{aligned} & 67.3 \\ & 29.2 \\ & 16.5 \end{aligned}$ | - | pF |
| Switching Characteristics NCP1124 <br> NCP1126 <br> NCP1129 | Rise Time <br> Fall Time <br> Rise Time <br> Fall Time <br> Rise Time <br> Fall Time | $\begin{gathered} \left(\mathrm{V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{Drain}}=1 \mathrm{~A},\right. \\ \left.\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{Rg}_{\mathrm{g}}=4.7 \Omega\right) \\ \left(\mathrm{V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{Drain}}=1.8 \mathrm{~A},\right. \\ \left.\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=4.7 \Omega\right) \\ \left(\mathrm{V}_{\mathrm{DS}}=325 \mathrm{~V}, \mathrm{I}_{\mathrm{Drain}}=5.5 \mathrm{~A},\right. \\ \left.\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{g}}=4.7 \Omega\right) \end{gathered}$ | $t_{r}$ $t_{f}$ $t_{r}$ $t_{f}$ $t_{r}$ $t_{f}$ | - - - - - | $\begin{aligned} & 4.25 \\ & 9.32 \\ & 7.44 \\ & 5.94 \\ & 7.54 \\ & 5.94 \end{aligned}$ | - - - - - | ns |

CURRENT SENSE

| Current Sense Voltage Threshold | $\mathrm{V}_{\mathrm{CS}}$ increasing, $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ <br> $\mathrm{V}_{\mathrm{CS}}$ increasing | $\mathrm{V}_{\mathrm{ILIM}} 1$ <br> VILIM2 | $\begin{aligned} & 730 \\ & 720 \end{aligned}$ | $\begin{aligned} & \hline 785 \\ & 800 \end{aligned}$ | $\begin{aligned} & \hline 840 \\ & 880 \end{aligned}$ | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle by Cycle Current Sense Propagation Delay <br> NCP1129 NCP1126 NCP1124 | $\mathrm{V}_{\mathrm{CS}} \mathrm{dv} / \mathrm{dt}=1 \mathrm{~V} / \mathrm{us}$, measured from $\mathrm{V}_{\text {ILIM1 }}$ to DRV falling edge | ${ }^{\text {t }}$ SS(delay) | - | $\begin{aligned} & 100 \\ & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 150 \\ & 150 \end{aligned}$ | ns |
| Cycle by Cycle Leading Edge Blanking Duration |  | ${ }^{\text {t Cs(LEB) }}$ | - | 320 | 400 | ns |

INTERNAL OSCILLATOR

| Oscillation Frequency | 65 kHz Version <br> 100 kHz Version | $\mathrm{f}_{\mathrm{OSC} 1}$ <br> $\mathrm{f}_{\mathrm{SC} 2}$ | 61 <br> 92 | 65 <br> 100 | 71 <br> 108 | kHz |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Duty Ratio |  | $\mathrm{D}_{\text {MAX }}$ | 78 | 80 | 82 | $\%$ |
| Frequency Jittering in Percentage of fosc |  | $\mathrm{f}_{\mathrm{j} \text { itter }}$ | - | $\pm 5$ | - | $\%$ |

Table 5. ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FEEDBACK SECTION |  |  |  |  |  |  |
| Internal Pull-up Resistor |  | $\mathrm{R}_{\text {up }}$ | - | 13 | - | $\mathrm{k} \Omega$ |
| Equivalent ac resistor from FB to GND |  | $\mathrm{R}_{\text {eq }}$ | - | 15 | - | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\mathrm{FB}}$ to Internal Current Setpoint Division Ratio |  | $I_{\text {ratio }}$ | - | 4 | - | - |
| Feedback Voltage Below Which the Peak Current is Frozen |  | $\mathrm{V}_{\mathrm{FB} \text { (freeze) }}$ | 0.85 | 1 | 1.15 | V |

FREQUENCY FOLDBACK

| Frequency Foldback Level on the FB | $47 \%$ of maximum peak current | $\mathrm{V}_{\text {FB(fold) }}$ | 1.35 | 1.5 | 1.78 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Transition Frequency Below Which <br> Skip-Cycle occurs |  | $\mathrm{f}_{\text {trans }}$ | 22 | 26 | 30 | kHz |
| Feedback voltage level when <br> Frequency Foldback ends | $\mathrm{f}_{\mathrm{SW}}=\mathrm{f}_{\mathrm{MIN}}$ | $\mathrm{V}_{\text {FB(fold,end) }}$ | 410 | 450 | 490 | mV |
| Skip-Cycle Level Voltage on The FB pin |  | $\mathrm{V}_{\text {skip }}$ | 360 | 400 | 440 | mV |
| Hysteresis on The Skip Comparator |  | $\mathrm{V}_{\text {skip(HYS) }}$ | - | 40 | - | mV |

FAULT PROTECTION

| Soft-Start Period | Measured from $1^{\text {st }}$ drive pulse to $V_{C S}=V_{\text {ILIM }}$ | tsstart | - | 4.0 | - | ms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overload Fault Timer | $\mathrm{V}_{\mathrm{CS}}=\mathrm{V}_{\text {ILIM }}$ | tovLD | 35 | 50 | 65 | ms |

TEMPERATURE MANAGEMENT

| Temperature Shutdown | (Note 9) | TSD | 130 | - | - |
| :--- | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |
| Hysteresis | Guaranteed by Design |  | - | 20 | - |
| ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
9. The value is not subjected to production test - verified by design/characterization. The thermal shutdown temperature refers to the junction temperature of the controller.


Figure 3. NCP1124 ICC2 vs. Junction Temperature


Figure 5. NCP1126 $\mathrm{I}_{\mathrm{CC} 2}$ vs. Junction Temperature


Figure 7. NCP1129 I CC 2 vs. Junction Temperature


Figure 4. NCP1124 ICC3 vs. Junction Temperature


Figure 6. NCP1126 $\mathrm{I}_{\mathrm{CC} 3}$ vs. Junction Temperature


Figure 8. NCP1129 $\mathrm{I}_{\mathrm{CC} 3}$ vs. Junction Temperature


Figure 9. NCP1124 $\mathrm{I}_{\mathrm{CC}(\text { latch })}$ vs. Junction Temperature


Figure 11. NCP1126 $\mathrm{I}_{\mathrm{CC}(\text { latch })}$ vs. Junction Temperature


Figure 13. NCP1129 $\mathbf{I C C}_{\text {(latch) }}$ vs. Junction Temperature


Figure 10. NCP1124 VILIM Vs. Junction Temperature


Figure 12. NCP1126 VILIM vs. Junction Temperature


Figure 14. NCP1129 VILIM vs. Junction Temperature

TYPICAL CHARACTERISTICS


Figure 15. NCP1124 $\mathrm{V}_{\text {freeze }}$ vs. Junction Temperature


Figure 17. NCP1126 $\mathrm{V}_{\text {treeze }}$ vs. Junction Temperature


Figure 19. NCP1129 $\mathrm{V}_{\text {freeze }}$ vs. Junction Temperature


Figure 16. NCP1124 $\mathrm{V}_{\text {fold }}$ vs. Junction Temperature


Figure 18. NCP1126 $\mathrm{V}_{\text {fold }}$ vs. Junction Temperature


Figure 20. NCP1129 $\mathrm{V}_{\text {fold }}$ vs. Junction Temperature


Figure 21. NCP1124 fosc vs. Junction Temperature


Figure 23. NCP1126 fosc vs. Junction Temperature


Figure 25. NCP1129 fosc vs. Junction Temperature

Figure 22. NCP1124 $\mathrm{V}_{\mathrm{CC}}$ (OVP) vs. Junction Temperature


Figure 24. NCP1126 $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ Vs. Junction Temperature


Figure 26. NCP1129 VCC(OVP) Vs. Junction Temperature

TYPICAL CHARACTERISTICS


Figure 27. NCP1124 $\mathrm{V}_{\text {BR(DSS) }}$ vs. Junction Temperature


Figure 29. NCP1126 $\mathrm{V}_{\mathrm{BR}(\mathrm{DSS})}$ vs. Junction Temperature


Figure 31. NCP1129 $\mathrm{V}_{\mathrm{BR}(\mathrm{DSS})}$ vs. Junction Temperature


Figure 28. NCP 1124 R $_{\text {DS(on) }}$ vs. Junction Temperature


Figure 30. NCP 1126 R $_{\text {DS(on) }}$ vs. Junction Temperature


Figure 32. NCP $1129 \mathrm{R}_{\mathrm{DS}(\text { on })}$ vs. Junction Temperature

## NCP1124, NCP1126, NCP1129

TYPICAL CHARACTERISTICS


Figure 33. NCP1124 - Drain Current vs. Drain-to-Source Voltage


Figure 34. NCP1124 - Capacitance Variation

$V_{\text {DS }}$, DRAIN-TO-SOURCE VOLTAGE (V)
Figure 35. NCP1126 - Drain Current vs. Drain-to-Source Voltage


Figure 37. NCP1129 - Drain Current vs. Drain-to-Source Voltage


- $\mathrm{V}_{\mathrm{DS}}$, DRAIN-TO-SOURCE VOLTAGE (V)

Figure 36. NCP1126 - Capacitance Variation


- $\mathrm{V}_{\mathrm{DS}}$, DRAIN-TO-SOURCE VOLTAGE (V)

Figure 38. NCP1129 - Capacitance Variation

## APPLICATION INFORMATION

## Introduction

The NCP112x family integrates a high-performance current-mode controller with a 650 V MOSFET, which considerably simplifies the design of a compact and reliable switch mode power supply (SMPS). This component represents the ideal candidate where low part-count and cost effectiveness are the key parameters. The NCP112x brings most necessary functions needed in today's modern power supply designs, with several enhancements such as $\mathrm{V}_{\mathrm{CC}}$ OVP, adjustable slope compensation, frequency jittering, frequency foldback, skip cycle, etc.

- Current-mode operation with adjustable internal ramp compensation: Sub-harmonic oscillations in peak current mode control can be eliminated by the adjustable internal ramp compensation when the duty ratio is larger than 0.5.
- Frequency foldback capability: When the load current drops, the controller responds by reducing the primary peak current. When the peak current reaches the skip peak current level, the NCP112x enter skip operation to reduce the power consumption.
- Internal soft-start: a soft-start precludes the main power switch from being stressed upon start-up. In this switcher, the soft-start is internally fixed to 4 ms . Soft-start is activated when a new startup sequence occurs or during an auto-recovery hiccup.
- Latched OVP on $\mathbf{V}_{\mathbf{C C}}$ : When the $\mathrm{V}_{\mathrm{CC}}$ exceeds 28 V typical, the drive signal is disabled and the part latches off. When the user cycles the $\mathrm{V}_{\mathrm{CC}}$ down, the circuit is reset and the part enters a new start up sequence.
- Short-circuit protection: short-circuit and especially over-load protections are difficult to implement when a strong leakage inductance between the auxiliary and the power windings affects the transformer (the aux winding level does not properly collapse in presence of an output short). Every time the internal 0.8 V maximum peak current limit is activated, an error flag is asserted and an internal timer starts. When the fault is validated, the switcher will either be latched or enter the auto-recovery mode. As soon as the fault disappears, the SMPS resumes operation.
- EMI jittering: an internal low-frequency 240 Hz modulation signal varies the pace at which the oscillator frequency is modulated. This helps spread out the energy in a conducted noise analysis. To improve the EMI signature at low power levels, the jittering will not be disabled in frequency foldback mode (light load conditions).


## Start-up Sequence

The NCP112x need an external startup circuit to provide the initial energy to the switcher. As is shown in Figure 39, the startup circuit consists of $\mathrm{R}_{\text {start }}$ and $\mathrm{V}_{\mathrm{CC}}$ capacitor $\mathrm{C}_{\mathrm{CC}}$, connected to the main input, i.e. half-wave connection. The auxiliary winding will take over the RC circuit after the output voltage is built up.


Figure 39. Startup Circuit for NCP112x (half-wave connection)

The startup process can be well explained by Figure 40. At power on, when the $\mathrm{V}_{\mathrm{CC}}$ capacitor is fully discharged, the switcher current consumption is zero and does not deliver any driving pulses. The $\mathrm{V}_{\mathrm{CC}}$ capacitor $\mathrm{C}_{\mathrm{CC}}$ is going to be charged by the main input via $\mathrm{R}_{\text {start }}$. As $\mathrm{V}_{\mathrm{CC}}$ increases, the switcher consumed current remains below a guaranteed limit until the voltage on the capacitor reaches $\mathrm{V}_{\mathrm{CC}(\text { on })}$, at which point the switcher starts to deliver pulses to the power MOSFET. The switcher current consumption suddenly increases, and the capacitor depletes since it is the only energy reservoir. Its voltage falls until the auxiliary winding takes over and supply the $\mathrm{V}_{\mathrm{CC}}$ pin.


Figure 40. Startup Process for NCP112x

The start-up current of the switcher is extremely low, below $15 \mu \mathrm{~A}$. The start-up resistor can be connected to the bulk capacitor or directly the mains input voltage for further power dissipation reduction. The switcher begins switching when $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\text { on })}$, typically 17 V for $\mathrm{NCP} 1126 / 9$. From Figure 41, it can be seen that the startup resistor $\mathrm{R}_{\text {start }}$ and $\mathrm{V}_{\mathrm{CC}}$ capacitor are about to be determined.

## $\mathrm{V}_{\mathrm{CC}}$ Capacitor

The supply capacitor, $\mathrm{C}_{\mathrm{CC}}$, provides power to the switcher during power up. The capacitor must be large enough such that a $\mathrm{V}_{\mathrm{CC}}$ voltage greater than $\mathrm{V}_{\mathrm{CC}(\text { off })}$ is maintained while the auxiliary supply voltage is building up. Otherwise, $\mathrm{V}_{\mathrm{CC}}$ will collapse and the switcher will turn off. Assuming this time $t_{1}$ is equal to 10 ms , Equation 1 is used to calculate the required $\mathrm{V}_{\mathrm{CC}}$ capacitor.

$$
\begin{equation*}
\mathrm{C}_{\mathrm{CC}} \geq \frac{\mathrm{I}_{\mathrm{CC}} \mathrm{t}_{1}}{\mathrm{~V}_{\mathrm{CC}(\mathrm{on})}-\mathrm{V}_{\mathrm{CC}(\mathrm{off})}} \tag{eq.1}
\end{equation*}
$$

## Startup Resistor $\mathbf{R}_{\text {start }}$

In order to determine the startup resistor, the $\mathrm{V}_{\mathrm{CC}}$ capacitor charging current is calculated first to ensure that the charging time for the $\mathrm{V}_{\mathrm{CC}}$ capacitor from 0 V to its operating voltage meets the startup time requirement. Equation 2 gives the first constraints for the $\mathrm{R}_{\text {start }}$ selection.

$$
\begin{equation*}
\mathrm{I}_{\text {charge }} \geq \frac{\mathrm{V}_{\mathrm{CC}(\mathrm{on})} \mathrm{C}_{\mathrm{CC}}}{\mathrm{t}_{\text {startup }}} \tag{eq.2}
\end{equation*}
$$

For NCP1126/9, during startup process, from 0 to $t_{1}$, the current that flow inside the switcher is $\mathrm{I}_{\mathrm{CC} 1}$, therefore the total charging current from the main input is going to be $\mathrm{I}_{\mathrm{C}}$ $=\mathrm{I}_{\text {charge }}+\mathrm{I}_{\mathrm{CC} 1}$. Consider the half-wave connection start-up network to the mains as is shown in Figure 41, the average current flowing into this start-up resistor will be the smallest when $V_{C C}$ reaches the $V_{C C(o n)}$ of the switcher:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{c}, \min }=\frac{\frac{\mathrm{V}_{\mathrm{ac}, \mathrm{rms}} \sqrt{2}}{\pi}-\mathrm{V}_{\mathrm{CC}(\mathrm{on})}}{\mathrm{R}_{\text {start-up }}} \tag{eq.3}
\end{equation*}
$$

which gives the minimum value for the $\mathrm{R}_{\text {startup }}$,

$$
\begin{equation*}
\mathrm{R}_{\text {start-up }} \leq \frac{\frac{\mathrm{V}_{\mathrm{ac}, \mathrm{rms}} \sqrt{2}}{\pi}-\mathrm{V}_{\mathrm{CC}(\mathrm{on})}}{\mathrm{I}_{\mathrm{c}, \min }} \tag{eq.4}
\end{equation*}
$$

Note that this calculation is purely theoretical, considering a constant charging current. In reality, the take over time can be shorter (or longer!) and it can lead to a reduction of the $\mathrm{V}_{\mathrm{CC}}$ capacitor. This brings a decrease in the charging current and an increase of the start-up resistor, for the benefit of standby power. The dissipated power at high line amounts to:

$$
\begin{equation*}
P_{\text {diss }}=\frac{\mathrm{V}^{2} \text { ac,peak }}{4 R_{\text {start }}} \tag{eq.5}
\end{equation*}
$$

The above derivation is based on the case when the power supply is not at light load. $\mathrm{V}_{\mathrm{CC}}$ capacitor selection should ensure that does not disappear in no-load conditions. In light load condition, the skip-cycle can be so deep that refreshing pulses are likely to be widely spaced, inducing a large ripple on the $\mathrm{V}_{\mathrm{CC}}$ capacitor. If this ripple is too large, chances exist to hit the $\mathrm{V}_{\mathrm{CC}(\text { off })}$ and reset the switcher into a new start-up sequence. A solution is to grow this capacitor but it will obviously be detrimental to the start-up time. The option
offered in Figure 41 elegantly solves this potential issue by adding an extra capacitor $\mathrm{C}_{\mathrm{CC} \text {,aux }}$ on the auxiliary winding. However, this component is separated from the $\mathrm{V}_{\mathrm{CC}}$ pin by a simple diode. You therefore have the ability to grow this capacitor as you need to ensure the self-supply of the switcher without affecting the start-up time and standby power.


Figure 41. Startup Circuit for NCP112x (half-wave connection), Considering Light Load Condition

## Frequency Foldback

The reduction of no-load standby power associated with the need for improving the efficiency, requires a change in the traditional type of fixed-frequency operation. NCP112x implement a switching frequency foldback function when the feedback voltage is below $\mathrm{V}_{\mathrm{FB} \text { (fold) }}$. At this point, the oscillator turns into a Voltage-Controlled Oscillator and reduces its switching frequency. The peak current setpoint follows the feedback pin until its level reaches $\mathrm{V}_{\mathrm{FB}}$ (freeze). Below this value, the peak current freezes to $\mathrm{V}_{\mathrm{FB} \text { (freeze) }} / 4$. The operating frequency is down to $f_{\text {trans }}$ when the feedback voltage reaches $\mathrm{V}_{\mathrm{FB} \text { (fold,end) }}$. Below this point, if the output power continues to decrease, the part enters skip mode for the best noise-free performance in no-load conditions. Figure 6 depicts the adopted scheme for the part.

## Over-voltage Protection

The latched-state of the NCP112x is maintained via an internal thyristor (SCR). When the voltage on pin 1 exceeds the latch voltage for four consecutive clock cycles, the SCR is fired and immediately stops the output pulses. The same SCR is fired when an OVP is sensed on the $\mathrm{V}_{\mathrm{CC}}$ pin. When this happens, all pulses are stopped and $\mathrm{V}_{\mathrm{CC}}$ is discharged to a fix level of 7 V typically: the circuit is latched and the converter no longer delivers pulses. To maintain the latched-state, a permanent current must be injected in the part. If too low of a current, the part de-latches and the converter resumes operation. This current is characterized to $32 \mu \mathrm{~A}$ as a minimum but we recommend including a design margin and select a value around $60 \mu \mathrm{~A}$. The test is to latch the part and reduce the input voltage until it de-latches. If you de-latch at $\mathrm{V}_{\text {in }}=70 \mathrm{~V}_{\text {rms }}$ for a minimum voltage of $85 \mathrm{~V}_{\mathrm{rms}}$, you are fine.


Figure 42. Frequency Foldback Architecture

If it precociously recovers, you will have to increase the start-up current, unfortunately to the detriment of standby power.

The most sensitive configuration is actually that of the half-wave connection proposed in Figure 39. As the current disappears 5 ms for a 10 ms period ( 50 Hz input source), the latch can potentially open at low line. If you really reduce the start-up current for a low standby power design, you must ensure enough current in the SCR in case of a faulty event. An alternate connection to the above is shown in Figure 43:


Figure 43. The Full-wave Connection Ensures Latch Current Continuity as Well as a X2-Discharge Path

In this case, the current is no longer made of 5 ms "holes" and the part can be maintained at a low input voltage. Experiments show that these $2-\mathrm{M} \Omega$ resistor help to maintain the latch down to less than 50 V rms , giving an excellent design margin. Standby power with this approach was also improved compared to Figure 39 solution. Please note that these resistors also ensure the discharge of the X2-capacitor up to a $0.47 \mu \mathrm{~F}$ type.

The de-latch of the SCR occurs when a) the injected current in the $\mathrm{V}_{\mathrm{CC}}$ pin falls below the minimum stated in the data-sheet ( $32 \mu \mathrm{~A}$ at room temp) or when the part senses a brown-out recovery.

## Auto-Recovery Short-Circuit Protection

In case of output short-circuit or severe overload situation, an internal error flag is raised and starts a countdown timer. If the flag is asserted longer than $\mathrm{t}_{\mathrm{OVLD}}$, the driving pulses are stopped and $\mathrm{V}_{\mathrm{CC}}$ falls down as the auxiliary pulses are missing. When it hits $\mathrm{V}_{\mathrm{CC} \text { (off) }}$, the switcher consumption is down to a few $\mu \mathrm{A}$ and the $\mathrm{V}_{\mathrm{CC}}$ slowly builds up again by the startup network $\mathrm{R}_{\text {start }}, \mathrm{C}_{\mathrm{CC}}$. When $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$, the switcher purposely ignores the re-start and waits for another $\mathrm{V}_{\mathrm{CC}}$ cycle: this is the so-called double hiccup. Illustration of such principle appears in Figure 13. Please note that soft-start is activated upon re-start attempt.


Figure 44. Auto-Recovery Double Hiccup Sequence

## NCP1124, NCP1126, NCP1129

## Adjustable Ramp Compensation

The NCP112x also include an internal ramp compensation signal. This is the buffered oscillator clock delivered during the on time only. Its amplitude $\mathrm{V}_{\text {ramp }}$ is around 2.5 V at maximum duty-cycle. Ramp compensation is a well-known method used to eliminate the sub-harmonic oscillations in CCM peak current mode converters. These oscillations take place at half the switching frequency and occur only during Continuous Conduction Mode (CCM) with a duty-ratio greater than $50 \%$. To lower the current loop gain, one usually mixes between $50 \%$ and $100 \%$ of the inductor downslope with the current-sense signal. Figure 45 depicts how internally the ramp is generated. Note that the ramp signal will be disconnected from the CS pin, during the off-time.


Figure 45. Internal Adjustable Ramp Compensation Architecture

In the NCP112x switchers, the oscillator ramp exhibits a $\mathrm{V}_{\text {ramp }} 2.5 \mathrm{~V}$ swing reached at its maximum duty-ratio. If the clock operates at a $65-\mathrm{kHz}$ frequency, then the slope of the ramp is equal to:

$$
\begin{equation*}
\mathrm{S}_{\mathrm{ramp}}=\frac{\mathrm{V}_{\mathrm{ramp}}}{\mathrm{D}_{\max } \mathrm{T}_{\mathrm{sw}}} \tag{eq.6}
\end{equation*}
$$

The off-time primary current slope $S_{p}$ is thus given by Equation 7:

$$
\begin{equation*}
\mathrm{S}_{\mathrm{p}}=\frac{\left(\mathrm{V}_{\mathrm{out}}+\mathrm{V}_{f}\right) \frac{\mathrm{N}_{\mathrm{p}}}{\mathrm{~N}_{\mathrm{s}}}}{\mathrm{~L}_{\mathrm{p}}} \tag{eq.7}
\end{equation*}
$$

Given a sense resistor $\mathrm{R}_{\text {sense }}$ the above current ramp turns into a voltage ramp of the following amplitude:

$$
\begin{equation*}
S_{\text {sense }}=S_{p} R_{\text {sense }} \tag{eq.8}
\end{equation*}
$$

The slope of compensation ramp is chosen to be the same as the downslope of the sensing ramp for better transient response. The internal resistor connected to the compensation ramp is $20 \mathrm{k} \Omega$. The series compensation resistor value is therefore:

$$
\begin{equation*}
\mathrm{R}_{\text {comp }}=\mathrm{R}_{\text {ramp }} \frac{\mathrm{S}_{\text {sense }}}{\mathrm{S}_{\text {ramp }}} \tag{eq.9}
\end{equation*}
$$

A resistor of the above value will then be inserted from the sense resistor to the current sense pin. A100 pF capacitor is recommended to be added to the current sense pin to the switcher ground for improved noise immunity with the current sensing components located very close to the switcher.


Figure 46. Pin Connections

ORDERING INFORMATION

| Device | Package | Shipping |
| :--- | :---: | :---: |
| NCP1124AP65G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1124BP65G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1124AP100G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1124BP100G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1126AP65G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1126BP65G | PDIP-7 <br> $($ Pb-Free) | 50 Units / Rail |
| NCP1126AP100G | PDIP-7 <br> $($ Pb-Free) | 50 Units / Rail |
| NCP1126BP100G | PDIP-7 <br> $($ Pb-Free) | 50 Units / Rail |
| NCP1129AP65G | PDIP-7 <br> $($ Pb-Free) | 50 Units / Rail |
| NCP1129BP65G | PDIP-7 <br> $($ Pb-Free) | 50 Units / Rail |
| NCP1129AP100G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |
| NCP1129BP100G | PDIP-7 <br> (Pb-Free) | 50 Units / Rail |

# NCP1124, NCP1126, NCP1129 

## PACKAGE DIMENSIONS

PDIP-7 (PDIP-8 LESS PIN 7)
CASE 626B
ISSUE C


END VIEW WITH LEADS CONSTRAINED NOTE 5


NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994
2. CONTROLLING DIMENSION: INCHES.
3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3
4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH .
5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
6. DIMENSION E3 IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.
8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS).

|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |
| A | ---- | 0.210 | --- | 5.33 |  |
| A1 | 0.015 | ---- | 0.38 | --- |  |
| A2 | 0.115 | 0.195 | 2.92 | 4.95 |  |
| b | 0.014 | 0.022 | 0.35 | 0.56 |  |
| b2 | 0.060 |  | TYP | 1.52 TYP |  |
| C | 0.008 | 0.014 | 0.20 | 0.36 |  |
| D | 0.355 | 0.400 | 9.02 | 10.16 |  |
| D1 | 0.005 | ---- | 0.13 | --- |  |
| E | 0.300 | 0.325 | 7.62 | 8.26 |  |
| E1 | 0.240 | 0.280 | 6.10 | 7.11 |  |
| e | 0.100 | BSC | 2.54 |  |  |
| BSC |  |  |  |  |  |
| eB | ---- | 0.430 | --- | 10.92 |  |
| L | 0.115 | 0.150 | 2.92 | 3.81 |  |
| M | ---- | $10^{\circ}$ | --- | $10^{\circ}$ |  |

ON Semiconductor and (un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdt/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free

USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

