# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### Fixed Frequency Current Mode Controller for Flyback Converters

The NCP12400 is a new fixed-frequency current-mode controller featuring the Dynamic Self-Supply. This function greatly simplifies the design of the auxiliary supply and the  $V_{CC}$  capacitor by activating the internal startup current source to supply the controller during start-up, transients, latch, stand-by etc. This device contains a special HV detector which detects the application unplug from the ac input line and triggers the X2 discharge current. This HV structure allows the brown-out detection as well.

It features a timer–based fault detection that ensures the detection of overload and an adjustable compensation to help keep the maximum power independent of the input voltage.

Due to frequency foldback, the controller exhibits excellent efficiency in light load condition while still achieving very low standby power consumption. Internal frequency jittering, ramp compensation, and a versatile latch input make this controller an excellent candidate for the robust power supply designs.

A dedicated Off Mode allows to reach the extremely low no load input power consumption via "sleeping" whole device and thus minimize the power consumption of the control circuitry.

#### Features

- Fixed-Frequency Current-Mode Operation 65 kHz or 100 kHz Frequency Options
- Frequency Foldback then Skip Mode for Maximized Performance in Light Load and Standby Conditions
- Timer-Based Overload Protection with Latched (Option A) or Autorecovery (Option B) Operation
- High–Voltage Current Source with Brown–Out Detection and Dynamic Self–Supply, Simplifying the Design of the V<sub>CC</sub> Circuitry
- Frequency Modulation for Softened EMI Signature
- Adjustable Overpower Protection Dependant on the Mains Voltage
- Fault Input for Overvoltage and Over Temperature Protection
- V<sub>CC</sub> Operation up to 28 V, with Overvoltage Detection
- 300/500 mA Source/Sink Drive Peak Current Capability
- 4/10 ms Soft-Start
- Internal Thermal Shutdown
- No-Load Standby Power < 30 mW
- X2 Capacitor in EMI Filter Discharging Feature
- These are Pb-Free Devices

#### **Typical Applications**

- Offline Adapters for Notebooks, LCD, and Printers
- Offline Battery Chargers
- Consumer Electronic Power Supplies
- Auxiliary/Housekeeping Power Supplies
- Offline Adapters for Notebooks



#### **ON Semiconductor®**

www.onsemi.com





(see page 2)

- A = Assembly Location
- L = Wafer Lot
- Y = Year
- W = Work Week
  - = Pb-Free Package

(Note: Microdot may be in either location)



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 43 of this data sheet.

#### TYPICAL APPLICATION SCHEMATIC



Figure 1. Flyback Converter Application using the NCP12400

#### Table 1. OPTIONS

| OPN                | Brown Out<br>Start–Stop | OCP Fault    | Frozen Current<br>Setpoint | Quiet Skip                          | Soft Start | Frequency |
|--------------------|-------------------------|--------------|----------------------------|-------------------------------------|------------|-----------|
| NCP12400BAHAB0DR2G | 103 – 96 V              | Latched      | 300 mV                     | No, min. 3 pulses only              | 4 ms       | 65 kHz    |
| NCP12400BAHBB0DR2G | 103 – 96 V              | Latched      | 300 mV                     | Yes, min. 3 pulses,<br>800 Hz burst | 4 ms       | 65 kHz    |
| NCP12400BBHAA1DR2G | 103 – 96 V              | Autorecovery | 300 mV                     | No, min. 3 pulses only              | 10 ms      | 100 kHz   |
| NCP12400CAHAB0DR2G | 95 – 87 V               | Latched      | 300 mV                     | No, min. 3 pulses only              | 4 ms       | 65 kHz    |
| NCP12400CBAAB0DR2G | 95 – 87 V               | Autorecovery | No                         | No, min. 3 pulses only              | 4 ms       | 65 kHz    |
| NCP12400CBHAA0DR2G | 95 – 87 V               | Autorecovery | 300 mV                     | No, min. 3 pulses only              | 10 ms      | 65 kHz    |

#### Table 2. SPECIFIC DEVICE CODE KEY

| 400  | v                                                                                 | w                               | x                                                                                                       | Y                                                                      | Z                     | f                                             |
|------|-----------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------------------------------------------|
| Part | во                                                                                | OCP Fault                       | Frozen Current<br>Setpoint                                                                              | Quiet Skip                                                             | Soft Start            | Frequency                                     |
|      | A – 229–211 V<br>B – 111–103 V<br>C – 95–87 V<br>D – No BO<br>E – Brown In, no BO | A – Latched<br>B – Autorecovery | A -No<br>B - 150 mV<br>C - 170 mV<br>D - 190 mV<br>E - 210 mV<br>F - 230 mV<br>G - 250 mV<br>H - 300 mV | A – No, min. 3<br>pulses<br>B – Yes, min. 3<br>pulses,<br>800 Hz burst | A – 10 ms<br>B – 4 ms | 0 – 65 kHz<br>1 – 100 kHz<br>2 – 65 → 100 kHz |

#### Table 3. PIN FUNCTION DESCRIPTION

| Pin # | Pin Name        | Function                   | Pin Description                                                                                                                                                                                                                                                                 |
|-------|-----------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | FAULT           | FAULT Input                | Pull the pin up or down to stop the controller. An internal current source allows the direct connection of an NTC for over temperature detection. Device can restart in autorecovery mode or can be latched depending on the option.                                            |
| 2     | FB              | Feedback + Shutdown<br>Pin | An optocoupler connected to ground controls the output regulation. The part goes to the low consumption Off mode if the FB input pin is pulled to GND.                                                                                                                          |
| 3     | CS              | Current Sense              | This input senses the primary current for current-mode operation, and offers an overpower compensation adjustment. This pin implements over voltage protection as well.                                                                                                         |
| 4     | GND             |                            | The controller ground.                                                                                                                                                                                                                                                          |
| 5     | DRV             | Drive Output               | Drives external MOSFET.                                                                                                                                                                                                                                                         |
| 6     | V <sub>CC</sub> | V <sub>CC</sub> Input      | This supply pin accepts up to 28 Vdc, with overvoltage detection. The pin is connected to an external auxiliary voltage.                                                                                                                                                        |
| 8     | HV              | High-Voltage Pin           | Connects to the rectified ac line to perform the functions of start-up current source, Self-Supply, brown-out detection and X2 capacitor discharge function and the HV sensing for the overpower protection purposes.<br>It is not allowed to connect this pin to a dc voltage. |

#### SIMPLIFIED INTERNAL BLOCK SCHEMATIC





#### **Table 4. MAXIMUM RATINGS**

| Rating                     | Symbol                                                                                                                                                                              | Value                            | Unit    |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------|
| DRV<br>(pin 5)             | Maximum voltage on DRV pin<br>(Dc-Current self-limited if operated within the allowed range) (Note 2)                                                                               | −0.3 to 20<br>±1000 (peak)       | V<br>mA |
| V <sub>CC</sub><br>(pin 6) | $V_{CC}$ Power Supply voltage, $V_{CC}$ pin, continuous voltage Power Supply voltage, $V_{CC}$ pin, continuous voltage (Note 2)                                                     | <i>−</i> 0.3 to 36<br>±30 (peak) | V<br>mA |
| HV<br>(pin 8)              | Maximum voltage on HV pin<br>(Dc-Current self-limited if operated within the allowed range)                                                                                         | −0.3 to 500<br>±20               | V<br>mA |
| V <sub>max</sub>           | Maximum voltage on low power pins (except pin 5, pin 6 and pin 8)<br>(Dc-Current self-limited if operated within the allowed range) (Note 2)                                        | –0.3 to 5.5<br>±10 (peak)        | V<br>mA |
| $R_{\thetaJ-A}$            | Thermal Resistance SOIC–7<br>Junction-to-Air, low conductivity PCB (Note 3)<br>Junction-to-Air, medium conductivity PCB (Note 4)<br>Junction-to-Air, high conductivity PCB (Note 5) | 162<br>147<br>115                | °C/W    |
| $R_{\theta J-C}$           | Thermal Resistance Junction-to-Case                                                                                                                                                 | 73                               | °C/W    |
| T <sub>JMAX</sub>          | Operating Junction Temperature                                                                                                                                                      | -40 to +150                      | °C      |
| T <sub>STRGMAX</sub>       | Storage Temperature Range                                                                                                                                                           | -60 to +150                      | °C      |
|                            | ESD Capability, HBM model (All pins except HV) (Note 1)                                                                                                                             | > 4000                           | V       |
|                            | ESD Capability, HBM model (pin 8, HV)                                                                                                                                               | > 2000                           | V       |
|                            | ESD Capability, Charge Discharge Model (Note 1)                                                                                                                                     | > 500                            | V       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series contains ESD protection and exceeds the following tests:

Human Body Model 4000 V per JEDEC standard JESD22, Method A114E Charge Discharge Model Method 500 V per JEDEC standard JESD22, Method C101E

2. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78.

As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified З. for a JEDEC 51-1 conductivity test PCB. Test conditions were under natural convection or zero air flow.

4. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 100 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51-2 conductivity test PCB. Test conditions were under natural convection or zero air flow.

5. As mounted on a 80 x 100 x 1.5 mm FR4 substrate with a single layer of 650 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51-3 conductivity test PCB. Test conditions were under natural convection or zero air flow.

#### Table 5. ELECTRICAL CHARACTERISTICS

(For typical values  $T_J = 25^{\circ}$ C, for min/max values  $T_J = -40^{\circ}$ C to +125°C,  $V_{HV} = 125$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                                                                                     | Test Condition                                          | Symbol                                     | Min          | Тур          | Max          | Unit |
|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|--------------|--------------|--------------|------|
| HIGH VOLTAGE CURRENT SOURCE                                                                                         |                                                         |                                            |              | -            | -            | -    |
| Minimum voltage for current source operation                                                                        |                                                         | V <sub>HV(min)</sub>                       | -            | 30           | 40           | V    |
| Current flowing out of $V_{CC}$ pin                                                                                 | $V_{CC} = 0 V$ $V_{CC} = V_{CC(on)} - 0.5 V$            | I <sub>start1</sub><br>I <sub>start2</sub> | 0.2<br>5     | 0.5<br>8     | 0.8<br>11    | mA   |
| Off-state leakage current                                                                                           | $V_{HV} = 500 \text{ V}, \text{ V}_{CC} = 15 \text{ V}$ | I <sub>start(off)</sub>                    | -            | 2            | 6            | μA   |
| SUPPLY                                                                                                              |                                                         |                                            |              |              |              |      |
| Turn-on threshold level, V <sub>CC</sub> going up<br>HV current source stop threshold<br>(depending on the version) |                                                         | V <sub>CC(on)</sub>                        | 11.0<br>15.0 | 12.0<br>16.2 | 13.0<br>17.5 | V    |

| (depending on the version)                                          |                        | 15.0 | 16.2 | 17.5 |    |
|---------------------------------------------------------------------|------------------------|------|------|------|----|
| HV current source restart threshold                                 | V <sub>CC(min)</sub>   | 9.5  | 10.5 | 11.5 | V  |
| Turn-off threshold                                                  | V <sub>CC(off)</sub>   | 8.4  | 8.9  | 9.3  | V  |
| Overvoltage threshold                                               | V <sub>CC(ovp)</sub>   | 25   | 26.5 | 28   | V  |
| Blanking duration on $V_{CC(off)}$ and $V_{CC(ovp)}$ detection      | t∨CC(blank)            | -    | 10   | -    | μs |
| V <sub>CC</sub> decreasing level at which the internal logic resets | V <sub>CC(reset)</sub> | 4.8  | 7.0  | 7.7  | V  |

6. Guaranteed by design.

7. CS pin source current is a sum of Ibias and IOPC, thus at VHV = 125 V is observed the Ibias only, because IOPC is switched off.

#### Table 5. ELECTRICAL CHARACTERISTICS

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                                                            | Test Condition                                                                            | Symbol                                          | Min        | Тур        | Max        | Unit     |
|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------|------------|------------|------------|----------|
| SUPPLY                                                                                     |                                                                                           |                                                 |            |            |            |          |
| $V_{CC}$ level for $I_{START1}$ to $I_{START2}$ transition                                 |                                                                                           | V <sub>CC(inhibit)</sub>                        | 1.0        | 2.1        | 3.0        | V        |
| Internal current consumption                                                               | DRV open, V <sub>FB</sub> = 3 V, 65 kHz<br>DRV open, V <sub>FB</sub> = 3 V, 100 kHz       | I <sub>CC1</sub>                                | 1.0<br>1.1 | 1.3<br>1.4 | 2.0<br>2.1 | mA<br>mA |
|                                                                                            | Cdrv = 1 nF, V <sub>FB</sub> = 3 V, 65 kHz<br>Cdrv = 1 nF, V <sub>FB</sub> = 3 V, 100 kHz | I <sub>CC2</sub>                                | 1.5<br>2.0 | 2.1<br>2.6 | 2.9<br>3.4 | mA<br>mA |
|                                                                                            | Skip or before start-up                                                                   | I <sub>CC3</sub>                                | 400        | 500        | 650        | μΑ       |
|                                                                                            | Fault mode (fault or latch)                                                               | I <sub>CC4</sub>                                | 300        | 430        | 550        | μA       |
|                                                                                            | Off-mode                                                                                  | I <sub>CC5</sub>                                | -          | 25         | -          | μA       |
| BROWN-OUT                                                                                  |                                                                                           |                                                 |            |            |            |          |
| Brown-out thresholds (option A)                                                            | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                    | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 210<br>194 | 229<br>211 | 248<br>228 | V        |
| Brown-out thresholds (option B)                                                            | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                    | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 102<br>94  | 111<br>103 | 120<br>116 | V        |
| Brown-out thresholds (option BAHAB)                                                        | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                    | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 93<br>90   | 103<br>100 | 113<br>110 | V        |
| Brown-out thresholds (option C)                                                            | V <sub>HV</sub> going up<br>V <sub>HV</sub> going down                                    | V <sub>HV(start)</sub><br>V <sub>HV(stop)</sub> | 87<br>85   | 95<br>93   | 103<br>101 | V        |
| Brown-out thresholds (option E)                                                            | V <sub>HV</sub> going up                                                                  | V <sub>HV(start)</sub>                          | 90         | 100        | 110        | V        |
| Timer duration for line cycle drop-out (depending on the version)                          |                                                                                           | t <sub>H∨</sub>                                 | 42<br>48   | 64<br>73   | 86<br>98   | ms       |
| X2 DISCHARGE                                                                               |                                                                                           |                                                 |            |            |            |          |
| Comparator hysteresis observed at HV pin                                                   |                                                                                           | V <sub>HV(hyst)</sub>                           | 2.0        | 3.0        | 4.0        | V        |
| HV signal sampling period                                                                  |                                                                                           | t <sub>sample</sub>                             | -          | 1.0        | -          | ms       |
| Timer duration for no line detection                                                       |                                                                                           | t <sub>DET</sub>                                | 21         | 32         | 43         | ms       |
| Discharge timer duration                                                                   |                                                                                           | t <sub>DIS</sub>                                | 21         | 32         | 43         | ms       |
| Shunt regulator voltage at VCC pin during X2 discharge event                               |                                                                                           | V <sub>CC(dis)</sub>                            | 10.0       | 11.0       | 12.0       | V        |
| OSCILLATOR                                                                                 |                                                                                           |                                                 |            |            |            |          |
| Oscillator frequency 65 kHz version<br>Oscillator frequency 100 kHz version                |                                                                                           | f <sub>OSC</sub>                                | 61<br>94   | 65<br>100  | 69<br>110  | kHz      |
| Maximum duty-ratio (corresponding to<br>maximum on time at maximum switching<br>frequency) |                                                                                           | D <sub>MAX</sub>                                | 75         | 80         | 85         | %        |
| Frequency jittering amplitude, in percentage of $F_{OSC}$                                  |                                                                                           | A <sub>jitter</sub>                             | ±3.0       | ±4.0       | ±5.0       | kHz      |
| Frequency jittering modulation frequency                                                   |                                                                                           | Fjitter                                         | 85         | 125        | 165        | Hz       |
| FREQUENCY FOLDBACK                                                                         |                                                                                           |                                                 |            |            |            |          |
| Feedback voltage threshold below which<br>frequency foldback starts                        | T <sub>J</sub> = 25°C                                                                     | V <sub>FB(foldS)</sub>                          | 2.4        | 2.5        | 2.6        | V        |
| Feedback voltage threshold below which frequency foldback is complete                      | T <sub>J</sub> = 25°C                                                                     | V <sub>FB(foldE)</sub>                          | 2.05       | 2.15       | 2.25       | V        |
| Minimum switching frequency                                                                | $V_{FB} = V_{skip(in)} + 0.1$                                                             | f <sub>OSC(min)</sub>                           | 25         | 28         | 31         | kHz      |

6. Guaranteed by design. 7. CS pin source current is a sum of  $I_{bias}$  and  $I_{OPC}$ , thus at  $V_{HV}$  = 125 V is observed the  $I_{bias}$  only, because  $I_{OPC}$  is switched off.

#### Table 5. ELECTRICAL CHARACTERISTICS

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                                                                                | Test Condition                                                                                                | Symbol                                                | Min               | Тур               | Max               | Unit       |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|-------------------|-------------------|------------|
| OUTPUT DRIVER                                                                                                  | ·                                                                                                             |                                                       |                   |                   |                   |            |
| Rise time, 10 to 90% of $V_{\mbox{CC}}$                                                                        | $V_{CC} = V_{CC(off)} + 0.2 V,$ $C_{DRV} = 1 nF$                                                              | t <sub>rise</sub>                                     | -                 | 40                | 70                | ns         |
| Fall time, 90 to 10% of $V_{CC}$                                                                               | $\label{eq:VCC} \begin{array}{l} V_{CC} = V_{CC(off)} + 0.2 \text{ V}, \\ C_{DRV} = 1 \text{ nF} \end{array}$ | t <sub>fall</sub>                                     | -                 | 30                | 60                | ns         |
| Current capability                                                                                             | $V_{CC} = V_{CC(off)} + 0.2 V,$                                                                               |                                                       |                   |                   |                   | mA         |
|                                                                                                                | $DRV high, V_{DRV} = 0 V$<br>DRV low, V <sub>DRV</sub> = V <sub>CC</sub>                                      | I <sub>DRV(source)</sub><br>I <sub>DRV(sink)</sub>    |                   | 300<br>500        | -                 |            |
| Clamping voltage (maximum gate voltage)                                                                        |                                                                                                               | V <sub>DRV(clamp)</sub>                               | 10                | 12                | 14                | V          |
| High-state voltage drop                                                                                        | $V_{CC}$ = $V_{CC(min)}$ + 0.2 V, $R_{DRV}$ = 33 k $\Omega,$ DRV high                                         | V <sub>DRV(drop)</sub>                                | -                 | -                 | 1                 | V          |
| CURRENT SENSE                                                                                                  |                                                                                                               |                                                       |                   |                   |                   |            |
| Input Pull-up Current                                                                                          | V <sub>CS</sub> = 0.7 V                                                                                       | I <sub>bias</sub>                                     | -                 | 1                 | -                 | μA         |
| Maximum internal current setpoint                                                                              | V <sub>FB</sub> > 3.5 V                                                                                       | V <sub>ILIM</sub>                                     | 0.66              | 0.70              | 0.74              | V          |
| Propagation delay from V <sub>Ilimit</sub> detection to DRV off                                                | $V_{CS} = V_{ILIM}$                                                                                           | t <sub>delay</sub>                                    | -                 | 50                | 70                | ns         |
| Leading Edge Blanking Duration for $V_{ILIM}$                                                                  |                                                                                                               | t <sub>LEB</sub>                                      | 180               | 250               | 320               | ns         |
| Threshold for immediate fault protection activation                                                            |                                                                                                               | V <sub>CS(stop)</sub>                                 | 0.95              | 1.05              | 1.15              | V          |
| Leading Edge Blanking Duration for $V_{CS(\text{stop})}$ (Note 6)                                              |                                                                                                               | t <sub>BCS</sub>                                      | 75                | 120               | 150               | ns         |
| Soft-start duration (option A)<br>Soft-start duration (option B)                                               | From 1 <sup>st</sup> pulse to $V_{CS} = V_{ILIM}$                                                             | <sup>t</sup> SSTART                                   | _<br>3.2          | 10<br>4.0         | 13<br>4.8         | ms         |
| Frozen current setpoint (option H)<br>Frozen current setpoint (option E)<br>Frozen current setpoint (option D) |                                                                                                               | V <sub>I(freeze)</sub>                                | 250<br>145<br>135 | 300<br>210<br>190 | 350<br>270<br>245 | mV         |
| Over voltage protection threshold when DRV is low                                                              | V <sub>CS</sub> going up                                                                                      | V <sub>OVP(CS)</sub>                                  | 1.00              | 1.05              | 1.10              | V          |
| Blanking duration on OVP detection                                                                             |                                                                                                               | t <sub>OVP,CS</sub>                                   | 0.7               | 1.0               | 1.3               | μs         |
| Delay time constant before OTP confirmation                                                                    |                                                                                                               | t <sub>OVP,del</sub>                                  | -                 | 600               | -                 | ns         |
| INTERNAL SLOPE COMPENSATION                                                                                    |                                                                                                               |                                                       |                   |                   |                   |            |
| Slope of the compensation ramp                                                                                 |                                                                                                               | S <sub>comp(65kHz)</sub><br>S <sub>comp(100kHz)</sub> |                   | -32.5<br>-50      | _                 | mV /<br>μs |
| FEEDBACK                                                                                                       |                                                                                                               |                                                       |                   |                   |                   |            |
| Internal pull-up resistor                                                                                      | $T_J = 25^{\circ}C$                                                                                           | R <sub>FB(up)</sub>                                   | 30                | 40                | 50                | kΩ         |
| V <sub>FB</sub> to internal current setpoint division ratio (Note 6)                                           |                                                                                                               | K <sub>FB</sub>                                       | -                 | 4                 | _                 | -          |
| Internal pull-up voltage on the FB pin                                                                         |                                                                                                               | V <sub>FB(ref)</sub>                                  | 4.5               | 5                 | 5.5               | V          |
| Offset between FB pin and internal FB divider                                                                  | $T_{\rm J} = 25^{\circ}{\rm C}$                                                                               | V <sub>FB(off)</sub>                                  | -                 | 0.8               | _                 | V          |
| SKIP CYCLE MODE                                                                                                |                                                                                                               |                                                       |                   |                   |                   |            |
| Feedback voltage thresholds for skip mode                                                                      | $V_{FB}$ going down, $T_J = 25^{\circ}C$<br>$V_{FB}$ going up, $T_J = 25^{\circ}C$                            | V <sub>skip(in)</sub><br>V <sub>skip(out)</sub>       | 0.9<br>1.05       | 1.0<br>1.15       | 1.1<br>1.25       | V          |
| Minimum number of pulses in burst                                                                              |                                                                                                               | n <sub>P,skip</sub>                                   | 3                 | -                 | _                 |            |
| Skip out delay                                                                                                 |                                                                                                               | t <sub>skip</sub>                                     | -                 | -                 | 38                | μs         |
|                                                                                                                |                                                                                                               |                                                       |                   |                   |                   |            |

6. Guaranteed by design. 7. CS pin source current is a sum of  $I_{bias}$  and  $I_{OPC}$ , thus at  $V_{HV}$  = 125 V is observed the  $I_{bias}$  only, because  $I_{OPC}$  is switched off.

#### Table 5. ELECTRICAL CHARACTERISTICS

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{HV} = 125$  V,  $V_{CC} = 11$  V unless otherwise noted)

| Characteristics                                                                          | Test Condition                                                                                           | Symbol                                                     | Min                | Тур                   | Max           | Unit        |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------|-----------------------|---------------|-------------|
| REMOTE CONTROL ON FB PIN                                                                 |                                                                                                          |                                                            |                    |                       |               |             |
| The voltage above which the part enters the on mode                                      | $V_{CC} > V_{CC(off)}, V_{HV} = 60 V$                                                                    | V <sub>ON</sub>                                            | -                  | 2.2                   | _             | V           |
| The voltage below which the part enters the off mode                                     | V <sub>CC</sub> > V <sub>CC(off)</sub>                                                                   | V <sub>OFF</sub>                                           | 0.5                | 0.6                   | 0.7           | V           |
| Minimum hysteresis between the $V_{\mbox{ON}}$ and $V_{\mbox{OFF}}$                      | $V_{CC} > V_{CC(off)}, V_{HV} = 60 V$                                                                    | V <sub>HYST</sub>                                          | 500                | _                     | -             | mV          |
| Pull-up current in off mode                                                              | $V_{CC} > V_{CC(off)}$                                                                                   | I <sub>OFF</sub>                                           | -                  | 5                     | -             | μA          |
| Go To Off mode timer                                                                     | $V_{CC} > V_{CC(off)}$                                                                                   | t <sub>GTOM</sub>                                          | 400                | 500                   | 600           | ms          |
| OVERLOAD PROTECTION                                                                      |                                                                                                          |                                                            |                    |                       |               |             |
| Fault timer duration                                                                     |                                                                                                          | t <sub>fault</sub>                                         | 108                | 128                   | 178           | ms          |
| Fault timer reset time                                                                   | V <sub>CS</sub> < 0.7 V, D < 90% D <sub>MAX</sub>                                                        | t <sub>fault,res</sub>                                     | 150                | 200                   | 250           | μs          |
| Autorecovery mode latch-off time duration                                                |                                                                                                          | t <sub>autorec</sub>                                       | 0.85               | 1.00                  | 1.35          | s           |
| OVERPOWER PROTECTION                                                                     | •                                                                                                        |                                                            |                    |                       | •             |             |
| V <sub>HV</sub> to I <sub>OPC</sub> conversion ratio                                     |                                                                                                          | K <sub>OPC</sub>                                           | -                  | 0.54                  | -             | $\mu A / V$ |
| Current flowing out of CS pin (Note 7)                                                   | V <sub>HV</sub> = 125 V<br>V <sub>HV</sub> = 162 V<br>V <sub>HV</sub> = 325 V<br>V <sub>HV</sub> = 365 V | IOPC(125)<br>IOPC(162)<br>IOPC(325)<br>IOPC(365)           | -<br>-<br>-<br>105 | 0<br>20<br>110<br>130 | -<br>-<br>150 | μΑ          |
| FB voltage above which I <sub>OPC</sub> is applied                                       | V <sub>HV</sub> = 365 V                                                                                  | V <sub>FB(OPCF)</sub>                                      | -                  | 2.6                   | -             | V           |
| FB voltage below which is no I <sub>OPC</sub> applied                                    | V <sub>HV</sub> = 365 V                                                                                  | V <sub>FB(OPCE)</sub>                                      | -                  | 1.6                   | -             | V           |
| FAULT INPUT                                                                              | •                                                                                                        |                                                            |                    |                       | •             |             |
| High threshold                                                                           | V <sub>Latch</sub> going up                                                                              | V <sub>OVP</sub>                                           | 2.43               | 2.50                  | 2.57          | V           |
| Low threshold                                                                            | $V_{Latch}$ going down, $T_J = 25^{\circ}C$                                                              | V <sub>OTP</sub>                                           | 0.380              | 0.400                 | 0.420         | V           |
| OTP resistance threshold (T <sub>J</sub> = $25^{\circ}$ C)                               | External NTC resistance is going down                                                                    | R <sub>OTP</sub>                                           | 7.6                | 8.0                   | 8.5           | kΩ          |
| OTP resistance threshold ( $T_J = 80^{\circ}C$ )                                         | External NTC resistance is going down                                                                    | R <sub>OTP</sub>                                           | -                  | 8.5                   | -             | kΩ          |
| OTP resistance threshold (T <sub>J</sub> = 110°C)                                        | External NTC resistance is going down                                                                    | R <sub>OTP</sub>                                           | -                  | 9.5                   | -             | kΩ          |
| Current source for direct NTC connection<br>During normal operation<br>During soft–start | V <sub>Latch</sub> = 0.2 V                                                                               | I <sub>NTC</sub><br>I <sub>NTC(SSTART)</sub>               | 30<br>60           | 50<br>100             | 70<br>140     | μΑ          |
| Current source for direct NTC connection<br>During normal operation                      | $V_{Latch}$ = 0.2 V, $T_J$ = 25°C                                                                        | INTC                                                       | 47                 | 50                    | 53            | μΑ          |
| Blanking duration on high latch detection                                                |                                                                                                          | t <sub>Latch(OVP)</sub>                                    | 35                 | 50                    | 70            | μs          |
| Blanking duration on low latch detection                                                 |                                                                                                          | t <sub>Latch(OTP)</sub>                                    | -                  | 350                   | -             | μs          |
| Clamping voltage                                                                         | $I_{Latch} = 0 mA$<br>$I_{Latch} = 1 mA$                                                                 | V <sub>clamp0</sub> (Latch)<br>V <sub>clamp1</sub> (Latch) | 1.0<br>1.8         | 1.2<br>2.4            | 1.4<br>3.0    | V           |
| TEMPERATURE SHUTDOWN                                                                     |                                                                                                          |                                                            |                    |                       |               |             |
| Temperature shutdown                                                                     | T <sub>J</sub> going up                                                                                  | T <sub>TSD</sub>                                           | -                  | 150                   | -             | °C          |

Temperature shutdown hysteresis

6. Guaranteed by design. 7. CS pin source current is a sum of  $I_{bias}$  and  $I_{OPC}$ , thus at  $V_{HV}$  = 125 V is observed the  $I_{bias}$  only, because  $I_{OPC}$  is switched off.

 $T_{\rm J}$  going down

30

\_

T<sub>TSD(HYS)</sub>

°C

\_

#### **TYPICAL CHARACTERISTIC**



Figure 3. Minimum Voltage for HV Current Source Operation  $V_{HV(min)}$ 



Figure 5. HV Pin Device Startup Threshold  $$V_{\rm HV(start)}$$ 







Figure 4. High Voltage Startup Current Flowing Out of  $V_{CC}$  Pin I<sub>start1</sub> of  $V_{CC}$  Pin Fault/Short



Figure 6. Off-state Leakage Current from HV Pin Istart(off)



Figure 8. HV Pin Device Stop Threshold V<sub>HV(stop)</sub>







Figure 11. Propagation Delay t<sub>delay</sub>



Figure 13. Over Voltage Protection Threshold at CS Pin  $V_{OVP(CS)}$ 



Figure 10. Threshold for the Very Fast Fault Protection Activation V<sub>CS(stop)</sub>



Figure 12. Frozen Current Setpoint  $V_{l(\mbox{freeze})}$  for the Light Load Operation



Figure 14. Leading Edge Blanking Duration tLEB



Figure 15. FB Pin Internal Pull–up Resistor R<sub>FB(up)</sub>



Figure 17. FB Pin Skip–In and Skip–Out Levels  $V_{skip(out)}$  and  $V_{skip(out)}$ 



Figure 19. FB Pin Frequency Foldback Thresholds  $$V_{FB(foldS)}$$  and  $$V_{FB(foldE)}$$ 



Figure 16. Built in Offset between FB Pin and Internal Divider V<sub>FB(off)</sub>



Figure 18. FB Pin Open Voltage V<sub>FB(ref)</sub>



Figure 20. Oscillator Switching Frequency fosc



Figure 22. X2 Discharge Comparator Hysteresis Observed at HV Pin V<sub>HV(hyst)</sub>



Figure 24. The Fault Timer Duration t<sub>fault</sub>



Figure 21. Minimum Switching Frequency fosc(min)



Figure 23. Maximum Duty Cycle D<sub>MAX</sub>



Figure 25. HV Signal Sampling Period T<sub>sample</sub>



Figure 26. V<sub>CC</sub> Turn-on Threshold Level, V<sub>CC</sub> Going Up HV Current Source Stop Threshold V<sub>CC(on)</sub>



Figure 28. Internal Current Consumption when DRV Pin is Unloaded  $\rm I_{\rm CC1}$ 



Figure 30. V<sub>CC</sub> Decreasing Level at which the Internal Logic Resets V<sub>CC(reset)</sub>



Figure 27. VCC Turn-off Threshold (UVLO) V<sub>CC(off)</sub>



Figure 29. HV Current Source Restart Threshold  $V_{CC(min)}$ 



Figure 31. Internal Current Consumption when DRV Pin is Loaded by 1 nF Capacitance I<sub>CC2</sub>



Figure 32. Internal Current Consumption in Skip Mode I<sub>CC3</sub>



Figure 34. Go To Off Mode Timer Duration  $\ensuremath{t_{\text{GTOM}}}$ 







Figure 33. FB Pin Voltage Level Above which is Entered Normal Operating Mode V<sub>ON</sub>



Figure 35. Internal Current Consumption in Off Mode  $\mathrm{I}_{\mathrm{CC5}}$ 



Figure 37. FB Pin Voltage Thresholds for Overpower Compensation



Figure 39. Current  ${\rm I}_{\rm NTC}$  Sourced Out from the Fault Pin, allowing Direct NTC Connection



Figure 41. Fault Pin Low Threshold for OTP  $V_{\text{OTP}}$ 



Figure 38. Fault Pin High Threshold for OVP  $V_{\text{OVP}}$ 



Figure 40. Current Flowing Out from CS Pin for Over Power Compensation @ 365 V at HV Pin I<sub>OPC(365)</sub>



NOTE: The OTP resistance maximum and minimum courses are not the guaranteed limits, but the maximum and minimum measured data values from the device characterization.

Figure 42. The OTP Resistance Threshold  $R_{\text{OTP}}$ 

#### APPLICATION INFORMATION

#### **Functional Description**

The NCP12400 includes all necessary features to build a safe and efficient power supply based on a fixed-frequency flyback converter. The NCP12400 is a multimode controller as illustrated in Figure 43. The mode of operation depends upon line and load condition. Under all modes of operation, the NCP12400 terminates the DRV signal based on the switch current. Thus, the NCP12400 always operates in current mode control so that the power MOSFET current is always limited.

Under normal operating conditions, the FB pin commands the operating mode of the NCP12400 at the voltage thresholds shown in Figure 43. At normal rated operating loads (from 100% to approximately 33% full rated power) the NCP12400 controls the converter in a fixed–frequency PWM mode. It can operate in the continuous conduction mode (CCM) or discontinuous conduction mode (DCM) depending upon the input voltage and loading conditions. If the controller is used in CCM with a wide input voltage range, the duty–ratio may increase up to 50%. The build–in slope compensation prevents the appearance of sub–harmonic oscillations in this operating area. For loads that are between approximately 32% and 10% of full rated power, the converter operates in frequency foldback mode (FFM). If the feedback pin voltage is lower than 1.4 V the peak switch current is kept constant and the output voltage is regulated by modulating the switching frequency for a given and fixed input voltage V<sub>HV</sub>.

Effectively, operation in FFM results in the application of constant volt-seconds to the flyback transformer each switching cycle. Voltage regulation in FFM is achieved by varying the switching frequency in the range from 65 kHz to 28 kHz. For extremely light loads (below approximately 6% full rated power), the converter is controlled using bursts of 28 kHz pulses. This mode is known as skip mode. The FFM, keeping constant peak current and skip mode allows design of the power supplies with increased efficiency under the light loading conditions. Keep in mind that the aforementioned boundaries of steady-state operation are approximate because they are subject to converter design parameters.



Figure 43. Mode Control with FB Pin Voltage

There was implemented the low consumption off mode allowing to reach extremely low no load input power. This mode is controlled by the FB pin and allows the remote control (or secondary side control) of the power supply shut–down. Most of the device internal circuitry is unbiased in the low consumption off mode. Only the FB pin control circuitry and X2 cap discharging circuitry is operating in the low consumption off mode. If the voltage at feedback pin decreases below the 0.6 V the controller will enter the low consumption off mode. The controller can start if the FB pin voltage increases above the 2.2 V level.

See the detailed status diagrams for the both versions fully latched A and the autorecovery B on the following figures. The basic status of the device after wake–up by the  $V_{CC}$  is the off mode and mode is used for the overheating protection mode if the thermal shutdown protection is activated.



LatchCondition =

OVP + OTP + V<sub>CCovp</sub>\*t<sub>VCC(blank)</sub> + (V<sub>CSstop</sub>\*4clk) + (V<sub>ILIM</sub>+MaxDC)\*t<sub>fault</sub>

 $LatchCondition = OVP + OTP + V_{CCovp} *t_{VCC (blank)}$ 

 $AutorecoveryCondition = (V_{CSstop} *4clk) + (V_{ILIM} + MaxDC) *t_{fault} + (V_{CC} < V_{CCoff}) *t_{VCC(blank)}$ 



Figure 45. V<sub>CC</sub> Management Timing Diagram

The information about the fault (permanent Latch or Autorecovery) is kept during the low consumption off mode due the safety reason. The reason is not to allow unlatch the device by the remote control being in off mode.

#### Start-up of the Controller

At start-up, the current source turns on when the voltage on the HV pin is higher than  $V_{HV(min)}$ , and turns off when  $V_{CC}$  reaches  $V_{CC(on)}$ , then turns on again when  $V_{CC}$  reaches

 $V_{CC(min)}$ , until the input voltage is high enough to ensure a proper start-up, i.e. when  $V_{HV}$  reaches  $V_{HV(start)}$ . The controller actually starts the next time  $V_{CC}$  reaches  $V_{CC(on)}$ . The controller then delivers pulses, starting with a soft-start period  $t_{SSTART}$  during which the peak current linearly increases before the current-mode control takes over.

Even though the Dynamic Self–Supply is able to maintain the  $V_{CC}$  voltage between  $V_{CC(on)}$  and  $V_{CC(min)}$  by turning the HV start–up current source on and off, it can only be used in light load condition, otherwise the power dissipation on the die would be too much. As a result, an auxiliary voltage source is needed to supply  $V_{CC}$  during normal operation.

The Dynamic Self–Supply is useful to keep the controller alive when no switching pulses are delivered, e.g. in brown–out condition, or to prevent the controller from stopping during load transients when the  $V_{CC}$  might drop. The NCP12400 accepts a supply voltage as high as 28 V, with an overvoltage threshold  $V_{CC(ovp)}$  that latches the controller off.



Figure 46. V<sub>CC</sub> Start-up Timing Diagram

For safety reasons, the start–up current is lowered when  $V_{CC}$  is below  $V_{CC(inhibit)}$ , to reduce the power dissipation in case the  $V_{CC}$  pin is shorted to GND (in case of  $V_{CC}$  capacitor failure, or external pull–down on  $V_{CC}$  to disable the

controller). There is only one condition for which the current source doesn't turn on when  $V_{CC}$  reaches  $V_{CC(inhibit)}$ : the voltage on HV pin is too low (below  $V_{HV(min)}$ ).





#### **HV Sensing of Rectified AC Voltage**

The NCP12400 features on its HV pin a true ac line monitoring circuitry. It includes a minimum start-up threshold and an autorecovery brown-out protection; both of them independent of the ripple on the input voltage. It is allowed only to work with an unfiltered, rectified ac input to ensure the X2 capacitor discharge function as well, which is described in following. The brown-out protection thresholds are fixed, but they are designed to fit most of the standard ac-dc conversion applications.

When the input voltage goes below  $V_{HV(stop)}$ , a brown–out condition is detected, and the controller stops. The HV current source maintains  $V_{CC}$  between  $V_{CC(on)}$  and  $V_{CC(min)}$  levels until the input voltage is back above  $V_{HV(start)}$ .



Figure 48. Ac Line Drop-out Timing Diagram

When  $V_{HV}$  crosses the  $V_{HV(start)}$  threshold, the controller can start immediately. When it crosses  $V_{HV(stop)}$ , it triggers a timer of duration  $t_{HV}$ , this ensures that the controller doesn't stop in case of line cycle drop-out.

When  $V_{HV}$  crosses the  $V_{HV(start)}$  threshold, the controller starts when the  $V_{CC}$  crosses the next  $V_{CC(on)}$  event. When it crosses  $V_{HV(stop)}$ , it triggers a timer of duration  $t_{HV}$ , this ensures that the controller doesn't stop in case of line cycle drop-out. The device restart after the ac line voltage drop-out is protected to the parasitic restart initiated e.g. the spikes induced at HV pin immediately after the device is stopped by the residual energy in the EMI filter. The device restart is allowed only after the 1<sup>st</sup> watch dog signal event. The basic principle is shown at Figure 49 and detail of the device restart is shown at Figure 50.



Figure 49. Ac Line Drop-out Timing Diagram with the Parasitic Spike



Figure 50. Detailed Timing Diagram of the Device Restart after the Short ac Line Drop-out

#### X2 Cap Discharge Feature

The X2 capacitor discharging feature is offered by usage of the NCP12400. This feature save approx. 16 mW – 25 mW input power depending on the EMI filter X2 capacitors volume and it saves the external components count as well. The discharge feature is ensured via the start–up current source with a dedicated control circuitry for this function. The X2 capacitors are being discharged by current defined as  $I_{start2}$  when this need is detected.

There is used a dedicated structure called ac line unplug detector inside the X2 capacitor discharge control circuitry. See the Figure 51 for the block diagram for this structure and Figures 52, 53, 54 and 55 for the timing diagrams. The basic idea of ac line unplug detector lies in comparison of the direct sample of the high voltage obtained via the high voltage sensing structure with the delayed sample of the high voltage. The delayed signal is created by the sample & hold structure.

The comparator used for the comparison of these signals is without hysteresis inside. The resolution between the slopes of the ac signal and dc signal is defined by the sampling time T<sub>SAMPLE</sub> and additional internal offset N<sub>OS</sub>. These parameters ensure the noise immunity as well. The additional offset is added to the picture of the sampled HV signal and its analog sum is stored in the C1 storage capacitor. If the voltage level of the HV sensing structure output crosses this level the comparator CMP output signal resets the detection timer and no dc signal is detected. The additional offset NOS can be measured as the VHV(hvst) on the HV pin. If the comparator output produces pulses it means that the slope of input signal is higher than set resolution level and the slope is positive. If the comparator output produces the low level it means that the slope of input signal is lower than set resolution level or the slope is negative. There is used the detection timer which is reset by any edge of the comparator output. It means if no edge comes before the timer elapses there is present only dc signal or signal with the small ac ripple at the HV pin. This type of the ac detector detects only the positive slope, which fulfils the requirements for the ac line presence detection.

In case of the dc signal presence on the high voltage input, the direct sample of the high voltage obtained via the high voltage sensing structure and the delayed sample of the high voltage are equivalent and the comparator produces the low level signal during the presence of this signal. No edges are present at the output of the comparator, that's why the detection timer is not reset and dc detect signal appears.

The minimum detectable slope by this ac detector is given by the ration between the maximum hysteresis observed at HV pin  $V_{HV(hyst),max}$  and the sampling time:

$$S_{min} = \frac{V_{HV(hyst),max}}{T_{sample}}$$
 (eq. 1)

Than it can be derived the relationship between the minimum detectable slope and the amplitude and frequency of the sinusoidal input voltage:

$$V_{\text{max}} = \frac{V_{\text{HV(hyst),max}}}{2 \cdot \pi \cdot f \cdot T_{\text{sample}}} = \frac{5}{2 \cdot \pi \cdot 35 \cdot 1 \cdot 10^{-3}} =$$
$$= 22.7 \text{ V} \qquad (eq. 2)$$

The minimum detectable AC RMS voltage is 16 V at frequency 35 Hz, if the maximum hysteresis is 5 V and sampling time is 1 ms.

The X2 capacitor discharge feature is available in any controller operation mode to ensure this safety feature. The detection timer is reused for the time limiting of the discharge phase, to protect the device against overheating. The discharging process is cyclic and continues until the ac line is detected again or the voltage across the X2 capacitor is lower than  $V_{HV(min)}$ . This feature ensures to discharge quite big X2 capacitors used in the input line filter to the safe level. It is important to note that it is not allowed to connect HV pin to any dc voltage due this feature. e.g. directly to bulk capacitor.

During the HV sensing or X2 cap discharging the  $V_{CC}$  net is kept above the  $V_{CC(off)}$  voltage by the Self–Supply in any mode of device operation to supply the control circuitry. During the discharge sequence is not allowed to start–up the device.



Figure 51. The ac Line Unplug Detector Structure Used for X2 Capacitor Discharge System



Figure 52. The ac Line Unplug Detector Timing Diagram