# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## Enhanced, High-Efficiency Power Factor Controller

The NCP1611 is designed to drive PFC boost stages based on an innovative *Current Controlled Frequency Fold-back (CCFF)* method. In this mode, the circuit classically operates in *Critical* conduction *M*ode (*CrM*) when the inductor current exceeds a programmable value. When the current is below this preset level, the NCP1611 linearly decays the frequency down to about 20 kHz when the current is null. *CCFF* maximizes the efficiency at both nominal and light load. In particular, the stand-by losses are reduced to a minimum.

Like in *FCCrM* controllers, internal circuitry allows near–unity power factor even when the switching frequency is reduced. Housed in a SO–8 package, the circuit also incorporates the features necessary for robust and compact PFC stages, with few external components.

#### Features

- Near-Unity Power Factor
- Critical Conduction Mode (CrM)
- Current Controlled Frequency Fold–back (CCFF): Low Frequency Operation is Forced at Low Current Levels
- On-time Modulation to Maintain a Proper Current Shaping in CCFF Mode
- Skip Mode Near the Line Zero Crossing
- Fast Line / Load Transient Compensation (Dynamic Response Enhancer)
- Valley Turn on
- High Drive Capability: -500 mA / +800 mA
- V<sub>CC</sub> Range: from 9.5 V to 35 V
- Low Start–up Consumption
- A Version: Low V<sub>CC</sub> Start–up Level (10.5 V), B Version: High V<sub>CC</sub> Start–up level (17.0 V)
- Line Range Detection
- Configurable for Low Harmonic Content across Wide Line/Load Range
- EN61000–3–2 Class C Compliant across Wide Load Range for Dimmable Light Ballasts
- This is a Pb–Free Device

#### Safety Features

- Non-latching, Over-Voltage Protection
- Brown–Out Detection
- Soft-Start for Smooth Start-up Operation (A version)
- Over Current Limitation
- Disable Protection if the Feedback Pin is Not Connected
- Thermal Shutdown



## **ON Semiconductor®**

#### www.onsemi.com





#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 28 of this data sheet.

- Low Duty–Cycle Operation if the Bypass Diode is Shorted
- Open Ground Pin Fault Monitoring
- Saturated Inductor Protection
- Detailed Safety Testing Analysis (Refer to Application Note AND9064/D)

#### **Typical Applications**

- PC, TV, Adapters Power Supplies
- LED Drivers and Light Ballasts (including dimmable versions)
- All Off-Line Applications Requiring Power Factor Correction



Figure 1. Typical Application Schematic

#### MAXIMUM RATINGS TABLE

| Symbol                             | Pin | Rating                                                                                                                                   | Value                                    | Unit       |
|------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------|
| V <sub>CC</sub>                    | 7   | Power Supply Input                                                                                                                       | -0.3, + 35                               | V          |
| V <sub>CONTROL</sub>               | 1   | V <sub>CONTROL</sub> pin (Note 1)                                                                                                        | –0.3, V <sub>CONTROL</sub> MAX (*)       | V          |
| V <sub>sense</sub>                 | 2   | V <sub>sense</sub> pin (Note 5)                                                                                                          | -0.3, +10                                | V          |
| FFcontrol                          | 3   | FFcontrol pin                                                                                                                            | -0.3, +10                                | V          |
| CS/ZCD                             | 4   | Input Voltage<br>Current Injected to pin 4 (Note 4)                                                                                      | -0.3, +35<br>+5                          | V<br>mA    |
| DRV                                | 6   | Driver Voltage (Note 1)<br>Driver Current                                                                                                | –0.3, V <sub>DRV</sub> (*)<br>–500, +800 | V<br>mA    |
| FB                                 | 8   | Feedback pin                                                                                                                             | -0.3, +10                                | V          |
| Ρ <sub>D</sub><br>R <sub>θJA</sub> |     | Power Dissipation and Thermal Characteristics<br>Maximum Power Dissipation @ T <sub>A</sub> = 70°C<br>Thermal Resistance Junction to Air | 550<br>145                               | mW<br>°C/W |
| Т <sub>Ј</sub>                     |     | Operating Junction Temperature Range                                                                                                     | -40 to +125                              | °C         |
| T <sub>Jmax</sub>                  |     | Maximum Junction Temperature                                                                                                             | 150                                      | °C         |
| T <sub>Smax</sub>                  |     | Storage Temperature Range                                                                                                                | -65 to 150                               | °C         |
| T <sub>Lmax</sub>                  |     | Lead Temperature (Soldering, 10s)                                                                                                        | 300                                      | °C         |
| ESD <sub>HBM</sub>                 |     | ESD Capability, HBM model (Note 2)                                                                                                       | > 2000                                   | V          |
| ESD <sub>MM</sub>                  |     | ESD Capability, Machine Model (Note 2)                                                                                                   | > 200                                    | V          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functional should not be assumed, damage may occur and reliability may be affected.
1. "V<sub>CONTROL</sub>MAX" is the pin1 clamp voltage and "V<sub>DRV</sub>" is the DRV clamp voltage (V<sub>DRVhigh</sub>). If V<sub>CC</sub> is below V<sub>DRVhigh</sub>, "V<sub>DRV</sub>" is V<sub>CC</sub>.
2. This device(s) contains ESD protection and exceeds the following tests: Human Body Model 2000 V per JEDEC Standard JESD22–A114E Machine Model Method 200 V per JEDEC Standard JESD22–A115–A

3. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78.

4. Maximum CS/ZCD current that can be injected into pin4



5. Recommended maximum  $V_{\text{sense}}$  voltage for optimal operation is 4.5 V.

| <b>FYPICAL ELECTRICAL CHARACTERISTICS</b> | (Conditions: V <sub>CC</sub> = | = 15 V, T <sub>.</sub> from –40°C | to +125°C, unle | ess otherwise specified) |
|-------------------------------------------|--------------------------------|-----------------------------------|-----------------|--------------------------|
|-------------------------------------------|--------------------------------|-----------------------------------|-----------------|--------------------------|

| Symbol                                | Rating                                                                                   | Min           | Тур            | Max            | Unit |
|---------------------------------------|------------------------------------------------------------------------------------------|---------------|----------------|----------------|------|
| START-UP AND SU                       | JPPLY CIRCUIT                                                                            |               |                |                |      |
| V <sub>CC(on)</sub>                   | Start–Up Threshold, V <sub>CC</sub> increasing:                                          |               |                |                | V    |
|                                       | A version<br>B version                                                                   | 9.75<br>15.80 | 10.50<br>17.00 | 11.25<br>18.20 |      |
| Vcc(off)                              | Minimum Operating Voltage, Voc falling                                                   | 8.50          | 9.00           | 9.50           | V    |
| Vec(in)                               |                                                                                          | 0.00          | 0.00           | 0.00           | v    |
| VCC(HYST)                             | A version                                                                                | 0.75          | 1.50           | -              | v    |
|                                       | B version                                                                                | 6.00          | 8.00           | -              |      |
| I <sub>CC(start)</sub>                | Start–Up Current, $V_{CC}$ = 9.4 V                                                       | -             | 20             | 50             | μΑ   |
| I <sub>CC(op)1</sub>                  | Operating Consumption, no switching (V <sub>sense</sub> pin being grounded)              | -             | 0.5            | 1.0            | mA   |
| I <sub>CC(op)2</sub>                  | Operating Consumption, 50 kHz switching, no load on DRV pin                              | -             | 2.0            | 3.0            | mA   |
| CURRENT CONTRO                        | DLLED FREQUENCY FOLD-BACK                                                                |               |                |                |      |
| T <sub>DT1</sub>                      | Dead–Time, <i>V<sub>FFcontrol</sub></i> = 2.60 V (Note 6)                                | -             | -              | 0              | μs   |
| T <sub>DT2</sub>                      | Dead–Time, <i>V<sub>FFcontrol</sub></i> = 1.75 V                                         | 14            | 18             | 22             | μs   |
| T <sub>DT3</sub>                      | Dead-Time, V <sub>FFcontrol</sub> = 1.00 V                                               | 32            | 38             | 44             | μs   |
| I <sub>DT1</sub>                      | FFcontrol pin current, $V_{sense} = 1.4$ V and $V_{control}$ maximum                     | 180           | 200            | 220            | μΑ   |
| I <sub>DT2</sub>                      | FFcontrol pin current, $V_{sense} = 2.8$ V and $V_{control}$ maximum                     | 110           | 135            | 160            | μΑ   |
| V <sub>SKIP-H</sub>                   | FFcontrol pin Skip Level, V <sub>FFcontrol</sub> rising                                  | -             | 0.75           | 0.85           | V    |
| V <sub>SKIP–L</sub>                   | FFcontrol pin Skip Level, V <sub>FFcontrol</sub> falling                                 | 0.55          | 0.65           | -              | V    |
| V <sub>SKIP-HYST</sub>                | FFcontrol pin Skip Hysteresis                                                            |               | -              | -              | mV   |
| GATE DRIVE                            |                                                                                          | <b>I</b>      |                | <b>-</b>       |      |
| T <sub>R</sub>                        | Output voltage rise-time @ $C_L = 1 \text{ nF}$ , 10-90% of output signal                | -             | 30             | -              | ns   |
| T <sub>F</sub>                        | Output voltage fall-time @ $C_L$ = 1 nF, 10-90% of output signal                         | _             | 20             | -              | ns   |
| R <sub>OH</sub>                       | Source resistance                                                                        | -             | 10             | -              | Ω    |
| R <sub>OL</sub>                       | Sink resistance                                                                          | -             | 7.0            | -              | Ω    |
| ISOURCE                               | Peak source current, $V_{DRV} = 0$ V (guaranteed by design)                              | -             | 500            | -              | mA   |
| I <sub>SINK</sub>                     | Peak sink current, $V_{DRV}$ = 12 V (guaranteed by design)                               | -             | 800            | -              | mA   |
| VDRVIow                               | DRV pin level at $V_{CC}$ close to $V_{CC(off)}$ with a 10 k $\Omega$ resistor to GND    | 8.0           | _              | _              | V    |
| VDBVhigh                              | DRV pin level at $V_{CC} = 35$ V ( $R_l = 33$ k $\Omega$ , $C_l = 1$ nF)                 | 10            | 12             | 14             | V    |
| REGULATION BLO                        | CK                                                                                       |               |                |                |      |
| VREE                                  | Feedback Voltage Reference:                                                              |               |                |                | V    |
|                                       | from 0°C to 125°C                                                                        | 2.44          | 2.50           | 2.54           |      |
|                                       |                                                                                          | 2.42          | 2.50           | 2.04           |      |
| IEA                                   |                                                                                          | -             | ±20            | -              | μΑ   |
| G <sub>EA</sub>                       | Error Amplifier Gain                                                                     | 110           | 220            | 290            | μS   |
| V <sub>CONTROL</sub>                  | V <sub>control</sub> Pin Voltage<br>– @ V <sub>FB</sub> = 2 V                            | _             | 4.5            | _              | V    |
|                                       | $-\textcircled{0}^{\prime}V_{FB}^{B} = 3 \text{ V}$                                      | -             | 0.5            | -              |      |
| V <sub>OUT</sub> L / V <sub>REF</sub> | Ratio (V <sub>OUT</sub> Low Detect Threshold / V <sub>REF</sub> ) (guaranteed by design) | 95.0          | 95.5           | 96.0           | %    |
| H <sub>OUT</sub> L / V <sub>REF</sub> | Ratio ( $V_{OUT}$ Low Detect Hysteresis / $V_{REF}$ ) (guaranteed by design)             | -             | -              | 0.5            | %    |
| I <sub>BOOST</sub>                    | V <sub>control</sub> Pin Source Current when (V <sub>OUT</sub> Low Detect) is activated  | 180           | 220            | 250            | μA   |
| CURRENT SENSE                         | AND ZERO CURRENT DETECTION BLOCKS                                                        | •             | -              | -              | -    |
| V <sub>CS</sub> (th)                  | Current Sense Voltage Reference                                                          | 450           | 500            | 550            | mV   |

 There is actually a minimum dead-time that is the delay between the core reset detection and the DRV turning on (T<sub>ZD</sub> parameter of the "Current Sense and Zero Current Detection Blocks" section).

| Symbol                          | Rating                                                                                                                                                     | Min  | Тур  | Max  | Unit |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| CURRENT SENS                    | SE AND ZERO CURRENT DETECTION BLOCKS                                                                                                                       |      |      |      |      |
| T <sub>LEB,OCP</sub>            | Over-Current Protection Leading Edge Blanking Time (guaranteed by design)                                                                                  | 100  | 200  | 350  | ns   |
| T <sub>LEB,OVS</sub>            | "Overstress" Leading Edge Blanking Time (guaranteed by design)                                                                                             | 50   | 100  | 170  | ns   |
| T <sub>OCP</sub>                | Over–Current Protection Delay from $V_{CS/ZCD} > V_{CS(th)}$ to DRV low $(dV_{CS/ZCD} / dt = 10 \text{ V/}\mu\text{s})$                                    | -    | 40   | 200  | ns   |
| V <sub>ZCD(th)H</sub>           | Zero Current Detection, V <sub>CS/ZCD</sub> rising                                                                                                         | 675  | 750  | 825  | mV   |
| V <sub>ZCD(th)L</sub>           | Zero Current Detection, V <sub>CS/ZCD</sub> falling                                                                                                        | 200  | 250  | 300  | mV   |
| V <sub>ZCD(hyst)</sub>          | Hysteresis of the Zero Current Detection Comparator                                                                                                        | 375  | 500  | -    | mV   |
| R <sub>ZCD/CS</sub>             | V <sub>ZCD(th)H</sub> over V <sub>CS(th)</sub> Ratio                                                                                                       | 1.4  | 1.5  | 1.6  | _    |
| V <sub>CL(pos)</sub>            | CS/ZCD Positive Clamp @ $I_{CS/ZCD} = 5 \text{ mA}$                                                                                                        | -    | 15.6 | -    | V    |
| I <sub>ZCD(bias)</sub>          | CS/ZCD Pin Bias Current, $V_{CS/ZCD}$ = 0.75 V                                                                                                             | 0.5  | -    | 2.0  | μΑ   |
| I <sub>ZCD(bias)</sub>          | CS/ZCD Pin Bias Current, V <sub>CS/ZCD</sub> = 0.25 V                                                                                                      | 0.5  | _    | 2.0  | μΑ   |
| T <sub>ZCD</sub>                | $(V_{CS/ZCD} < V_{ZCD(th)L})$ to (DRV high)                                                                                                                | -    | 60   | 200  | ns   |
| T <sub>SYNC</sub>               | Minimum ZCD Pulse Width                                                                                                                                    | -    | 110  | 200  | ns   |
| T <sub>WDG</sub>                | Watch Dog Timer                                                                                                                                            | 80   | 200  | 320  | μs   |
| T <sub>WDG(OS)</sub>            | Watch Dog Timer in "OverStress" Situation                                                                                                                  | 400  | 800  | 1200 | μs   |
| T <sub>TMO</sub>                | Time-Out Timer                                                                                                                                             | 20   | 30   | 50   | μs   |
| I <sub>ZCD(gnd)</sub>           | Source Current for CS/ZCD pin impedance Testing                                                                                                            | _    | 250  | -    | μA   |
| STATIC OVP                      |                                                                                                                                                            |      |      |      |      |
| D <sub>MIN</sub>                | Duty Cycle, V <sub>FB</sub> = 3 V, V <sub>control</sub> Pin Open                                                                                           | -    | -    | 0    | %    |
| ON-TIME CONT                    | ROL                                                                                                                                                        |      |      |      |      |
| T <sub>ON(LL)</sub>             | Maximum On Time, $V_{sense} = 1.4$ V and $V_{control}$ maximum (CrM)                                                                                       | 22   | 25   | 29   | μs   |
| T <sub>ON(LL)2</sub>            | On Time, $V_{sense} = 1.4$ V and $V_{control} = 2.5$ V (CrM)                                                                                               | 10.5 | 12.5 | 14.0 | μs   |
| T <sub>ON(HL)</sub>             | Maximum On Time, $V_{sense} = 2.8$ V and $V_{control}$ maximum (CrM)                                                                                       | 7.3  | 8.5  | 9.6  | μs   |
| T <sub>ON(LL)(MIN)</sub>        | Minimum On Time, $V_{sense}$ = 1.4 V (not tested, guaranteed by characterization)                                                                          | -    | -    | 200  | ns   |
| T <sub>ON(HL)(MIN)</sub>        | Minimum On Time, $V_{sense}$ = 2.8 V (not tested, guaranteed by characterization)                                                                          | -    | -    | 100  | ns   |
| FEED-BACK OV                    | VER AND UNDER-VOLTAGE PROTECTIONS (OVP AND UVP)                                                                                                            |      |      |      |      |
| R <sub>softOVP</sub>            | Ratio (Soft OVP Threshold, <i>V<sub>FB</sub></i> rising) over <i>V<sub>REF</sub></i> ( <i>V<sub>softOVP</sub>/V<sub>REF</sub></i> ) (guaranteed by design) | 104  | 105  | 106  | %    |
| R <sub>softOVP(HYST)</sub>      | Ratio (Soft OVP Hysteresis) over V <sub>REF</sub> (guaranteed by design)                                                                                   | 1.5  | 2.0  | 2.5  | %    |
| R <sub>fastOVP2</sub>           | Ratio (Fast OVP Threshold, $V_{FB}$ rising) over $V_{REF}$ ( $V_{fastOVP}/V_{REF}$ ) (guaranteed by design)                                                | 106  | 107  | 108  | %    |
| R <sub>UVP</sub>                | Ratio (UVP Threshold, $V_{FB}$ rising) over $V_{REF}$ ( $V_{UVP}/V_{REF}$ ) (guaranteed by design)                                                         | 8    | 12   | 16   | %    |
| R <sub>UVP(HYST)</sub>          | Ratio (UVP Hysteresis) over V <sub>REF</sub> (guaranteed by design)                                                                                        | -    | -    | 1    | %    |
| (I <sub>B</sub> ) <sub>FB</sub> | FB Pin Bias Current @ $V_{FB} = V_{OVP}$ and $V_{FB} = V_{UVP}$                                                                                            | 50   | 200  | 450  | nA   |
| BROWN-OUT P                     | ROTECTION AND FEED-FORWARD                                                                                                                                 |      |      |      |      |
| V <sub>BOH</sub>                | Brown–Out Threshold, V <sub>sense</sub> rising                                                                                                             | 0.96 | 1.00 | 1.04 | V    |
| V <sub>BOL</sub>                | Brown–Out Threshold, V <sub>sense</sub> falling                                                                                                            | 0.86 | 0.90 | 0.94 | V    |
| V <sub>BO(HYST)</sub>           | Brown–Out Comparator Hysteresis                                                                                                                            | 60   | 100  | -    | mV   |
| T <sub>BO(blank)</sub>          | Brown-Out Blanking Time                                                                                                                                    | 35   | 50   | 65   | ms   |
| I <sub>CONTROL(BO)</sub>        | V <sub>control</sub> Pin Sink Current, V <sub>sense</sub> < V <sub>BOL</sub>                                                                               | 40   | 50   | 60   | μΑ   |

TVDICAL ELECTRICAL CHARACTERISTICS 10500 .... 1000 . ... . vitiad)

There is actually a minimum dead-time that is the delay between the core reset detection and the DRV turning on (T<sub>ZD</sub> parameter of the "Current Sense and Zero Current Detection Blocks" section).

| TYPICAL ELECTRICA | _ CHARACTERISTICS (Conditions | : $V_{CC} = 15 \text{ V}, \text{ T}_{J} \text{ from } -40^{\circ}\text{C} \text{ to}$ | +125°C, unless otherwise specified) |
|-------------------|-------------------------------|---------------------------------------------------------------------------------------|-------------------------------------|
|-------------------|-------------------------------|---------------------------------------------------------------------------------------|-------------------------------------|

| Symbol                 | Rating                                                                                   | Min  | Тур | Max | Unit |  |
|------------------------|------------------------------------------------------------------------------------------|------|-----|-----|------|--|
| BROWN-OUT PR           | OTECTION AND FEED-FORWARD                                                                |      |     | -   | -    |  |
| V <sub>HL</sub>        | V <sub>HL</sub> Comparator Threshold for Line Range Detection, V <sub>sense</sub> rising |      | 2.2 | 2.3 | V    |  |
| V <sub>LL</sub>        | Comparator Threshold for Line Range Detection, Vsense falling                            | 1.6  | 1.7 | 1.8 | V    |  |
| V <sub>HL(hyst)</sub>  | Comparator Hysteresis for Line Range Detection                                           |      | 500 | 600 | mV   |  |
| T <sub>HL(blank)</sub> | Blanking Time for Line Range Detection                                                   |      | 25  | 35  | ms   |  |
| I <sub>BO(bias)</sub>  | Brown–Out Pin Bias Current, $V_{sense} = V_{BOH}$                                        | -250 | -   | 250 | nA   |  |
| THERMAL SHUTDOWN       |                                                                                          |      |     |     |      |  |
| T <sub>LIMIT</sub>     | Thermal Shutdown Threshold                                                               | -    | 150 | -   | °C   |  |

 There is actually a minimum dead-time that is the delay between the core reset detection and the DRV turning on (T<sub>ZD</sub> parameter of the "Current Sense and Zero Current Detection Blocks" section).

Thermal Shutdown Hysteresis

H<sub>TEMP</sub>

°C

50

#### DETAILED PIN DESCRIPTION

| Pin Number | Name                  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>CONTROL</sub>  | The error amplifier output is available on this pin. The network connected between this pin and ground adjusts the regulation loop bandwidth that is typically set below 20 Hz to achieve high Power Factor ratios.<br>Pin1 is grounded when the circuit is off so that when it starts operation, the power increases slowly to provide a soft-start function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2          | V <sub>SENSE</sub>    | A portion of the instantaneous input voltage is to be applied to pin 2 in order to detect<br>brown-out conditions. If $V_{pin2}$ is lower than 0.9 V for more than 50 ms, the circuit stops pulsing<br>until the pin voltage rises again and exceeds 1.0 V.<br>This pin also detects the line range. By default, the circuit operates the "low-line gain" mode. If<br>$V_{pin2}$ exceeds 2.2 V, the circuit detects a high-line condition and reduces the loop gain by 3.<br>Conversely, if the pin voltage remains lower than 1.7 V for more than 25 ms, the low-line gain<br>is set.<br>Connecting the pin 2 to ground disables the part once the 50 ms blanking time has elapsed.                                                                                                                                                                                                                                             |
| 3          | FF <sub>CONTROL</sub> | This pin sources a current representative to the line current. Connect a resistor between pin3 and ground to generate a voltage representative of the line current. When this voltage exceeds the internal 2.5 V reference ( $V_{REF}$ ), the circuit operates in critical conduction mode. If the pin voltage is below 2.5 V, a dead-time is generated that approximately equates [66 $\mu$ s x (1 - ( $V_{pin3}/V_{REF}$ )]. By this means, the circuit forces a longer dead-time when the current is small and a shorter one as the current increases. The circuit skips cycles whenever $V_{pin3}$ is below 0.65 V to prevent the PFC stage from operating near the line zero crossing where the power transfer is particularly inefficient. This does result in a slightly increased distortion of the current. If superior power factor is required, offset pin 3 by more than 0.75 V offset to inhibit the skip function. |
| 4          | CS / ZCD              | This pin monitors the MOSFET current to limit its maximum current.<br>This pin is also connected to an internal comparator for Zero Current Detection (ZCD). This<br>comparator is designed to monitor a signal from an auxiliary winding and to detect the core<br>reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a<br>diode to avoid altering the current sense information for the on-time (see application<br>schematic).                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5          | Ground                | Connect this pin to the PFC stage ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6          | Drive                 | The high–current capability of the totem pole gate drive $(-0.5/+0.8 \text{ A})$ makes it suitable to effectively drive high gate charge power MOSFETs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7          | Vcc                   | This pin is the positive supply of the IC. The circuit starts to operate when $V_{CC}$ exceeds 10.5 V (A version, 17.0 V for the B version) and turns off when $V_{CC}$ goes below 9.0 V (typical values). After start–up, the operating range is 9.5 V up to 35 V. The A version is preferred in applications where the circuit is fed by an external power source (from an auxiliary power supply or from a downstream converter). Its maximum start–up level (11.25 V) is set low enough so that the circuit can be powered from a 12 V rail. The B version is optimized for applications where the PFC stage is self–powered.                                                                                                                                                                                                                                                                                                |
| 8          | Feedback              | This pin receives a portion of the PFC output voltage for the regulation and the Dynamic Response Enhancer (DRE) that drastically speeds–up the loop response when the output voltage drops below 95.5% of the desired output level. $V_{pin8}$ is also the input signal for the (non–latching) Over–Voltage (OVP) and Under–Voltage (UVP) comparators. The UVP comparator prevents operation as long as $V_{pin8}$ is lower than 12% of the reference voltage ( $V_{REF}$ ). A soft OVP comparator gradually reduces the duty–ratio when $V_{pin8}$ exceeds 105% of $V_{REF}$ . If despite of this, the output voltage still increases, the driver is immediately disabled if the output voltage exceeds 107% of the desired level (fast OVP). A 250 nA sink current is built–in to trigger the UVP protection and disable the part if the feedback pin is accidentally open.                                                   |



Figure 2. Block Diagram





#### **TYPICAL CHARACTERISTICS**

www.onsemi.com 10

Falling) vs. Temperature

**Rising) vs. Temperature** 





#### **TYPICAL CHARACTERISTICS**

www.onsemi.com 12



#### **TYPICAL CHARACTERISTICS**

www.onsemi.com 13 Temperature

**Detection Comparator vs. Temperature** 









#### **TYPICAL CHARACTERISTICS**

www.onsemi.com



### **TYPICAL CHARACTERISTICS**

## DETAILED OPERATING DESCRIPTION

#### Introduction

The NCP1611 is designed to optimize the efficiency of your PFC stage throughout the load range. In addition, it incorporates protection features for rugged operation. More generally, the NCP1611 is ideal in systems where cost–effectiveness, reliability, low stand–by power and high efficiency are key requirements:

- Current Controlled Frequency Fold-back: the NCP1611 is designed to drive PFC boost stages in so-called Current Controlled Frequency Fold-back (CCFF). In this mode, the circuit classically operates in Critical conduction Mode (CrM) when the inductor current exceeds a programmable value. When the current is below this preset level, the NCP1611 linearly reduces the frequency down to about 20 kHz when the current is zero. CCFF maximizes the efficiency at both nominal and light load. In particular, stand-by losses are reduced to a minimum. Similarly to FCCrM controllers, an internal circuitry allows near-unity power factor even when the switching frequency is reduced.
- Skip Mode: to further optimize the efficiency, the circuit skips cycles near the line zero crossing when the current is very low. This is to avoid circuit operation when the power transfer is particularly inefficient at the cost of current distortion. When superior power factor is required, this function can be inhibited by offsetting the "FFcontrol" pin by 0.75 V.
- Low Start-up Current and large  $V_{CC}$  range (B version): The start-up consumption of the circuit is minimized to allow the use of high-impedance start-up resistors to pre-charge the  $V_{CC}$  capacitor. Also, the minimum value of the UVLO hysteresis is 6 V to avoid the need for large  $V_{CC}$  capacitors and help shorten the start-up time

without the need for too dissipative start–up elements. The A version is preferred in applications where the circuit is fed by an external power source (from an auxiliary power supply or from a downstream converter). Its maximum start–up level (11.25 V) is set low enough so that the circuit can be powered from a 12–V rail. After start–up, the high V<sub>CC</sub> maximum rating allows a large operating range from 9.5 V up to 35 V.

- Fast Line / Load Transient Compensation (Dynamic Response Enhancer): since PFC stages exhibit low loop bandwidth, abrupt changes in the load or input voltage (e.g. at start-up) may cause excessive over or under-shoot. This circuit limits possible deviations from the regulation level as follows:
  - The NCP1611 linearly decays the power delivery to zero when the output voltage exceeds 105% of its desired level (soft OVP). If this soft OVP is too smooth and the output continues to rise, the circuit immediately interrupts the power delivery when the output voltage is 107% above its desired level.
  - The NCP1611 dramatically speeds-up the regulation loop when the output voltage goes below 95.5% of its regulation level. In A version, this function is enabled only after the PFC stage has started-up to allow normal soft-start operation to occur.
- Safety Protections: the NCP1611 permanently monitors the input and output voltages, the MOSFET current and the die temperature to protect the system from possible over-stress making the PFC stage extremely robust and reliable. In addition to the OVP protection, these methods of protection are provided:

- Maximum Current Limit: the circuit senses the MOSFET current and turns off the power switch if the set current limit is exceeded. In addition, the circuit enters a low duty-cycle operation mode when the current reaches 150% of the current limit as a result of the inductor saturation or a short of the bypass diode.
- Under–Voltage Protection: this circuit turns off when it detects that the output voltage is below 12% of the voltage reference (typically). This feature protects the PFC stage if the ac line is too low or if there is a failure in the feedback network (e.g., bad connection).
- Brown–Out Detection: the circuit detects low ac line conditions and stops operation thus protecting the PFC stage from excessive stress.
- Thermal Shutdown: an internal thermal circuitry disables the gate drive when the junction

temperature exceeds  $150^{\circ}$ C (typically). The circuit resumes operation once the temperature drops below approximately  $100^{\circ}$ C ( $50^{\circ}$ C hysteresis).

• Output Stage Totem Pole: the NCP1611 incorporates a -0.5 A / +0.8 A gate driver to efficiently drive most TO220 or TO247 power MOSFETs.

#### **NCP1611 Operation Modes**

As mentioned, the NCP1611 PFC controller implements a Current Controlled Frequency Fold–back (CCFF) where:

- The circuit operates in classical Critical conduction Mode (CrM) when the inductor current exceeds a programmable value.
- When the current is below this preset level, the NCP1611 linearly reduces the operating frequency down to about 20 kHz when the current is zero.





As illustrated in Figure 59, under high load conditions, the boost stage is operating in CrM but as the load is reduced, the controller enters controlled frequency discontinuous operation.

Figure 60 details the operation. A voltage representative of the input current ("current information") is generated. If this signal is higher than a 2.5 V internal reference (named "Dead–Time Ramp Threshold" in Figure 60), there is no dead–time and the circuit operates in CrM. If the current information is lower than the 2.5 V threshold, a dead–time is inserted that lasts for the time necessary for the internal ramp to reach 2.5 V from the current information floor. Hence, the lower the current information is, the longer the dead–time. When the current information is 0.75 V, the dead–time is approximately  $45 \,\mu$ s.

To further reduce the losses, the MOSFET turns on is stretched until its drain-source voltage is at its valley. As illustrated in Figure 60, the ramp is synchronized to the drain-source ringing. If the ramp exceeds the 2.5 V threshold while the drain-source voltage is below  $V_{in}$ , the ramp is extended until it oscillates above  $V_{in}$  so that the drive will turn on at the next valley.



<u>Top:</u> CrM operation when the current information exceeds the preset level during the demagnetization phase <u>Middle:</u> the circuit re-starts at the next valley if the sum (ramp + current information) exceeds the preset level during the dead-time, while the drain-source voltage is high

Bottom: the sum (ramp + current information) exceeds the preset level while during the dead-time, the drain-source voltage is low. The circuit skips the current valley and re-starts at the following one.

#### Figure 60. Dead-Time Generation

#### **Current Information Generation**

The "FFcontrol" pin sources a current that is representative of the input current. In practice,  $I_{pin3}$  is built by multiplying the internal control signal (V<sub>REGUL</sub>, i.e., the internal signal that controls the on–time) by the sense voltage (pin 2) that is proportional to the input voltage. The multiplier gain ( $K_m$  of Figure 61) is three times less in high–line conditions (that is when the "LLine" signal from the brown–out block is in low state) so that  $I_{pin3}$  provides a voltage representative of the input current across resistor  $R_{FF}$  placed between pin 3 and ground. Pin 3 voltage is the current information.



Figure 61. Generation of the Current Information

#### Skip Mode

As illustrated in Figure 61, the circuit also skips cycles near the line zero crossing where the current is very low. A comparator monitors the pin 3 voltage ("*FFcontrol*" voltage) and inhibits the drive when  $V_{pin3}$  is lower than a 0.65 V internal reference. Switching resumes when  $V_{pin3}$ exceeds 0.75 V (0.1 V hysteresis). This inhibits circuit operation when the power transfer is particularly inefficient at the expense of slightly increased current distortion. When superior power factor is needed, this function can be inhibited offsetting the "FFcontrol" pin by 0.75 V. The skip mode capability is disabled whenever the PFC stage is not in nominal operation (as dictated by the "pfcOK" signal – see block diagram and "pfcOK Internal Signal" Section).

The circuit does not abruptly interrupt the switching when  $V_{pin3}$  goes below 0.65 V. Instead, the signal  $V_{TON}$  that controls the on-time is gradually decreased by grounding the  $V_{REGUL}$  signal applied to the  $V_{TON}$  processing block (see Figure 9). Doing so, the on-time smoothly decays to zero in three to four switching periods typically. Figure 62 shows the practical implementation.



Figure 62. CCFF Practical Implementation

CCFF maximizes the efficiency at both nominal and light load. In particular, the stand-by losses are reduced to a minimum. Also, this method avoids that the system stalls between valleys. Instead, the circuit acts so that the PFC stage transitions from the n valley to (n + 1) valley or vice versa from the n valley to (n - 1) cleanly as illustrated by Figure 63.



Figure 63. Clean Transition Without Hesitation Between Valleys

#### NCP1611 On-time Modulation

Let's analyze the ac line current absorbed by the PFC boost stage. The initial inductor current at the beginning of each switching cycle is always zero. The coil current ramps up when the MOSFET is *on*. The slope is  $(V_{IN}/L)$  where L is the coil inductance. At the end of the on–time  $(t_1)$ , the inductor starts to demagnetize. The inductor current ramps down until it reaches zero. The duration of this phase is  $(t_2)$ .

In some cases, the system enters then the dead-time  $(t_3)$  that lasts until the next clock is generated.

One can show that the ac line current is given by:

$$I_{in} = V_{in} \left[ \frac{t_1(t_1 + t_2)}{2TL} \right]$$
 (eq. 1)



Where  $T = (t_1 + t_2 + t_3)$  is the switching period and  $V_{in}$  is the ac line rectified voltage.

In light of this equation, we immediately note that  $I_{in}$  is proportional to  $V_{in}$  if  $[t_1 (t_1 + t_2) / T]$  is a constant.



Figure 64. PFC Boost Converter (left) and Inductor Current in DCM (right)

The NCP1611 operates in voltage mode. As portrayed by Figure 8, the MOSFET on–time  $t_1$  is controlled by the signal  $V_{ton}$  generated by the regulation block and an internal ramp as follows:

$$t_1 = \frac{C_{ramp} \cdot V_{ton}}{I_{ch}}$$
 (eq. 2)

The charge current is constant at a given input voltage (as mentioned, it is 3 times higher at high line compared to its value at low line).  $C_{ramp}$  is an internal capacitor.

The output of the regulation block ( $V_{CONTROL}$ ) is linearly transformed into a signal ( $V_{REGUL}$ ) varying between 0 and 1 V. ( $V_{REGUL}$ ) is the voltage that is injected into the PWM section to modulate the MOSFET duty-cycle. The NCP1611 includes some circuitry that processes ( $V_{REGUL}$ ) to form the signal ( $V_{ton}$ ) that is used in the PWM section (see Figure 9). ( $V_{ton}$ ) is modulated in response to the dead-time sensed during the precedent current cycles, that is, for a proper shaping of the ac line current. This modulation leads to:

$$V_{ton} = \frac{T \cdot V_{REGUL}}{t_1 + t_2} \qquad (eq. 3)$$

or

$$V_{ton} \cdot \frac{t_1 + t_2}{T} = V_{REGUL}$$

Given the low regulation bandwidth of the PFC systems,  $(V_{CONTROL})$  and then  $(V_{REGUL})$  are slow varying signals. Hence, the  $(V_{ton} \bullet (t_1 + t_2) / T)$  term is substantially constant. Provided that in addition,  $(t_1)$  is proportional to  $(V_{ton})$ , Equation 1 leads to:  $(I_{in} = k \bullet V_{in})$ , where k is a constant. More exactly:

$$\begin{split} I_{in} &= k \cdot V_{in} \\ \text{where : } k &= \text{constant} = \left[ \frac{1}{2L} \cdot \frac{V_{\text{REGUL}}}{\left(V_{\text{REGUL}}\right)_{\text{max}}} \cdot t_{\text{on,max}} \right] \end{split}$$

Where  $t_{on max}$  is the maximum on-time obtained when  $V_{REGUL}$  is at its  $(V_{REGUL})_{max}$  maximum level. The

parametric table shows that  $t_{on max}$  is equal to 25 µs (T<sub>ON(LL)</sub>) at low line and to 8.3 µs (T<sub>ON(HL)</sub>) at high line (when pin2 happens to exceed 2.2 V with a pace higher than 40 Hz – see BO 25 ms blanking time).

The input current is then proportional to the input voltage. Hence, the ac line current is properly shaped.

One can note that this analysis is also valid in the CrM case. This condition is just a particular case of this functioning where  $(t_3=0)$ , which leads to  $(t_1+t_2=T)$  and  $(V_{TON}=V_{REGUL})$ . That is why the NCP1611 automatically adapts to the conditions and transitions from DCM and CrM (and vice versa) without power factor degradation and without discontinuity in the power delivery.

Hence, we can re-write the above equation as follows:

$$I_{in} = \frac{V_{in} \cdot T_{ON(LL)}}{2 \cdot L} \cdot \frac{V_{REGUL}}{(V_{REGUL})max}$$

at low line.

$$I_{in} = \frac{V_{in} \cdot T_{ON(HL)}}{2 \cdot L} \cdot \frac{V_{REGUL}}{(V_{REGUL}) max}$$

at high line.

From these equations, we can deduce the expression of the average input power:

$$\mathsf{P}_{\mathsf{in},\mathsf{avg}} = \frac{\left(\mathsf{V}_{\mathsf{in},\mathsf{rms}}\right)^2 \cdot \mathsf{V}_{\mathsf{REGUL}} \cdot \mathsf{T}_{\mathsf{ON(LL)}}}{2 \cdot \mathsf{L} \cdot \left(\mathsf{V}_{\mathsf{REGUL}}\right)_{\mathsf{max}}}$$

at low line

$$\mathsf{P}_{\mathsf{in},\mathsf{avg}} = \frac{\left(\mathsf{V}_{\mathsf{in},\mathsf{rms}}\right)^2 \cdot \mathsf{V}_{\mathsf{REGUL}} \cdot \mathsf{T}_{\mathsf{ON(HL)}}}{2 \cdot \mathsf{L} \cdot \left(\mathsf{V}_{\mathsf{REGUL}}\right)_{\mathsf{max}}}$$

at high line

Where (V<sub>REGUL</sub>)<sub>max</sub> is the 1 V V<sub>REGUL</sub> maximum value.

Hence, the maximum power that can be delivered by the PFC stage is:

$$(\mathsf{P}_{\mathsf{in},\mathsf{avg}})_{\mathsf{max}} = \frac{(\mathsf{V}_{\mathsf{in},\mathsf{rms}})^2 \cdot \mathsf{T}_{\mathsf{ON}(\mathsf{LL})}}{2 \cdot \mathsf{L}}$$

at low line

$$(P_{in,avg})_{max} = \frac{(V_{in,rms})^2 \cdot T_{ON(HL)}}{2 \cdot L}$$

at high line



Figure 65. PWM circuit and timing diagram.



Figure 66. V<sub>TON</sub> Processing Circuit. The integrator OA1 amplifies the error between V<sub>REGUL</sub> and IN1 so that on average,  $(V_{TON} * (t_1+t_2)/T)$  equates V<sub>REGUL</sub>.

#### Remark:

The " $V_{ton}$  processing circuit" is "informed" when a condition possibly leading to a long interruption of the drive activity (functions generating the STOP signal that disables the drive – see block diagram – except OCP, i.e., OVP, OverStress, SKIP, staticOVP and OFF). Otherwise, such situations would be viewed as a normal dead–time phase and  $V_{ton}$  would inappropriately over–dimension  $V_{ton}$  to compensate it. Instead, as illustrated in Figure 66, the  $V_{ton}$  signal is grounded leading to a short soft–start when the circuit recovers.

#### **Regulation Block and Output Voltage Control**

A trans–conductance error amplifier (OTA) with access to the inverting input and output is provided. It features a typical trans–conductance gain of 200  $\mu$ S and a maximum capability of ±20  $\mu$ A. The output voltage of the PFC stage is typically scaled down by a resistors divider and monitored by the inverting input (pin 8). Bias current is minimized (less than 500 nA) to allow the use of a high impedance feed–back network. However, it is high enough so that the pin remains in low state if the pin is not connected.

The output of the error amplifier is brought to pin 1 for external loop compensation. Typically a type 2 network is applied between pin1 and ground, to set the regulation bandwidth below about 20 Hz and to provide a decent phase boost.

The swing of the error amplifier output is limited within an accurate range:

- It is forced above a voltage drop  $(V_F)$  by some circuitry.

- It is clamped not to exceed 4.0 V + the same  $V_F$  voltage drop.

Hence,  $V_{pin1}$  features a 4 V voltage swing.  $V_{pin1}$  is then offset down by  $(V_F)$  and scaled down by a resistors divider before it connects to the " $V_{TON}$  processing block" and the PWM section. Finally, the output of the regulation block is a signal (" $V_{REGUL}$ " of the block diagram) that varies between 0 and a top value corresponding to the maximum on–time.

The  $V_F$  value is 0.5 V typically.



Figure 67. a) Regulation Block Figure (left), b) Correspondence Between V<sub>CONTROL</sub> and V<sub>REGUL</sub> (right)

Given the low bandwidth of the regulation loop, abrupt variations of the load, may result in excessive over or under-shoot. Over-shoot is limited by the Over-Voltage Protection connected to pin 8.

The NCP1611 embeds a "*dynamic response enhancer*" circuitry (DRE) that contains under–shoots. An internal comparator monitors the feed–back ( $V_{pin8}$ ) and when  $V_{pin8}$  is lower than 95.5% of its nominal value, it connects a 200 µA current source to speed–up the charge of the compensation network. Effectively this appears as a 10x increase in the loop gain.

In A version, DRE is disabled during the start–up sequence until the PFC stage has stabilized (that is when the "pfcOK" signal of the block diagram, is high). The resulting slow and gradual charge of the pin1 voltage ( $V_{CONTROL}$ ) softens the soft start–up sequence. In B version, DRE is enabled during start–up to speed–up this phase and allow for the use of smaller  $V_{CC}$  capacitors.

The circuit also detects overshoot and immediately reduces the power delivery when the output voltage exceeds 105% of its desired level. The NCP1611 does not abruptly interrupt the switching. Instead, the signal  $V_{TON}$  that controls the on-time is gradually decreased by grounding

the  $V_{REGUL}$  signal applied to the  $V_{TON}$  processing block (see Figure 66). Doing so, the on-time smoothly decays to zero in four to five switching periods typically. If the output voltage still increases, a second comparator immediately disables the driver if the output voltage exceeds 107% of its desired level.

The error amplifier OTA and the OVP, UVP and DRE comparators share the same input information. Based on the typical value of their parameters and if ( $V_{out,nom}$ ) is the output voltage nominal value (e.g., 390 V), we can deduce:

- Output Regulation Level: Vout,nom
- Output UVP Level: V<sub>out,uvp</sub> = 12% x V<sub>out,nom</sub>
- Output DRE Level: V<sub>out,dre</sub> = 95.5% x V<sub>out,nom</sub>
- Output Soft OVP Level: V<sub>out,sovp</sub> = 105% x V<sub>out,nom</sub>
- Output Fast OVP level: V<sub>out,fovp</sub> = 107% x V<sub>out,nom</sub>

#### **Current Sense and Zero Current Detection**

The NCP1611 is designed to monitor the current flowing through the power switch. A current sense resistor ( $R_{sense}$ ) is inserted between the MOSFET source and ground to generate a positive voltage proportional to the MOSFET current ( $V_{CS}$ ). The  $V_{CS}$  voltage is compared to a 500 mV internally reference. When  $V_{CS}$  exceeds this threshold, the