

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Combination Power Factor Correction and Quasi-Resonant Flyback Controllers for Adapters

This combination IC integrates power factor correction (PFC) and quasi-resonant flyback functionality necessary to implement a compact and highly efficient Switched Mode Power Supply for an adapter application.

The PFC stage exhibits near—unity power factor while operating in a Critical Conduction Mode (CrM) with a maximum frequency clamp. The circuit incorporates all the features necessary for building a robust and compact PFC stage while minimizing the number of external components.

The quasi-resonant current-mode flyback stage features a proprietary valley-lockout circuitry, ensuring stable valley switching. This system works down to the 4<sup>th</sup> valley and toggles to a frequency foldback mode with a minimum frequency clamp beyond the 4<sup>th</sup> valley to eliminate audible noise. Skip mode operation allows excellent efficiency in light load conditions while consuming very low standby power consumption.

#### **Common General Features**

- Wide V<sub>CC</sub> Range from 9 V to 30 V with Built-in Overvoltage Protection
- High-Voltage Startup Circuit and Active Input Filter Capacitor Discharge Circuitry for Reduced Standby Power
- Integrated High-Voltage Brown-Out Detector
- Integrated High-Voltage Switch Disconnects PFC Feedback Resistor Divider to Reduce Standby Power
- Fault Input for Severe Fault Conditions, NTC Compatible (Latch and Auto–Recovery Options)
- 0.5 A / 0.8 A Source / Sink Gate Drivers
- Internal Temperature Shutdown
- Power Savings Mode Reduces Supply Current Consumption to 70 μA Enabling Very Low Input Power Applications

#### **PFC Controller Features**

- Critical Conduction Mode with Constant On Time Control (Voltage Mode) and Maximum Frequency Clamp
- Accurate Overvoltage Protection
- Bi-Level Line-Dependent Output Voltage
- Fast Line / Load Transient Compensation
- Boost Diode Short-Circuit Protection



## ON Semiconductor®

#### www.onsemi.com

#### **MARKING DIAGRAM**



NCP1937 = Specific Device Code

ex = A1, A2, A3, B1, B2, B3, C1, C4 or C61

A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

- Feed–Forward for Improved Operation across Line and Load
- Adjustable PFC Disable Threshold Based on Output Power

## **QR Flyback Controller Features**

- Valley Switching Operation with Valley–Lockout for Noise–Free Operation
- Frequency Foldback with Minimum Frequency Clamp for Highest Performance in Standby Mode
- Minimum Frequency Clamp Eliminates Audible Noise
- Timer-Based Overload Protection (Latched or Auto-Recovery options)
- Adjustable Overpower Protection
- Winding and Output Diode Short-Circuit Protection
- 4 ms Soft-Start Timer





Figure 2. Functional Block Diagram

## **Table 1. PIN FUNCTION DESCRIPTION**

| Pin Out | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | HV/X2    | High voltage startup circuit input. It is also used to discharge the input filter capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2       |          | Removed for creepage distance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3       | BO/X2    | Performs brown–out detection for the whole IC and it is also used to discharge the input filter capacitors and detect the line voltage range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4       |          | Removed for creepage distance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5       | PControl | Output of the PFC transconductance error amplifier. A compensation network is connected between this pin and ground to set the loop bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6       | PONOFF   | A resistor between this pin and ground sets the PFC turn off threshold. The voltage on this pin is compared to an internal voltage signal proportional to the output power. The PFC disable threshold is determined by the resistor on this pin and the internal pull–up current source, I <sub>PONOFF</sub> .                                                                                                                                                                                                                                                                                                                          |
| 7       | QCT      | An external capacitor sets the frequency in VCO mode for the QR flyback controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8       | Fault    | The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precise pull up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch or auto-recovery depending on device option.                                                                                                                                                                                                                                                                                                                                                               |
| 9       | PSTimer  | Power savings mode (PSM) control and timer adjust. Compatible with an optocoupler for secondary control of PSM. The device enters PSM if the voltage on this pin exceeds the PSM threshold, V <sub>PS_in</sub> . A capacitor between this pin and GND sets the delay time before the controller enters power savings mode. Once the controller enters power savings mode the IC is disabled and the current consumption is reduced to a maximum of 70 μA. The input filter capacitor discharge function is available while in power savings mode. The controller is enabled once V <sub>PSTimer</sub> drops below V <sub>PS_out</sub> . |
| 10      | QFB      | Feedback input for the QR Flyback controller. Allows direct connection to an optocoupler.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 11      | QZCD     | Input to the demagnetization detection comparator for the QR Flyback controller. Also used to set the overpower compensation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12      | VCC      | Supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13      | QCS      | Input to the cycle-by-cycle current limit comparator for the QR Flyback section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14      | QDRV     | QR flyback controller switch driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15      | PDRV     | PFC controller switch driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 16      | PCS/PZCD | Input to the cycle–by–cycle current limit comparator for the PFC section. Also used to perform the demagnetization detection for the PFC controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 17      | GND      | Ground reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 18      | PFBLV    | Low voltage PFC feedback input. An external resistor divider is used to sense the PFC bulk voltage. The divider low side resistor connects to this pin. This voltage is compared to an internal reference. The reference voltage is 2.5 V at low line and 4 V at high line. An internal high–voltage switch disconnects the low side resistor from the high side resistor chain when the PFC is disabled in order to reduce input power.                                                                                                                                                                                                |
| 19      |          | Removed for creepage distance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 20      | PFBHV    | High voltage PFC feedback input. An external resistor divider is used to sense the PFC bulk voltage. The divider high side resistor chain from the PFC bulk voltage connects to this pin. An internal high–voltage switch disconnects the high side resistor chain from the low side resistor when the PFC is disabled in order to reduce input power.                                                                                                                                                                                                                                                                                  |

**Table 2. NCP1937 DEVICE OPTIONS** 

| Device         | Overload<br>Protection | Fault OTP     | V <sub>BO(start)</sub> | V <sub>BO(stop)</sub> | PFC<br>Disable<br>Time | PFC<br>Frequency<br>Clamp | Package                                  | Shipping <sup>†</sup> |
|----------------|------------------------|---------------|------------------------|-----------------------|------------------------|---------------------------|------------------------------------------|-----------------------|
| NCP1937A1DR2G  | Auto-Recovery          | Latch         | 111 V                  | 97 V                  | 0.5 s                  | 250 kHz                   |                                          |                       |
| NCP1937A2DR2G  | Auto-Recovery          | Latch         | 111 V                  | 97 V                  | 0.5 s                  | 131 kHz                   |                                          |                       |
| NCP1937A3DR2G  | Auto-Recovery          | Latch         | 111 V                  | 97 V                  | 4 s                    | 131 kHz                   | ]                                        |                       |
| NCP1937B1DR2G  | Auto-Recovery          | Auto-Recovery | 111 V                  | 97 V                  | 0.5 s                  | 250 kHz                   | 0010.00                                  |                       |
| NCP1937B2DR2G  | Auto-Recovery          | Auto-Recovery | 111 V                  | 97 V                  | 0.5 s                  | 131 kHz                   | SOIC-20<br>(Pb-Free)                     | 2500 / Tape<br>& Reel |
| NCP1937B3DR2G  | Auto-Recovery          | Auto-Recovery | 111 V                  | 97 V                  | 4 s                    | 131 kHz                   | (* 5 * * * * * * * * * * * * * * * * * * |                       |
| NCP1937C1DR2G  | Latch                  | Latch         | 111 V                  | 97 V                  | 0.5 s                  | 250 kHz                   | ]                                        |                       |
| NCP1937C4DR2G  | Latch                  | Latch         | 111 V                  | 97 V                  | 13 s                   | 131 kHz                   |                                          |                       |
| NCP1937C61DR2G | Latch                  | Latch         | 101 V                  | 87 V                  | 4 s                    | 131 kHz                   |                                          |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

Table 3. MAXIMUM RATINGS (Notes 1 – 6)

| Rating                                                              | Pin | Symbol                | Value                              | Unit |
|---------------------------------------------------------------------|-----|-----------------------|------------------------------------|------|
| High Voltage Startup Circuit Input Voltage                          | 1   | V <sub>HV/X2</sub>    | -0.3 to 700                        | V    |
| High Voltage Startup Circuit Input Current                          | 1   | I <sub>HV/X2</sub>    | 20                                 | mA   |
| High Voltage Brownout Detector Input Voltage                        | 3   | V <sub>BO/X2</sub>    | -0.3 to 700                        | V    |
| High Voltage Brownout Detector Input Current                        | 3   | I <sub>BO/X2</sub>    | 20                                 | mA   |
| PFC High Voltage Feedback Input Voltage                             | 20  | V <sub>PFBHV</sub>    | -0.3 to 700                        | V    |
| PFC High Voltage Feedback Input Current                             | 20  | I <sub>PFBHV</sub>    | 0.5                                | mA   |
| PFC Low Voltage Feedback Input Voltage                              | 18  | $V_{PFBLV}$           | -0.3 to 9                          | V    |
| PFC Low Voltage Feedback Input Current                              | 18  | I <sub>PFBLV</sub>    | 0.5                                | mA   |
| PFC Zero Current Detection and Current Sense Input Voltage (Note 1) | 16  | V <sub>PCS/PZCD</sub> | -0.3 to V <sub>PCS/PZCD(MAX)</sub> | V    |
| PFC Zero Current Detection and Current Sense Input Current          | 16  | I <sub>PCS/PZCD</sub> | -2/+5                              | mA   |
| PFC Control Input Voltage                                           | 5   | V <sub>PControl</sub> | –0.3 to 5                          | V    |
| PFC Control Input Current                                           | 5   | I <sub>PControl</sub> | 10                                 | mA   |
| Supply Input Voltage                                                | 12  | V <sub>CC(MAX)</sub>  | -0.3 to 30                         | V    |
| Supply Input Current                                                | 12  | I <sub>CC(MAX)</sub>  | 30                                 | mA   |
| Supply Input Voltage Slew Rate                                      | 12  | dV <sub>CC</sub> /dt  | 1                                  | V/μs |
| Fault Input Voltage                                                 | 8   | V <sub>Fault</sub>    | -0.3 to (V <sub>CC</sub> + 1.25)   | V    |
| Fault Input Current                                                 | 8   | I <sub>Fault</sub>    | 10                                 | mA   |
| QR Flyback Zero Current Detection Input Voltage                     | 11  | V <sub>QZCD</sub>     | -0.9 to (V <sub>CC</sub> + 1.25)   | V    |
| QR Flyback Zero Current Detection Input Current                     | 11  | I <sub>QZCD</sub>     | -2/+5                              | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. V<sub>PCS/PZCD(MAX)</sub> is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V, the pin sinks
- a current equal to (V<sub>PCS/PZCD</sub> 5 V) / (2 kΩ). A V<sub>PSC/PZCD</sub> of 7 V generates a sink current of approximately 1 mA.

  2. Maximum driver voltage is limited by the driver clamp voltage, V<sub>XDRV(high)</sub>, when V<sub>CC</sub> exceeds the driver clamp voltage. Otherwise, the
- maximum driver voltage is V<sub>CC</sub>.

  3. Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.
- 4. This device contains Latch–Up protection and exceeds  $\pm$  100 mA per JEDEC Standard JESD78.
- 5. Low Conductivity Board. As mounted on 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC51-1 conductivity test PCB. Test conditions were under natural convection of zero air flow.
- 6. Pins 1, 3, and 20 are rated to the maximum voltage of the part, or 700 V.

**Table 3. MAXIMUM RATINGS** (Notes 1 – 6)

| Rating                                                                                                                                                                            | Pin | Symbol                                           | Value                           | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------|---------------------------------|------|
| QR Feedback Input Voltage                                                                                                                                                         | 7   | $V_{QCT}$                                        | -0.3 to 10                      | V    |
| QR Feedback Input Current                                                                                                                                                         | 7   | I <sub>QCT</sub>                                 | 10                              | mA   |
| QR Flyback Current Sense Input Voltage                                                                                                                                            | 13  | V <sub>QCS</sub>                                 | -0.3 to 10                      | V    |
| QR Flyback Current Sense Input Current                                                                                                                                            | 13  | I <sub>QCS</sub>                                 | 10                              | mA   |
| QR Flyback Feedback Input Voltage                                                                                                                                                 | 10  | $V_{QFB}$                                        | -0.3 to 10                      | V    |
| QR Flyback Feedback Input Current                                                                                                                                                 | 10  | I <sub>QFB</sub>                                 | 10                              | mA   |
| PSTimer Input Voltage                                                                                                                                                             | 9   | V <sub>PSTimer</sub>                             | -0.3 to 10                      | V    |
| PSTimer Input Current                                                                                                                                                             | 9   | I <sub>PSTimer</sub>                             | 10                              | mA   |
| PFC Driver Maximum Voltage (Note 2)                                                                                                                                               | 15  | $V_{PDRV}$                                       | –0.3 to V <sub>PDRV(high)</sub> | V    |
| PFC Driver Maximum Current                                                                                                                                                        | 15  | I <sub>PDRV(SRC)</sub><br>I <sub>PDRV(SNK)</sub> | 500<br>800                      | mA   |
| Flyback Driver Maximum Voltage (Note 2)                                                                                                                                           | 14  | $V_{QDRV}$                                       | -0.3 to V <sub>QDRV(high)</sub> | V    |
| Flyback Driver Maximum Current                                                                                                                                                    | 14  | I <sub>QDRV(SRC)</sub><br>I <sub>QDRV(SNK)</sub> | 500<br>800                      | mA   |
| PFC ON/OFF Threshold Adjust Input Voltage                                                                                                                                         | 6   | V <sub>PONOFF</sub>                              | -0.3 to 10                      | V    |
| PFC ON/OFF Threshold Adjust Input Current                                                                                                                                         | 6   | I <sub>PONOFF</sub>                              | 10                              | mA   |
| Operating Junction Temperature                                                                                                                                                    | N/A | TJ                                               | -40 to 125                      | °C   |
| Storage Temperature Range                                                                                                                                                         | N/A | T <sub>STG</sub>                                 | -60 to 150                      | °C   |
| Power Dissipation (T <sub>A</sub> = 75°C, 1 Oz Cu, 0.155 Sq Inch Printed Circuit Copper Clad) Plastic Package SOIC–20NB                                                           |     | P <sub>D</sub>                                   | 0.62                            | W    |
| Thermal Resistance, Junction to Ambient 1 Oz Cu Printed Circuit Copper Clad) Plastic Package SOIC–20NB                                                                            |     | $R_{	heta JA}$                                   | 121                             | °C/W |
| ESD Capability (Note 6)  Human Body Model per JEDEC Standard JESD22–A114F.  Machine Model per JEDEC Standard JESD22–A115–A.  Charge Device Model per JEDEC Standard JESD22–C101E. |     | HBM<br>MM<br>CDM                                 | 3000<br>200<br>750              | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

4. This device contains Latch–Up protection and exceeds  $\pm$  100 mA per JEDEC Standard JESD78.

6. Pins 1, 3, and 20 are rated to the maximum voltage of the part, or 700 V.

<sup>1.</sup>  $V_{PCS/PZCD(MAX)}$  is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V, the pin sinks a current equal to  $(V_{PCS/PZCD} - 5 \text{ V}) / (2 \text{ k}\Omega)$ . A  $V_{PSC/PZCD}$  of 7 V generates a sink current of approximately 1 mA.

Maximum driver voltage is limited by the driver clamp voltage, V<sub>XDRV(high)</sub>, when V<sub>CC</sub> exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is V<sub>CC</sub>.
 Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond

Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum–rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.

<sup>5.</sup> Low Conductivity Board. As mounted on 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC51–1 conductivity test PCB. Test conditions were under natural convection of zero air flow.

| Characteristics                                                                                                                                                                                                                                      | Conditions                                                                                                                                                                                                                                                                          | Pin      | Symbol                                                                                                                                                        | Min                                         | Тур                                        | Max                                        | Unit    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------------------------|---------|
| STARTUP AND SUPPLY CIRCUITS                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                     |          |                                                                                                                                                               |                                             |                                            |                                            |         |
| Supply Voltage                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                     |          |                                                                                                                                                               |                                             |                                            |                                            | V       |
| Startup Threshold Regulation Level in PSM Minimum Operating Voltage Operating Hysteresis Delta Between PSM and V <sub>CC(off)</sub> Levels Internal Latch / Logic Reset Level Transition from I <sub>start1</sub> to I <sub>start2</sub>             | $\begin{split} &V_{CC} \text{ increasing} \\ &V_{QFB} = 0,  V_{PSTimer} = 3  V \\ &V_{CC} \text{ decreasing} \\ &V_{CC(on)} - V_{CC(off)} \\ &V_{CC(PS\_on)} - V_{CC(off)} \\ &V_{CC} \text{ decreasing} \\ &V_{CC} \text{ increasing,} \\ &I_{HV/X2} = 650  \mu A \end{split}$     | 12       | V <sub>CC(on)</sub> V <sub>CC(PS_on)</sub> V <sub>CC(off)</sub> V <sub>CC(HYS)</sub> V <sub>CC(ΔPS_off)</sub> V <sub>CC(reset)</sub> V <sub>CC(inhibit)</sub> | 16<br>-<br>8.2<br>7.7<br>1.65<br>4.5<br>0.3 | 17<br>11<br>8.8<br>-<br>2.20<br>5.5<br>0.7 | 18<br>-<br>9.4<br>-<br>2.75<br>7.5<br>0.95 |         |
| Startup Current in Inhibit Mode                                                                                                                                                                                                                      | $V_{CC} = 0 \text{ V}, V_{BO/X2} = 0 \text{ V}$<br>$V_{CC} = 0 \text{ V}, V_{HV/X2} = 0 \text{ V}$                                                                                                                                                                                  | 12<br>12 | I <sub>start1</sub> A<br>I <sub>start1</sub> B                                                                                                                | 0.20<br>0.20                                | 0.50<br>0.50                               | 0.65<br>0.65                               | mA      |
| Startup Current Operating Mode                                                                                                                                                                                                                       | $V_{CC} = V_{CC(on)} - 0.5 \text{ V}$ $V_{HV/X2} = 100 \text{ V},$ $V_{BO/X2} = V_{CC}$ $V_{BO/X2} = 100 \text{ V},$ $V_{HV/X2} = V_{CC}$                                                                                                                                           | 12       | I <sub>start2A</sub><br>I <sub>start2B</sub>                                                                                                                  | 2.5<br>2.5                                  |                                            | 5<br>5                                     | mA      |
| PSM Mode                                                                                                                                                                                                                                             | $V_{HV/X2} = V_{CC}$<br>$V_{HV/X2} = 100 \text{ V},$<br>$V_{BO/X2} = 0 \text{ V}$<br>$V_{BO/X2} = 100 \text{ V},$                                                                                                                                                                   | 12       | I <sub>start2</sub> A_PSM                                                                                                                                     | 9                                           | 15<br>15                                   | 20<br>20                                   |         |
|                                                                                                                                                                                                                                                      | $V_{HV/X2} = 100 \text{ V},$<br>$V_{HV/X2} = 0 \text{ V}$                                                                                                                                                                                                                           |          | I <sub>start2B</sub> _PSM                                                                                                                                     | 9                                           | 13                                         | 20                                         |         |
| Startup Circuit Off-State Leakage Current                                                                                                                                                                                                            | $V_{HV/X2} = 500 V$                                                                                                                                                                                                                                                                 | 1        | I <sub>HV/X2 (off)</sub>                                                                                                                                      | ı                                           | -                                          | 3                                          | μΑ      |
| Minimum Startup Voltage                                                                                                                                                                                                                              | $I_{\text{start2A}} = 1 \text{ mA, } V_{\text{CC}} = V_{\text{CC(on)}} - 0.5 \text{ V}$ $I_{\text{start2B}} = 1 \text{ mA, } V_{\text{CC}} = 0.5 \text{ V}$                                                                                                                         | 1        | $V_{HV/X2(MIN)}$ $V_{BO/X2(MIN)}$                                                                                                                             | 1                                           | _                                          | 40<br>40                                   | V       |
| Misianum Otantum Vallanas in DOM                                                                                                                                                                                                                     | V <sub>CC(on)</sub> – 0.5 V                                                                                                                                                                                                                                                         |          |                                                                                                                                                               |                                             |                                            | 00                                         | V       |
| Minimum Startup Voltage in PSM                                                                                                                                                                                                                       | $ \begin{aligned} & I_{start} = 9 \text{ mA, V}_{CC} = \\ & V_{CC(PS\_on)} - 0.5 \text{ V} \\ & I_{start} = 9 \text{ mA, V}_{CC} = \\ & V_{CC(PS\_on)} - 0.5 \text{ V} \end{aligned} $                                                                                              | 3        | V <sub>HV/X2(MIN)</sub> V <sub>BO/X2(MIN)</sub>                                                                                                               | -                                           | _                                          | 60<br>60                                   | V       |
| V <sub>CC</sub> Overvoltage Protection Threshold                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                     | 12       | V <sub>CC(OVP)</sub>                                                                                                                                          | 27                                          | 28                                         | 29                                         | V       |
| V <sub>CC</sub> Overvoltage Protection Delay                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                     | 12       | t <sub>delay(VCC_OVP)</sub>                                                                                                                                   |                                             | 30.0                                       |                                            | μs      |
| Supply Current  In Power Savings Mode Before Startup, Fault or Latch Flyback in Skip, PFC Disabled Flyback in Skip, PFC in Skip  Flyback Enabled, QDRV Low, PFC Disabled Flyback Enabled, QDRV Low, PFC in Skip  PFC and Flyback switching at 70 kHz | $\begin{split} V_{CC} &= V_{CC(on)} - 0.5 \text{ V} \\ V_{QFB} &= 0.35 \text{ V} \\ V_{QFB} &= 0.35 \text{ V}, \\ V_{PControl} &< V_{PSKIP} \\ V_{QZCD} &= 1 \text{ V}, \\ V_{QCD} &= 1 \text{ V}, \\ V_{PControl} &< V_{PSKIP} \\ C_{QDRV} &= C_{PDRV} &= \text{open} \end{split}$ | 12       | ICC1a<br>ICC2<br>ICC3a<br>ICC3b<br>ICC4<br>ICC5                                                                                                               | -                                           | -<br>0.15<br>0.3<br>0.5<br>0.85<br>1.1     | 0.07<br>0.25<br>0.4<br>1.0<br>1.35<br>1.8  | mA      |
| PFC and Flyback switching at 70 kHz                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                     |          | I <sub>CC7</sub>                                                                                                                                              |                                             | 2.8                                        | 5.2                                        |         |
| INPUT FILTER DISCHARGE                                                                                                                                                                                                                               | V V 000 V                                                                                                                                                                                                                                                                           | 10       | l ,                                                                                                                                                           | 0.0                                         | 11.5                                       | 15.0                                       |         |
| Current Consumption in Discharge Mode                                                                                                                                                                                                                | $V_{CC} = V_{CC(off)} + 200 \text{ mV}$                                                                                                                                                                                                                                             | 12       | ICC(discharge)                                                                                                                                                | 8.0                                         | 11.5                                       | 15.0                                       | mA<br>V |
| Line Voltage Removal Detection Threshold  Line Voltage Removal Detection Delay                                                                                                                                                                       | V <sub>BO/X2</sub> decreasing  V <sub>BO/X2</sub> stays above  V <sub>lineremoval</sub>                                                                                                                                                                                             | 3        | V <sub>lineremoval</sub>                                                                                                                                      | 130                                         | 30<br>200                                  | 270                                        | ms      |

| Characteristics                                                        | Conditions                                                                                                                                                                                                           | Pin | Symbol                                           | Min                  | Тур                  | Max                  | Unit |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------|----------------------|----------------------|----------------------|------|
| BROWN-OUT DETECTION                                                    |                                                                                                                                                                                                                      |     |                                                  |                      |                      |                      |      |
| System Brown–out Thresholds<br>(See Table 2 for device options)        | V <sub>BO/X2</sub> increasing<br>V <sub>BO/X2</sub> decreasing                                                                                                                                                       | 3   | V <sub>BO(start)</sub><br>V <sub>BO(stop)</sub>  | 102<br>86            | 111<br>101           | 120<br>116           | V    |
| System Brown-out Thresholds<br>(See Table 2 for device options)        | V <sub>BO/X2</sub> increasing<br>V <sub>BO/X2</sub> decreasing                                                                                                                                                       | 3   | V <sub>BO(start)</sub><br>V <sub>BO(stop)</sub>  | 83<br>79             | 97<br>87             | 111<br>95            | V    |
| Brown-out Hysteresis                                                   | V <sub>BO/X2</sub> increasing                                                                                                                                                                                        | 3   | V <sub>BO(hys)</sub>                             | 4                    |                      | 16                   | V    |
| Brown-out Detection Blanking Time                                      | V <sub>BO/X2</sub> decreasing,<br>duration below V <sub>BO(stop)</sub><br>for a Brown–out fault                                                                                                                      | 3   | t <sub>BO(stop)</sub>                            | 43                   | 54                   | 65                   | ms   |
| Brown-out Drive Disable Threshold                                      | V <sub>BO/X2</sub> decreasing,<br>threshold to disable<br>switching                                                                                                                                                  | 3   | V <sub>BO(DRV_disable)</sub>                     | 20                   | 30                   | 40                   | V    |
| Line Level Detection Threshold<br>Line Level Detection Threshold (C61) | V <sub>BO/X2</sub> increasing                                                                                                                                                                                        | 3   | V <sub>BO(lineselect)</sub>                      | 216<br>199           | 240<br>221           | 264<br>243           | V    |
| High to Low Line Mode Selector Timer                                   | V <sub>BO/X2</sub> decreasing                                                                                                                                                                                        | 3   | t <sub>high to low line</sub>                    | 43                   | 54                   | 65                   | ms   |
| Low to High Line Mode Selector Timer                                   | V <sub>BO/X2</sub> increasing                                                                                                                                                                                        | 3   | t <sub>low to high line</sub>                    | 200                  | 350                  | 450                  | μS   |
| Brownout Pin Off State Leakage Current                                 | V <sub>BO/X2</sub> = 500 V                                                                                                                                                                                           | 3   | I <sub>BO/X2(off)</sub>                          | -                    | -                    | 42                   | μΑ   |
| PFC MAXIMUM OFF TIME TIMER                                             |                                                                                                                                                                                                                      |     |                                                  |                      |                      |                      |      |
| Maximum Off Time                                                       | V <sub>PCS/PZCD</sub> > V <sub>PILIM2</sub>                                                                                                                                                                          | 15  | t <sub>PFC(off1)</sub><br>t <sub>PFC(off2)</sub> | 100<br>700           | 200<br>1000          | 300<br>1300          | μS   |
| PFC CURRENT SENSE                                                      |                                                                                                                                                                                                                      |     |                                                  |                      |                      |                      |      |
| Cycle by Cycle Current Sense Threshold                                 |                                                                                                                                                                                                                      | 16  | V <sub>PILIM1</sub>                              | 0.45                 | 0.50                 | 0.55                 | V    |
| Cycle by Cycle Leading Edge<br>Blanking Duration                       |                                                                                                                                                                                                                      | 16  | t <sub>PCS(LEB1)</sub>                           | 250                  | 325                  | 400                  | ns   |
| Cycle by Cycle Current Sense<br>Propagation Delay                      |                                                                                                                                                                                                                      | 16  | t <sub>PCS(delay1)</sub>                         |                      | 100                  | 200                  | ns   |
| Abnormal Overcurrent Fault Threshold                                   |                                                                                                                                                                                                                      | 16  | V <sub>PILIM2</sub>                              | 1.12                 | 1.25                 | 1.38                 | V    |
| Abnormal Overcurrent Fault Leading Edge Blanking Duration              |                                                                                                                                                                                                                      | 16  | t <sub>PCS(LEB2)</sub>                           | 100                  | 175                  | 250                  | ns   |
| Abnormal Overcurrent Fault Propagation Delay                           |                                                                                                                                                                                                                      | 16  | t <sub>PCS(delay2)</sub>                         |                      | 100                  | 200                  | ns   |
| Number of Consecutive Abnormal Overcurrent Faults to Enter Latch Mode  |                                                                                                                                                                                                                      | 15  | n <sub>PILIM2</sub>                              | -                    | 4                    | _                    |      |
| Pull-up Current Source                                                 | V <sub>PCS/PZCD</sub> = 1.5 V                                                                                                                                                                                        | 16  | I <sub>PCS/PZCD</sub>                            | 0.7                  | 1.0                  | 1.3                  | μΑ   |
| PFC REGULATION BLOCK                                                   |                                                                                                                                                                                                                      |     |                                                  |                      |                      |                      |      |
| Reference Voltage                                                      | $V_{BO/X2} > V_{BO(lineselect)}$<br>$V_{BO/X2} < V_{BO(lineselect)}$                                                                                                                                                 | 18  | V <sub>PREF(HL)</sub><br>V <sub>PREF(LL)</sub>   | 3.92<br>2.45         | 4.00<br>2.50         | 4.08<br>2.55         | V    |
| Error Amplifier Current  Source Sink Source Sink                       | PFC Enabled  V <sub>PFBLV</sub> = 0.96 x V <sub>PREF(HL)</sub> V <sub>PFBLV</sub> = 1.04 x V <sub>PREF(HL)</sub> V <sub>PFBLV</sub> = 0.96 x V <sub>PREF(LL)</sub> V <sub>PFBLV</sub> = 1.04 x V <sub>PREF(LL)</sub> | 5   | IEA(SRCHL) IEA(SNKHL) IEA(SRCLL) IEA(SNKLL)      | 16<br>16<br>10<br>10 | 32<br>32<br>20<br>20 | 48<br>48<br>30<br>30 | μΑ   |
| Open Loop Error Amplifier Transconductance                             | V <sub>PFBLV</sub> = V <sub>PREF(LL)</sub> ± 4%<br>V <sub>PFBLV</sub> = V <sub>PREF(HL)</sub> ± 4%                                                                                                                   | 5   | 9m<br>9m_HL                                      | 100<br>100           | 200<br>200           | 300<br>300           | μS   |
| Maximum Control Voltage                                                | $V_{PFBLV} * K_{LOW(PFCxL)},$ $C_{PControl} = 10 \text{ nF}$                                                                                                                                                         | 5   | V <sub>PControl(MAX)</sub>                       | -                    | 4.5                  | _                    | ٧    |
| Minimum Control Voltage (PWM Offset)                                   | $V_{PFBLV} * K_{POVP(xL)},$ $C_{PControl} = 10 \text{ nF}$                                                                                                                                                           | 5   | V <sub>PControl(MIN)</sub>                       | _                    | 0.5                  | _                    | ٧    |

| Characteristics                                                                  | Conditions                                                                                                                                                   | Pin | Symbol                                             | Min            | Тур            | Max            | Unit                                  |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|----------------|----------------|----------------|---------------------------------------|
| PFC REGULATION BLOCK                                                             |                                                                                                                                                              |     | •                                                  |                |                |                |                                       |
| EA Output Control Voltage Range                                                  | V <sub>PControl(MAX)</sub> - V <sub>PControl(MIN)</sub>                                                                                                      | 5   | $\Delta V_{PControl}$                              | 3.8            | 4.0            | 4.2            | V                                     |
| Delta Between Minimum Control Voltage and Lower Clamp PControl Voltages          | V <sub>PControl(MIN)</sub> –<br>V <sub>PClamp(lower)</sub>                                                                                                   | 5   | $\Delta V_{PClamp(lower)}$                         | -125           | -100           | -75            | mV                                    |
| Ratio between the V <sub>out</sub> Low Detect Threshold and the Regulation Level | V <sub>PFBLV</sub> decreasing,<br>V <sub>BOOST</sub> / V <sub>PREF(HL)</sub><br>V <sub>PFBLV</sub> decreasing,<br>V <sub>BOOST</sub> / V <sub>PREF(LL)</sub> | 18  | K <sub>LOW(PFCHL)</sub> K <sub>LOW(PFCLL)</sub>    | 0.940<br>0.940 | 0.945<br>0.945 | 0.950<br>0.950 |                                       |
| Ratio between the V <sub>out</sub> Low Exit Threshold and the Regulation Level   | V <sub>PFBLV</sub> increasing                                                                                                                                | 18  | K <sub>LOW(HYSHL)</sub><br>K <sub>LOW(HYSLL)</sub> | 0.950<br>0.950 | 0.960<br>0.960 | 0.965<br>0.965 |                                       |
| Source Current During Vout Low Detect                                            |                                                                                                                                                              | 5   | I <sub>PControl(boost)</sub>                       | 190            | 240            | 290            | μΑ                                    |
| PFC In Regulation Threshold                                                      | V <sub>PControl</sub> increasing                                                                                                                             | 5   | I <sub>In_Regulation</sub>                         | -6.5           | _              | 0              | μΑ                                    |
| Resistance of Internal Pull Down Switch                                          | I <sub>PControl</sub> = 5 mA                                                                                                                                 | 5   | R <sub>PControl</sub>                              | 4              | 25             | 50             | Ω                                     |
| PFC SKIP MODE                                                                    |                                                                                                                                                              |     |                                                    |                |                |                |                                       |
| Delta Between Skip Level and Lower Clamp<br>PControl Voltages                    | V <sub>PControl</sub> decreasing,<br>measured from<br>V <sub>PClamp(lower)</sub>                                                                             | 5   | ΔV <sub>PSKIP</sub>                                | 5              | 25             | 50             | mV                                    |
| PFC Skip Hysteresis                                                              | V <sub>PControl</sub> increasing                                                                                                                             | 5   | V <sub>PSKIP(HYS)</sub>                            | 25             | 50             | 75             | mV                                    |
| Delay Exiting Skip Mode                                                          | Apply 1 V step from VPClamp(lower)                                                                                                                           | 5   | t <sub>delay(PSKIP)</sub>                          | -              | 50             | 60             | μS                                    |
| PFC FAULT PROTECTION                                                             |                                                                                                                                                              |     |                                                    |                |                |                |                                       |
| Ratio between the Hard Overvoltage Protection Threshold and Regulation Level     | V <sub>PFBLV</sub> increasing  K <sub>POVP(LL)</sub> =  V <sub>PFBLV</sub> /V <sub>PREF(LL)</sub>                                                            | 18  | K <sub>POVP(LL)</sub>                              | 1.06           | 1.08           | 1.10           |                                       |
|                                                                                  | $K_{POVP(HL)} = V_{PFBLV}/V_{PREF(HL)}$                                                                                                                      |     | K <sub>POVP(HL)</sub>                              | 1.05           | 1.06           | 1.08           |                                       |
| Soft Overvoltage Protection Threshold                                            | V <sub>PSOVP(LL)</sub> = soft<br>overvoltage level                                                                                                           |     |                                                    |                |                |                | mV                                    |
|                                                                                  | $\Delta_{POVP(LL)} = K_{POVP}^*$ $V_{PREF(LL)} - V_{PSOVP(LL)}$ $\Delta_{POVP(HL)} = K_{POVP}^*$                                                             | 18  | $\Delta_{POVP(LL)}$ $\Delta_{POVP(HL)}$            | 20<br>20       | -              | 55<br>55       |                                       |
| DEO For all and Die Dienkla Theory hald                                          | V <sub>PREF(HL)</sub> – V <sub>PSOVP(HL)</sub>                                                                                                               | 40  |                                                    | 0.005          | 0.00           | 0.05           | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| PFC Feedback Pin Disable Threshold                                               | V <sub>PFBLV</sub> decreasing                                                                                                                                | 18  | V <sub>PFB(disable)</sub>                          | 0.225          | 0.30           | 0.35           | V                                     |
| PFC Feedback Pin Enable Threshold                                                | V <sub>PFBLV</sub> increasing                                                                                                                                | 18  | V <sub>PFB(enable)</sub>                           | 0.275          | 0.35           | 0.40           | V                                     |
| PFC Feedback Pin Hysteresis                                                      | V <sub>PFBLV</sub> increasing                                                                                                                                | 18  | V <sub>PFB(HYS)</sub>                              | 25             | 50             |                | mV                                    |
| PFC Feedback Disable Delay                                                       |                                                                                                                                                              | 18  | t <sub>delay(PFB)</sub>                            |                | 30             |                | μS                                    |
| PFC ON TIME CONTROL                                                              | Tv. v                                                                                                                                                        | 1   | 1                                                  | Ī              |                | Ī              | Ī                                     |
| PFC Maximum On Time                                                              | $\begin{split} V_{PControl} &= V_{PControl(MAX)}, \\ V_{BO/X2} &= 163 \text{ V} \\ V_{BO/X2} &= 325 \text{ V} \end{split}$                                   | 15  | t <sub>on1a</sub><br>t <sub>on1b</sub>             | 12.5<br>4.25   | 15<br>5.00     | 17.5<br>5.75   | μS                                    |
| Minimum On-Time                                                                  | $V_{PControl} = V_{PControl(MIN)}$                                                                                                                           | 15  | t <sub>P(on-time)</sub>                            | _              | _              | 200            | ns                                    |
| PFC Frequency Clamp<br>(See Table 2 for device options)                          |                                                                                                                                                              | 15  | f <sub>clamp(PFC)</sub>                            | 112<br>215     | 131<br>250     | 150<br>285     | kHz                                   |

| Characteristics                                       | Conditions                                                                                                                                                            | Pin | Symbol                                                         | Min                 | Тур             | Max                 | Unit |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------|---------------------|-----------------|---------------------|------|
| PFC DISABLE                                           |                                                                                                                                                                       |     |                                                                |                     |                 |                     |      |
| Voltage to Current Conversion Ratio                   | $V_{QFB} = 3 \text{ V, Low Line}$<br>$V_{QFB} = 3 \text{ V, High Line}$                                                                                               | 6   | I <sub>ratio1</sub> (QFB/PON)<br>I <sub>ratio2</sub> (QFB/PON) | 14<br>14            | 15<br>15        | 16<br>16            | μΑ   |
| PFC Disable Threshold                                 | V <sub>PONOFF</sub> decreasing                                                                                                                                        | 6   | V <sub>POFF</sub>                                              | 1.9                 | 2.0             | 2.1                 | ٧    |
| PFC Enable Hysteresis                                 | V <sub>PONOFF</sub> = increasing                                                                                                                                      | 6   | V <sub>PONHYS</sub>                                            | 0.135               | 0.160           | 0.185               | ٧    |
| PONOFF Operating Mode Voltage                         | $t_{demag}/T = 70\%,$ $R_{PONOFF} = 191 \text{ k}\Omega,$ $C_{PONOFF} = 1 \text{ nF}$ $V_{QFB} = 1.8 \text{ V (decreasing)}$ $V_{OFB} = 3 \text{ V (decreasing)}$     | 6   | Vponoff1<br>Vponoff2                                           | 1.08<br>1.8         | 1.20<br>2.0     | 1.32<br>2.2         | V    |
| PFC Disable Timer<br>(See Table 2 for device options) | Disable Timer                                                                                                                                                         | 6   | t <sub>Pdisable</sub>                                          | 0.45<br>3.6<br>11.7 | 0.50<br>4<br>13 | 0.55<br>4.4<br>14.3 | S    |
| PFC Enable Filter Delay                               |                                                                                                                                                                       | 6   | t <sub>Penable(filter)</sub>                                   | 50                  | 100             | 150                 | μs   |
| PFC Enable Timer                                      | PONOFF Increasing                                                                                                                                                     | 6   | t <sub>Penable</sub>                                           | 200                 | -               | 500                 | μS   |
| PFC Off-State Leakage Current                         | V <sub>PONOFF</sub> = 1 V,<br>V <sub>PFBHV</sub> = 500 V                                                                                                              | 20  | I <sub>PFBHV(off)</sub>                                        | -                   | 0.1             | 3                   | μΑ   |
| PFC Feedback Switch On Resistance                     | V <sub>PFBHV</sub> = 4.25 V,<br>I <sub>PFBHV</sub> = 100 μA                                                                                                           | 20  | R <sub>PFBswitch(on)</sub>                                     | _                   | _               | 10                  | kΩ   |
| PFC GATE DRIVE                                        |                                                                                                                                                                       |     | -                                                              |                     |                 |                     |      |
| Rise Time (10–90%)                                    | V <sub>PDRV</sub> from 10 to 90% of V <sub>CC</sub>                                                                                                                   | 15  | t <sub>PDRV(rise)</sub>                                        | _                   | 40              | 80                  | ns   |
| Fall Time (90–10%)                                    | 90 to 10% of V <sub>PDRV</sub>                                                                                                                                        | 15  | t <sub>PDRV(fall)</sub>                                        | -                   | 20              | 40                  | ns   |
| Driver Resistance Source Sink                         |                                                                                                                                                                       | 15  | R <sub>PDRV(SRC)</sub><br>R <sub>PDRV(SNK)</sub>               |                     | 13<br>7         |                     | Ω    |
| Current Capability Source Sink                        | $V_{PDRV} = 2 V$<br>$V_{PDRV} = 10 V$                                                                                                                                 | 15  | I <sub>PDRV(SRC)</sub><br>I <sub>PDRV(SNK)</sub>               | _<br>_              | 500<br>800      | _<br>_              | mA   |
| High State Voltage                                    | $\begin{aligned} V_{CC} &= V_{CC(off)} + 0.2 \text{ V}, \\ R_{PDRV} &= 10 \text{ k}\Omega \\ V_{CC} &= 26 \text{ V}, \\ R_{PDRV} &= 10 \text{ k}\Omega \end{aligned}$ | 15  | V <sub>PDRV(high)</sub>                                        | 8                   | -<br>12         | -<br>14             | V    |
| Low Stage Voltage                                     | V <sub>Fault</sub> = 4 V                                                                                                                                              | 15  | $V_{PDRV(low)}$                                                | -                   | -               | 0.25                | ٧    |
| PFC ZERO CURRENT DETECTION                            |                                                                                                                                                                       |     |                                                                |                     | •               | •                   |      |
| Zero Current Detection Threshold                      | $V_{PCS/PZCD}$ rising $V_{PCS/PZCD}$ falling                                                                                                                          | 16  | $V_{PZCD(rising)}$ $V_{PZCD(falling)}$                         | 675<br>200          | 750<br>250      | 825<br>300          | mV   |
| Hysteresis on Voltage Threshold                       | V <sub>PZCD(rising)</sub> - V <sub>PZCD(falling)</sub>                                                                                                                | 16  | V <sub>PZCD(HYS)</sub>                                         | 375                 | 500             | 625                 | mV   |
| Propagation Delay                                     |                                                                                                                                                                       | 16  | t <sub>PZCD</sub>                                              | 50                  | 100             | 170                 | ns   |
| Input Voltage Excursion Upper Clamp<br>Negative Clamp | I <sub>PCS/PZCD</sub> = 1 mA<br>I <sub>PCS/PZCD</sub> = -2 mA                                                                                                         | 16  | V <sub>PCS/PZCD(MAX)</sub><br>V <sub>PCS/PZCD(MIN)</sub>       | 6.5<br>-0.9         | 7<br>-0.7       | 7.5<br>0            | ٧    |
| Minimum detectable ZCD Pulse Width                    |                                                                                                                                                                       | 16  | t <sub>SYNC</sub>                                              | _                   | 70              | 200                 | ns   |
| Missing Valley Timeout Timer                          | Measured after last ZCD transition                                                                                                                                    | 16  | t <sub>P(tout)</sub>                                           | 8                   | 10              | 12                  | μs   |

| Characteristics                                                                                                                                                                                                                                                                                           | Conditions                                                                                                                                                                                                                                           | Pin | Symbol                                                                                                                                      | Min                                                                  | Тур                                                                  | Max                                                                  | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|------|
| QR FLYBACK GATE DRIVE                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                      |     |                                                                                                                                             |                                                                      |                                                                      | •                                                                    |      |
| Rise Time (10–90%)                                                                                                                                                                                                                                                                                        | V <sub>QDRV</sub> from 10 to 90%                                                                                                                                                                                                                     | 14  | t <sub>QDRV(rise)</sub>                                                                                                                     | _                                                                    | 40                                                                   | 80                                                                   | ns   |
| Fall Time (90–10%)                                                                                                                                                                                                                                                                                        | 90 to 10% of V <sub>QDRV</sub>                                                                                                                                                                                                                       | 14  | t <sub>QDRV(fall)</sub>                                                                                                                     | _                                                                    | 20                                                                   | 40                                                                   | ns   |
| Driver Resistance Source Sink                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                      | 14  | R <sub>QDRV(SRC)</sub><br>R <sub>QDRV(SNK)</sub>                                                                                            |                                                                      | 13<br>7                                                              |                                                                      | Ω    |
| Current Capability Source Sink                                                                                                                                                                                                                                                                            | $V_{QDRV} = 2 V$<br>$V_{QDRV} = 10 V$                                                                                                                                                                                                                | 14  | I <sub>QDRV(SRC)</sub><br>I <sub>QDRV(SNK)</sub>                                                                                            | -<br>-                                                               | 500<br>800                                                           | -<br>-                                                               | mA   |
| High State Voltage                                                                                                                                                                                                                                                                                        | $\begin{split} V_{CC} &= V_{CC(off)} + 0.2 \text{ V}, \\ R_{QDRV} &= 10 \text{ k}\Omega \\ V_{CC} &= 26 \text{ V}, \\ R_{QDRV} &= 10 \text{ k}\Omega \end{split}$                                                                                    | 14  | V <sub>QDRV(high)</sub>                                                                                                                     | 8<br>10                                                              | -<br>12                                                              | -<br>14                                                              | V    |
| Low Stage Voltage                                                                                                                                                                                                                                                                                         | V <sub>Fault</sub> = 4 V                                                                                                                                                                                                                             | 14  | V <sub>QDRV(low)</sub>                                                                                                                      | -                                                                    | -                                                                    | 0.25                                                                 | V    |
| QR FLYBACK FEEDBACK                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                      |     |                                                                                                                                             |                                                                      |                                                                      | •                                                                    |      |
| Internal Pull-Up Current Source                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                      | 10  | I <sub>QFB</sub>                                                                                                                            | 48                                                                   | 50                                                                   | 52                                                                   | μΑ   |
| Feedback Input Open Voltage                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                      | 10  | V <sub>QFB(open)</sub>                                                                                                                      | 4.8                                                                  | 5.0                                                                  | 5.2                                                                  | ٧    |
| V <sub>QFB</sub> to Internal Current Setpoint Division Ratio                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                      | 10  | K <sub>QFB</sub>                                                                                                                            | 3.95                                                                 | 4.0                                                                  | 4.15                                                                 | _    |
| QFB Pull Up Resistor                                                                                                                                                                                                                                                                                      | $V_{PSTimer} = 3 \text{ V};$ $V_{QFB} = 0.4 \text{ V}$                                                                                                                                                                                               | 10  | R <sub>QFB</sub>                                                                                                                            | 365                                                                  | 400                                                                  | 435                                                                  | kΩ   |
| Valley Thresholds  Transition from 1st to 2nd valley  Transition from 2nd to 3rd valley  Transition from 3rd to 4th valley  Transition from 4th valley to VCO  Transition from VCO to 4th valley  Transition from 4th to 3rd valley  Transition from 3rd to 2nd valley  Transition from 2nd to 1st valley | V <sub>QFB</sub> decreasing<br>V <sub>QFB</sub> decreasing<br>V <sub>QFB</sub> decreasing<br>V <sub>QFB</sub> decreasing<br>V <sub>QFB</sub> increasing<br>V <sub>QFB</sub> increasing<br>V <sub>QFB</sub> increasing<br>V <sub>QFB</sub> increasing | 10  | V <sub>H2D</sub> V <sub>H3D</sub> V <sub>H4D</sub> V <sub>HVCOD</sub> V <sub>HVCOI</sub> V <sub>H4I</sub> V <sub>H3I</sub> V <sub>H2I</sub> | 1.316<br>1.128<br>0.846<br>0.752<br>1.316<br>1.504<br>1.692<br>1.880 | 1.400<br>1.200<br>0.900<br>0.800<br>1.400<br>1.600<br>1.800<br>2.000 | 1.484<br>1.272<br>0.954<br>0.848<br>1.484<br>1.696<br>1.908<br>2.120 | V    |
| Skip Threshold                                                                                                                                                                                                                                                                                            | V <sub>QFB</sub> decreasing                                                                                                                                                                                                                          | 10  | V <sub>QSKIP</sub>                                                                                                                          | 0.35                                                                 | 0.40                                                                 | 0.45                                                                 | V    |
| Skip Hysteresis                                                                                                                                                                                                                                                                                           | V <sub>QFB</sub> increasing                                                                                                                                                                                                                          | 10  | V <sub>QSKIP(HYS)</sub>                                                                                                                     | 25                                                                   | 50                                                                   | 75                                                                   | mV   |
| Delay Exiting Skip Mode to 1st QDRV Pulse                                                                                                                                                                                                                                                                 | Apply 1 V step from V <sub>QSKIP</sub>                                                                                                                                                                                                               | 10  | t <sub>delay(QSKIP)</sub>                                                                                                                   | _                                                                    | _                                                                    | 10                                                                   | μS   |
| Maximum On Time                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                      | 14  | t <sub>onQR(MAX)</sub>                                                                                                                      | 26                                                                   | 32                                                                   | 38                                                                   | μs   |
| QR FLYBACK TIMING CAPACITOR                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                      |     | •                                                                                                                                           |                                                                      | •                                                                    |                                                                      | •    |
| QCT Operating Voltage Range                                                                                                                                                                                                                                                                               | V <sub>QFB</sub> = 0.5 V                                                                                                                                                                                                                             | 7   | V <sub>QCT(peak)</sub>                                                                                                                      | 3.815                                                                | 4.000                                                                | 4.185                                                                | V    |
| On Time Control Source Current                                                                                                                                                                                                                                                                            | V <sub>QCT</sub> = 0 V                                                                                                                                                                                                                               | 7   | I <sub>QCT</sub>                                                                                                                            | 18                                                                   | 20                                                                   | 22                                                                   | μΑ   |
| Minimum voltage on QCT Input                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                      | 7   | V <sub>QCT(min)</sub>                                                                                                                       | _                                                                    | -                                                                    | 90                                                                   | mV   |
| Minimum Operating Frequency in VCO Mode                                                                                                                                                                                                                                                                   | V <sub>QCT</sub> = V <sub>QCT(peak)</sub> + 100 mV                                                                                                                                                                                                   | 7   | f <sub>VCO(MIN)</sub>                                                                                                                       | 23.5                                                                 | 27                                                                   | 30.5                                                                 | kHz  |

| Characteristics                                                       | Conditions                                                                             | Pin | Symbol                                           | Min            | Тур            | Max            | Unit |
|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|--------------------------------------------------|----------------|----------------|----------------|------|
| QR FLYBACK DEMAGNETIZATION INPUT                                      |                                                                                        |     |                                                  |                |                |                |      |
| QZCD threshold voltage                                                | V <sub>QZCD</sub> decreasing                                                           | 11  | V <sub>QZCD(th)</sub>                            | 35             | 55             | 90             | mV   |
| QZCD hysteresis                                                       | V <sub>QZCD</sub> increasing                                                           | 11  | V <sub>QZCD(HYS)</sub>                           | 15             | 35             | 55             | mV   |
| Demagnetization Propagation Delay                                     | V <sub>QZCD</sub> step from 4.0 V to -0.3 V                                            | 11  | t <sub>DEM</sub>                                 | -              | 150            | 250            | ns   |
| Input Voltage Excursion Upper Clamp Negative Clamp                    | $I_{QZCD} = 5.0 \text{ mA}$<br>$I_{QZCD} = -2.0 \text{ mA}$                            | 11  | V <sub>QZCD(MAX)</sub><br>V <sub>QZCD(MIN)</sub> | 12.4<br>-0.9   | 12.7<br>–0.7   | 13.25<br>0     | V    |
| Blanking Delay After Turn-Off                                         |                                                                                        | 11  | t <sub>ZCD(blank)</sub>                          | 2              | 3              | 4              | μs   |
| Timeout After Last Demagnetization Detection                          | During soft-start<br>After soft-start                                                  | 14  | t <sub>Q(tout1)</sub><br>t <sub>Q(tout2)</sub>   | 80<br>5.1      | 100<br>6       | 120<br>6.9     | μs   |
| QR FLYBACK CURRENT SENSE                                              |                                                                                        |     |                                                  |                |                |                |      |
| Current Sense Voltage Threshold                                       | V <sub>QCS</sub> increasing<br>V <sub>QCS</sub> increasing,<br>V <sub>QZCD</sub> = 1 V | 13  | V <sub>QILIM1a</sub><br>V <sub>QILIM1b</sub>     | 0.760<br>0.760 | 0.800<br>0.800 | 0.840<br>0.840 | V    |
| Cycle by Cycle Leading Edge Blanking<br>Duration                      |                                                                                        | 13  | t <sub>QCS(LEB1)</sub>                           | 220            | 275            | 350            | ns   |
| Cycle by Cycle Current Sense Propagation<br>Delay                     |                                                                                        | 13  | t <sub>QCS(delay1)</sub>                         | -              | 125            | 175            | ns   |
| Immediate Fault Protection Threshold                                  | $V_{QCS}$ increasing,<br>$V_{QFB} = 4 \text{ V}$                                       | 13  | V <sub>QILIM2</sub>                              | 1.125          | 1.200          | 1.275          | V    |
| Abnormal Overcurrent Fault Leading Edge<br>Blanking Duration          |                                                                                        | 13  | t <sub>QCS(LEB2)</sub>                           | 90             | 120            | 150            | ns   |
| Abnormal Overcurrent Fault Propagation Delay                          |                                                                                        | 13  | t <sub>QCS(delay2)</sub>                         | -              | 125            | 175            | ns   |
| Number of Consecutive Abnormal Overcurrent Faults to Enter Latch Mode |                                                                                        | 13  | n <sub>QILIM2</sub>                              | -              | 4              | _              |      |
| Minimum Peak Current Level in VCO Mode                                | $V_{QFB} = 0.4 \text{ V},$<br>$V_{QCS}$ increasing                                     | 13  | I <sub>peak(VCO)</sub>                           | 11             | 12.5           | 14             | %    |
| Set point decrease for V <sub>QZCD</sub> = – 250 mV                   | $V_{QCS}$ Increasing,<br>$V_{QFB} = 4 \text{ V}$                                       | 13  | V <sub>OPP(MAX)</sub>                            | 28             | 31.25          | 33             | %    |
| Overpower Protection Delay                                            |                                                                                        | 11  | t <sub>QOPP(delay)</sub>                         | _              | 125            | 175            | ns   |
| Pull-up Current Source                                                | V <sub>QCS</sub> = 1.5 V                                                               | 13  | I <sub>QCS</sub>                                 | 0.7            | 1.0            | 1.3            | μΑ   |
| QR FLYBACK FAULT PROTECTION                                           |                                                                                        |     |                                                  |                |                |                |      |
| Soft-Start Period                                                     |                                                                                        | 13  | t <sub>SSTART</sub>                              | 2.8            | 4.0            | 5.0            | ms   |
| Flyback Overload Fault Timer                                          | $V_{QCS} = V_{QILIM1}$                                                                 | 13  | t <sub>QOVLD</sub>                               | 60             | 80             | 100            | ms   |

| Characteristics                                                               | Conditions                                                     | Pin | Symbol                                                        | Min          | Тур          | Max          | Unit |
|-------------------------------------------------------------------------------|----------------------------------------------------------------|-----|---------------------------------------------------------------|--------------|--------------|--------------|------|
| COMMON FAULT PROTECTION                                                       |                                                                |     |                                                               |              |              |              |      |
| Overvoltage Protection (OVP) Threshold                                        | V <sub>Fault</sub> increasing                                  | 8   | V <sub>Fault(OVP)</sub>                                       | 2.79         | 3.00         | 3.21         | V    |
| Delay Before Fault Confirmation Used for OVP Detection Used for OTP Detection | V <sub>Fault</sub> increasing<br>V <sub>Fault</sub> decreasing | 8   | t <sub>delay</sub> (Fault_OVP) t <sub>delay</sub> (Fault_OTP) | 22.5<br>22.5 | 30.0<br>30.0 | 37.5<br>37.5 | μs   |
| Overtemperature Protection (OTP) Threshold (Note 7)                           | V <sub>Fault</sub> decreasing                                  | 8   | V <sub>Fault(OTP_in)</sub>                                    | 0.38         | 0.40         | 0.42         | V    |
| Overtemperature Protection (OTP) Exiting Threshold (Note 7)                   | V <sub>Fault</sub> increasing,<br>Options B and D              | 8   | V <sub>Fault(OTP_out)</sub>                                   | 0.874        | 0.920        | 0.966        | V    |
| OTP Pull-up Current Source (Note 7)                                           | $V_{Fault} = V_{Fault(OTP\_in)} + 0.2 V$ $T_J = 110$ °C        | 8   | I <sub>Fault(OTP)</sub> I <sub>Fault(OTP_110)</sub>           | 42.5<br>–    | 45.5<br>45.5 | 48.5<br>–    | μΑ   |
| Fault Input Clamp Voltage                                                     | V <sub>Fault</sub> = open                                      | 8   | V <sub>Fault(clamp)</sub>                                     | 1.5          | 1.75         | 2.0          | V    |
| Fault Input Clamp Series Resistor                                             |                                                                |     | R <sub>Fault(clamp)</sub>                                     | 1.32         | 1.55         | 1.82         | kΩ   |
| POWER SAVINGS MODE                                                            |                                                                |     |                                                               |              |              |              |      |
| PSM Enable Threshold                                                          | V <sub>PSTimer</sub> increasing                                | 9   | V <sub>PS_in</sub>                                            | 3.325        | 3.500        | 3.675        | V    |
| PSM Disable Threshold                                                         | V <sub>PSTimer</sub> decreasing                                | 9   | V <sub>PS_out</sub>                                           | 0.45         | 0.50         | 0.55         | V    |
| PSTimer Pull Up Current Sources                                               | V <sub>PSTimer</sub> = 0.9 V<br>V <sub>PSTimer</sub> = 3.4 V   | 9   | I <sub>PSTimer1</sub><br>I <sub>PSTimer2</sub>                | 9<br>800     | 10<br>1000   | 11<br>1200   | μΑ   |
| I <sub>PSTimer2</sub> Enable Threshold                                        |                                                                | 9   | V <sub>PSTimer2</sub>                                         | 0.95         | 1.0          | 1.05         | V    |
| Filter Delay Before Entering PSM                                              |                                                                | 9   | t <sub>delay(PS_in)</sub>                                     |              | 40           |              | μS   |
| Startup Circuits Turn-on Thresholds in PSM                                    | V <sub>HV_X2</sub> increasing<br>V <sub>BO_X2</sub> increasing | 1 3 | V <sub>HV_X2(PS)</sub><br>V <sub>BO_X2(PS)</sub>              | 20<br>20     | 30<br>30     | 40<br>40     | V    |
| PSTimer Discharge Current                                                     | V <sub>PSTimer</sub> = V <sub>PSTimer(off)</sub><br>+ 10 mV    | 9   | I <sub>PSTimer(DIS)</sub>                                     | 200          | -            | -            | μΑ   |
| PSTimer Discharge Turn Off Threshold                                          | V <sub>PSTimer</sub> decreasing                                | 9   | V <sub>PSTimer(off)</sub>                                     | 50           | 100          | 150          | mV   |
| THERMAL PROTECTION                                                            |                                                                |     |                                                               |              |              |              |      |
| Thermal Shutdown                                                              | Temperature increasing                                         | N/A | T <sub>SHDN</sub>                                             |              | 150          |              | °C   |
| Thermal Shutdown Hysteresis                                                   | Temperature decreasing                                         | N/A | T <sub>SHDN(HYS)</sub>                                        |              | 40           |              | °C   |

<sup>7.</sup> NTC with  $R_{110} = 8.8 \text{ k}\Omega$  (TTC03–474)

#### **DETAILED OPERATING DESCRIPTION**

#### Introduction

The NCP1937 is a combination critical mode (CrM) power factor correction (PFC) and quasi-resonant (QR) flyback controller optimized for off-line adapter applications. This device includes all the features needed to implement a highly efficient adapter with extremely low input power in no-load conditions.

This device reduces standby input power by integrating an active input filter capacitor discharge circuit and disconnecting the PFC feedback resistor divider when the PFC is disabled.

#### **High Voltage Startup Circuit**

The NCP1937 integrates two high voltage startup circuits accessible by the HV\_X2 and BO\_X2 pins. The startup circuits are also used for input filter capacitor discharge. The BO\_X2 input is also used for monitoring the ac line voltage and detecting brown–out faults. The startup circuits are rated at a maximum voltage of 700 V.

A startup regulator consists of a constant current source that supplies current from the ac input terminals ( $V_{in}$ ) to the supply capacitor on the  $V_{CC}$  pin ( $C_{CC}$ ). The startup circuit currents ( $I_{start2A/B}$ ) are typically 3.75 mA.  $I_{start2A/B}$  are disabled if the VCC pin is below  $V_{CC(inhibit)}$ . In this condition the startup current is reduced to  $I_{start1A/B}$ , typically 0.5 mA. The internal high voltage startup circuits eliminate the need for external startup components. In addition, these regulators reduce no load power and increase the system efficiency as they use negligible power in the normal operation mode.

Once  $C_{CC}$  is charged to the startup threshold,  $V_{CC(on)}$ , typically 17 V, the startup regulators are disabled and the controller is enabled. The startup regulators remain disabled until  $V_{CC}$  falls below the minimum operating voltage threshold,  $V_{CC(off)}$ , typically 8.8 V. Once reached, the PFC and flyback controllers are disabled reducing the bias current consumption of the IC. Both startup circuits are then enabled allowing  $V_{CC}$  to charge back up.

In power savings mode  $V_{CC}$  is regulated by enabling the startup circuits once the supply voltage decays below  $V_{CC(PS\_on)}$ , typically 11 V. The startup circuit is disabled once  $V_{CC}$  exceeds  $V_{CC(PS\_on)}$ . This provides enough headroom from  $V_{CC(off)}$  to maintain a supply voltage and allow the controller to detect the line voltage removal in order to discharge the input filter capacitor(s). In this mode, the supply capacitor is charged by the startup circuit on the  $HV_X2$  and  $BO_X2$  pins once the voltage on these pin exceeds 30 V, typically. This reduces the average voltage during which the startup circuit is enabled reducing power consumption. Both startup circuits are enabled once the controller exits power savings mode in order to quickly charge  $V_{CC}$ . A new startup sequence commences once  $V_{CC}$  reaches  $V_{CC(on)}$ .

A dedicated comparator monitors  $V_{CC}$  when the QR stage is enabled and latches off the controller if  $V_{CC}$  exceeds  $V_{CC(OVP)}$ , typically 28 V.

The controller is disabled once a fault is detected. The controller will restart the next time  $V_{CC}$  reaches  $V_{CC(on)}$  and all non–latching faults have been removed.

The supply capacitor provides power to the controller during power up. The capacitor must be sized such that a  $V_{CC}$  voltage greater than  $V_{CC(off)}$  is maintained while the auxiliary supply voltage is building up. Otherwise,  $V_{CC}$  will collapse and the controller will turn off. The operating IC bias current,  $I_{CC4}$ , and gate charge load at the drive outputs must be considered to correctly size  $C_{CC}$ . The increase in current consumption due to external gate charge is calculated using Equation 1.

$$I_{CC(gate charge)} = f \cdot Q_G$$
 (eq. 1)

where f is the operating frequency and  $Q_G$  is the gate charge of the external MOSFETs.

## Line Voltage Sense

The BO/X2 pin provides access to the brown—out and line voltage detectors. It also provides access to the input filter capacitor discharge circuit. The brown—out detector detects mains interruptions and the line voltage detector determines the presence of either 110 V or 220 V ac mains. Depending on the detected input voltage range device parameters are internally adjusted to optimize the system performance.

This pin connects to either line or neutral to achieve half—wave rectification as shown in Figure 3. A diode is used to prevent the pin from going below ground. A resistor in series with the BO/X2 pin can be used for protection, but a low value ( $\leq 3 \text{ k}\Omega$ ) resistor should be used to reduce the voltage offset while sensing the line voltage.



Figure 3. Brown-out and Line Voltage Detectors
Configuration

The flyback stage is enabled once  $V_{BO\_X2}$  is above the brown–out threshold,  $V_{BO(start)}$ , and  $V_{CC}$  reaches  $V_{CC(on)}$ . The high voltage startups are immediately enabled when the voltage on  $V_{BO\_X2}$  crosses over the brown–out start threshold,  $V_{BO(start)}$ , to ensure that device is enabled quickly upon exiting a brown–out state. Figure 4 shows typical power up waveforms.



Figure 4. Startup Timing Diagram

A timer is enabled once  $V_{BO\_X2}$  drops below its stop threshold,  $V_{BO(stop)}$ . If the timer,  $t_{BO}$ , expires the device will begin monitoring the voltage on  $V_{BO\_X2}$  and disable the PFC and flyback stages when that voltage is below the Brown–out Drive Disable threshold,  $V_{BO(DRV\_disable)}$ , typically 30 V. This ensures that device switching is stopped in a low energy state which minimizes inductive voltage kick from the EMI components and ac mains. The timer,  $t_{BO}$ , typically 54 ms, is set long enough to ignore a single cycle drop–out.

#### **Line Voltage Detector**

The input voltage range is detected based on the peak voltage measured at the BO\_X2 pin. Discrete values are selected for the PFC stage gain (feedforward) depending on the input voltage range. The controller compares  $V_{BO_X2}$  to an internal line select threshold,  $V_{BO(lineselect)}$ . Once  $V_{BO_X2}$  exceeds  $V_{BO(lineselect)}$ , the PFC stage operates in "high line" (Europe/Asia) or "220 Vac" mode. In high line mode the maximum on time is reduced by a factor of 3, resulting in a maximum output power independent of input voltage.

Figure 5 shows typical operation for the line voltage detector. The default power—up mode of the controller is low line. The controller switches to "high line" mode if  $V_{BO\_X2}$  exceeds the line select threshold for longer than the low to high line timer,  $t_{(low\ to\ high\ line)}$ , typically 300 µs, as long as it was not previously in high line mode. If the controller has switched from "high line" to "low line" mode, the low to high line timer,  $t_{(low\ to\ high\ line)}$ , is inhibited until  $V_{BO/X2}$  falls below  $V_{BO(stop)}$ . This prevents the controller from toggling back to "high line" until at least one  $V_{BO(stop)}$  transition has occurred. The timer and logic is included to prevent unwanted noise from toggling the operating line level.

In "high line" mode the high to low line timer,  $t_{(high\ to\ low)}$  line), (typically 54 ms) is enabled once  $V_{BO\_X2}$  falls below  $V_{BO(lineselect)}$ . It is reset once  $V_{BO\_X2}$  exceeds  $V_{BO(lineselect)}$ . The controller switches back to "low line" mode if the high to low line timer expires.



Figure 5. Line Detector Waveforms

#### Input Filter Capacitor Discharge

Safety agency standards require the input filter capacitors to be discharged once the ac line voltage is removed. A resistor network is the most common method to meet this requirement. Unfortunately, the resistor network consumes power across all operating modes and is a major contributor to the total input power dissipation during light–load and no–load conditions.

The NCP1937 eliminates the need for external discharge resistors by integrating active input filter capacitor discharge circuitry. A novel approach is used to reconfigure the high voltage startup circuits to discharge the input filter capacitors upon removal of the ac line voltage.

Once the controller detects the absence of the ac line voltage, the controller is disabled and  $V_{CC}$  is discharged by a current source,  $I_{CC(discharge)}$ , typically 11.5 mA. This will cause  $V_{CC}$  to fall down to  $V_{CC(off)}$ . Upon reaching  $V_{CC(off)}$ 

both startup circuits are enabled. The startup circuits will then source current from the BO\_X2 and HV\_X2 inputs to the VCC pin and discharge the input filter capacitors by transferring its charge to the  $V_{CC}$  capacitor(s). The input filter capacitor(s) are typically discharged once the startup circuit turns on the  $1^{\rm st}$  time because the energy stored in the input filter capacitor(s) is significantly lower than the energy needed to charge the  $V_{CC}$  capacitor from  $V_{CC(off)}$  to  $V_{CC(on)}$ . After the initial discharge the controller enters a low current mode ( $I_{CC2}$ ) once  $V_{CC}$  drops to  $V_{CC(off)}$ .

In the event that the input filter capacitor is not fully discharged, a larger  $V_{CC}$  capacitor should be used. But, this is not a concern for most applications because the supply capacitor value will be large enough to maintain  $V_{CC}$  during skip operation. Figure 6 shows typical behavior of the filter capacitor discharge when the ac line is removed.



Figure 6. Input Filter Capacitor Discharge Waveforms

The diode connecting the AC line to the BO\_X2 pin should be placed after the system fuse. A resistor in series with the BO\_X2 pin is recommended to limit the current during transient events. A low value resistor (< 3 k $\Omega$ ) should be used to reduce the voltage drop when the startup circuit is enabled.

### **Power Savings Mode**

The NCP1937 has a low current consumption mode known as power savings mode (PSM). The supply current consumption in this mode is below 70  $\mu$ A. PSM operation is controlled by an external control signal. This signal is typically generated on the secondary side of the power supply and fed via an optocoupler.

The NCP1937 is configured as active on logic, that is it enters PSM in the absence of the control signal. The control signal is applied to the PSTimer pin. The block diagram for NCP1937 PSTimer pin is shown in Figure 7. Power savings mode operating waveforms for the NCP1937 are shown in Figure 8.

The NCP1937 controller starts once  $V_{CC}$  reaches  $V_{CC(on)}$ and no faults are present. At this time the current source on the PSTimer pin, I<sub>PSTimer1</sub>, is enabled. I<sub>PSTimer1</sub> is typically 10 μA. The current source charges the capacitor connected from this pin to ground. Once  $V_{\mbox{\footnotesize{PSTimer}}}$  reaches  $V_{\mbox{\footnotesize{PSTimer}}2}$  a 2<sup>nd</sup> current source, I<sub>PSTimer2</sub>, is enabled to speed up the charge of C<sub>PSM</sub>. V<sub>PSTimer2</sub> and I<sub>PSTimer2</sub> are typically 1 V and 1 mA, respectively. The controller enters PSM if the voltage on V<sub>PSTimer</sub> exceeds V<sub>PS\_in</sub>, typically 3.5 V. An external optocoupler or switch needs to pull down on this pin before its voltage reaches V<sub>PS</sub> in to prevent entering PSM. Once the controller enters PSM, I<sub>PSTimer1/2</sub> is disabled. A resistor between this pin and ground discharges the PSTimer capacitor. The controller exits PSM once V<sub>PSTimer</sub> drops below V<sub>PS out</sub>, typically 0.5 V. Once the QR stage is enabled, the capacitor on the PSTimer pin is discharged with an internal pull down transistor. The transistor is disabled once V<sub>PSTimer</sub> falls below its minimum operating level, V<sub>PSTimer(MIN)</sub> (maximum of 50 mV). The time to enter PSM mode is calculated using Equations 2 through 4. The time to exit PSM mode is calculated using Equation 5.

$$t_{PSM(in)} = t_{PSM(in1)} + t_{PSM(in2)}$$
 (eq. 2)

$$t_{PSM(in1)} = -R_{PSM}C_{PSM} \cdot In \left(1 - \frac{V_{PSTimer2}}{I_{PSTimer1} \cdot R_{PSM}}\right) \text{ (eq. 3)}$$

$$t_{PSM(in2)} \approx -R_{PSM}C_{PSM} \cdot In \left(1 - \frac{V_{PS\_in} - V_{PSTimer2}}{I_{PSTimer2} \cdot R_{PSM}}\right) \ \, (\text{eq. 4})$$

$$t_{PSM(out)} = -R_{PSM}C_{PSM} \cdot In \left( \frac{V_{PS\_out}}{V_{PS\_in}} \right)$$
 (eq. 5)

In PSM the startup circuits on the HV\_X2 and BO\_X2 pins work to maintain V<sub>CC</sub> above V<sub>CC(off)</sub>. The input filter capacitor discharge circuitry continues operation in PSM. The supply voltage is maintained in PSM by enabling one of the startup circuits once V<sub>CC</sub> falls below V<sub>CC(PS on)</sub> (typically 11 V) and either V<sub>HV</sub> X2 exceeds V<sub>HV</sub> X2(PS) or V<sub>BO</sub> x<sub>2</sub> exceeds V<sub>BO</sub> x<sub>2</sub>(PS) (typically 30 V). The startup circuit is disabled once V<sub>CC</sub> exceeds V<sub>CC(PS\_on)</sub>. A voltage offset is observed on V<sub>CC</sub> while the startup circuit is enabled due to the capacitor ESR. This will cause the startup circuit to turn off because V<sub>CC</sub> exceeds V<sub>CC(PS on)</sub>. Internal circuitry prevents the startup circuit from turning on multiple times during the same ac line half-cycle. The complementary startup circuit will then turn on during the next half-cycle. Eventually, V<sub>CC</sub> will be regulated several millivolts below  $V_{CC(PS\_on)}$ . The offset is dependent on the capacitor ESR.

This architecture enables the startup circuit for the exact amount of time needed to regulate  $V_{CC}$ . This results in a significant reduction in power dissipation because the average input voltage is greatly reduced.



Figure 7. NCP1937 Power Savings Mode Control Block Diagram



Figure 8. NCP1937 Power Savings Mode Operating Waveforms

#### **Fault Input**

The NCP1937 includes a dedicated fault input accessible via the Fault pin. The controller can be latched by pulling the pin above the upper fault threshold,  $V_{Fault(OVP)}$ , typically 3.0 V. The controller is disabled if the Fault pin voltage,  $V_{Fault}$ , is pulled below the lower fault threshold,  $V_{Fault(OTP\_in)}$ , typically 0.4 V. The lower threshold is normally used for detecting an overtemperature fault. The controller operates normally while the Fault pin voltage is maintained within the upper and lower fault thresholds. Figure 9 shows the architecture of the Fault input.

The lower fault threshold is intended to be used to detect an overtemperature fault using an NTC thermistor. A pull up current source  $I_{Fault(OTP)}$ , (typically 45.5  $\mu A)$  generates a voltage drop across the thermistor. The resistance of the NTC thermistor decreases at higher temperatures resulting in a lower voltage across the thermistor. The controller detects a fault once the thermistor voltage drops below  $V_{Fault(OTP\_in)}.$  Options A and C latch–off the controller after an overtemperature fault is detected. In Options B and D the controller is re–enabled once the fault is removed such that  $V_{Fault}$  increases above  $V_{Fault(OTP\_out)}$  and  $V_{CC}$  reaches  $V_{CC(on)}.$  Figure 10 shows typical waveforms related to the latch option whereas Figure 11 shows waveforms of the auto–recovery option.

An active clamp prevents the Fault pin voltage from reaching the upper latch threshold if the pin is open. To reach the upper threshold, the external pull–up current has to be higher than the pull–down capability of the clamp (set by  $R_{Fault(clamp)}$  at  $V_{Fault(clamp)}$ ). The upper fault threshold is intended to be used for an overvoltage fault using a Zener diode and a resistor in series from the auxiliary winding voltage,  $V_{AUX}$ . The controller is latched once  $V_{Fault}$  exceeds  $V_{Fault(OVP)}$ .

The Fault input signal is filtered to prevent noise from triggering the fault detectors. Upper and lower fault detector blanking delays, t<sub>delay(Fault\_OVP)</sub> and t<sub>delay(Fault\_OTP)</sub> are both typically 30 µs. A fault is detected if the fault condition is asserted for a period longer than the blanking delay.

A bypass capacitor is usually connected between the Fault and GND pins and it will take some time for  $V_{Fault}$  to reach its steady state value once  $I_{Fault(OTP)}$  is enabled. Therefore, a lower fault (i.e. overtemperature) is ignored during soft–start. In Options B and D,  $I_{Fault(OTP)}$  remains enabled while the lower fault is present independent of  $V_{CC}$  in order to provide temperature hysteresis. The controller can detect an upper OVP fault once  $V_{CC}$  exceeds  $V_{CC(reset)}$ . The OVP fault detection remains active provided the device is not in PSM.

Once the controller is latched, it is reset if a brown–out condition is detected or if  $V_{CC}$  is cycled down to its reset level,  $V_{CC(reset)}$ . In the typical application these conditions occur only if the ac voltage is removed from the system. Prior to reaching  $V_{CC(reset)}$ ,  $V_{fault(clamp)}$  is set at 0 V.



Figure 9. Fault Detection Schematic



Figure 10. Latch-off Function Timing Diagram



Figure 11. OTP Auto-recovery Timing Diagram

### **QR Flyback Valley Lockout**

The NCP1937 integrates a quasi-resonant (QR) flyback controller. The power switch turn-off of a QR converter is determined by the peak current set by the feedback loop. The switch turn-on is determined by the transformer demagnetization. The demagnetization is detected by monitoring the transformer auxiliary winding voltage.

Turning on the power switch once the transformer is demagnetized or reset reduces switching losses. Once the transformer is demagnetized, the drain voltage starts ringing at a frequency determined by the transformer magnetizing inductance and the drain lump capacitance eventually settling at the input voltage. A QR controller takes advantage of the drain voltage ringing and turns on the power switch at the drain voltage minimum or "valley" to reduce switching losses and electromagnetic interference (EMI).

The operating frequency of a traditional QR flyback controller is inversely proportional to the system load. That is, a load reduction increases the operating frequency. This tradionally requires a maximum frequency clamp to limit the operating frequency. This causes the controller to become unstable and jump (or hesitate) between two valleys generating audible noise. The NCP1937 incorporates a

patent pending valley lockout circuitry to eliminate valley jumping. Once a valley is selected, the controller stays locked in this valley until the output power changes significantly. Like a traditional QR flyback controller, the frequency increases when the load decreases. Once a higher valley is selected the frequency decreases very rapidly. It will continue to increase if the load is further reduced. This technique extends QR operation over a wider output power range while maintaining good efficiency and limiting the maximum operating frequency. Figure 12 shows a qualitative frequency vs output power relationship.

Figure 13 shows the internal arrangement of the valley lockout circuitry. The decimal counter increases each time a valley is detected. The operating valley (1st, 2nd, 3rd or 4th) is determined by the QFB voltage. As  $V_{QFB}$  decreases or increases, the valley comparators toggle one after another to select the proper valley. The activation of an "n" valley comparator blanks the "n–1" or "n+1" valley comparator output depending if  $V_{QFB}$  decreases or increases, respectively.

A valley is detected once  $V_{QZCD}$  falls below the QR flyback demagnetization threshold,  $V_{QZCD(th)}$ , typically 55 mV. The controller will switch once the valley is detected or increment the valley counter depending on QFB voltage.



Figure 12. Valley Lockout Frequency vs. Output Power Relationship



Figure 13. Valley Lockout Detection Circuitry Internal Schematic

Figure 14 shows the operating valley versus  $V_{QFB}$ . Once a valley is asserted by the valley selection circuitry, the controller is locked in this valley until  $V_{QFB}$  decreases or increases such that  $V_{QFB}$  reaches the next valley threshold. A decrease in output power causes the controller to switch from "n" to "n+1" valley until reaching the  $4^{th}$  valley.

A further reduction of output power causes the controller to enter the voltage control oscillator (VCO) mode once

V<sub>QFB</sub> falls below V<sub>HVCOD</sub>. In VCO mode the peak current is set as shown in Figure 15. The operating frequency in VCO mode is adjusted to deliver the required output power.

A hysteresis between valleys provides noise immunity and helps stabilize the valley selection in case of small perturbations on  $V_{OFB}$ .



Figure 14. Selected Operating Valley vs. VQFB



Figure 15. Operating Valley vs.  $V_{QFB}$ 

Figure 16 through Figure 19 show drain voltage,  $V_{QFB}$  and  $V_{QCT}$  simulation waveforms for a reduction in output power. The transitions between  $2^{nd}$  to  $3^{rd}$ ,  $3^{rd}$  to  $4^{th}$  and  $4^{th}$ 

valley to VCO mode are observed without any instabilities or valley jumping.



Figure 16. Operating Mode Transitions between 2<sup>nd</sup> to 3<sup>rd</sup>, 3<sup>rd</sup> to 4<sup>th</sup> and 4<sup>th</sup> Valley to VCO Mode



Figure 17. Zoom 1: 2<sup>nd</sup> to 3<sup>rd</sup> Valley Transition



Figure 18. Zoom 2: 3<sup>rd</sup> to 4<sup>th</sup> Valley Transition



Figure 19. Zoom 3: 4th Valley to VCO Mode Transition

#### **VCO Mode**

The controller enters VCO mode once  $V_{QFB}$  falls below  $V_{HVCOD}$  and remains in VCO until  $V_{QFB}$  exceeds  $V_{HVCOI}$ . In VCO mode the peak current is set to  $V_{QILIM1}*I_{peak(VCO)}$  and the operating frequency is linearly dependent on  $V_{QFB}$ . The product of  $V_{QILIM1}*I_{peak(VCO)}$  is typically 12.5%. A minimum frequency clamp,  $f_{VCO(MIN)}$ , typically 27 kHz, prevents operation in the audible range. Further reduction in output power causes the controller to enter skip operation. The minimum frequency clamp is only enabled when operating in VCO mode.

The VCO mode operating frequency is set by the timing capacitor connected between the QCT and GND pins. This

capacitor is charged with a constant current source,  $I_{QCT}$ , typically 20  $\mu A$ .

The capacitor voltage,  $V_{QCT}$ , is compared to an internal voltage level,  $V_{f(QFB)}$ , inversely proportional to  $V_{QFB}$  The relationship between and  $V_{f(QFB)}$  and  $V_{QFB}$  is given by Equation 6.

$$V_{f(QFB)} = 5 - 2 \cdot V_{QFB}$$
 (eq. 6)

A drive pulse is generated once  $V_{QCT}$  exceeds  $V_{f(QFB)}$  followed by the immediate discharge of the timing capacitor. The timing capacitor is also discharged once the minimum frequency clamp is reached.

Figure 20 shows simulation waveforms of  $V_{f(QFB)}$ ,  $V_{ODRV}$  and output current while operating in VCO mode.



Figure 20. VCO Mode Operating Waveforms