## imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### Two/Three/Four-Phase Buck CPU Controller

The NCP5318 provides full-featured and flexible control conforming to the Intel® VRM 10.1 specification for high-performance CPUs. The IC can be programmed as a two-, three- or four-phase buck controller, and the per-phase switching frequency can be as high as 1.0 MHz. Combined with external gate drivers and power components, the controller implements a compact, highly integrated multi-phase buck converter.

Enhanced  $V^{2TM}$  control inherently compensates for variations in both line and load, and achieves current sharing between phases. This control scheme provides fast transient response, reducing the need for large banks of output capacitors and higher switching frequency.

#### Features

- Switching Regulator Controller
  - Programmable 2/3/4 Phase Operation
  - Lossless Current Sensing
  - Enhanced V<sup>2</sup> Control Method Provides Fast Transient Response
  - Programmable Up to 1.0 MHz Switching Frequency Per Phase
  - Programmable Adaptive Voltage Positioning
  - Programmable Soft–Start Time
- Current Sharing
  - Differential Current Sense Pins for Each Phase
  - Current Sharing Within 10% Between Phases
- Protection Features
  - Programmable Latching Overcurrent Protection
  - "111110" and "111111" DAC Code Fault
  - Latched Overvoltage Protection
  - Undervoltage Lockout
  - External Enable Control
  - Three-State MOSFET Driver Control through DRVON Signal
- System Power Management
  - 6-Bit DAC with 0.5% Tolerance Compatible with VRM 10.1 Specification
  - Programmable Lower Power Good Threshold
  - Power Good Output with Delay
  - Pre-set No Load Offset Voltage
- Pb-Free Package is Available\*



#### **ON Semiconductor®**

http://onsemi.com



| Α  | = Assembly Location |
|----|---------------------|
| WL | = Wafer Lot         |
| YY | = Year              |
| WW | = Work Week         |
| G  | = Pb-Free Package   |



#### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NCP5318FTR2  | LQFP-32              | 2000 Tape & Reel      |
| NCP5318FTR2G | LQFP-32<br>(Pb-Free) | 2000 Tape & Reel      |

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. 4–Phase Solution for VRM10.1: 120 A max, 101 A thermals, 1.4 Vo, 400 kHz, 1 m $\Omega$  LL

#### MAXIMUM RATINGS

| Rating                                                                                                      | Value                | Unit |
|-------------------------------------------------------------------------------------------------------------|----------------------|------|
| Operating Junction Temperature                                                                              | 150                  | °C   |
| Lead Temperature Soldering, Reflow (Note 1)         NCP5318FTR2           NCP5318FTR2G         NCP5318FTR2G | 230 peak<br>260 peak | °C   |
| Storage Temperature Range                                                                                   | -65 to 150           | °C   |
| ESD Susceptibility: Human Body Model                                                                        | 2.0                  | kV   |
| JEDEC Moisture Sensitivity Level NCP5318FTR2<br>NCP5318FTR2G                                                | 1<br>3               | -    |
| Package Thermal Resistance: $R_{\theta JA}$                                                                 | 52                   | °C/W |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. 60 second maximum above 183°C.

#### MAXIMUM RATINGS

| Pin Number | Pin Symbol        | V <sub>MAX</sub> | V <sub>MIN</sub> | ISOURCE                 | I <sub>SINK</sub>       |
|------------|-------------------|------------------|------------------|-------------------------|-------------------------|
| 1–3, 30–32 | $V_{ID0}-V_{ID5}$ | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 4          | PWRLS             | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 5          | V <sub>FFB</sub>  | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 6          | SS                | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 7          | PWRGD             | 18 V             | –0.3 V           | 1.0 mA                  | 20 mA                   |
| 8          | DRVON             | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 9          | SGND              | 1.0 V            | –1.0 V           | 1.0 mA                  | -                       |
| 10         | V <sub>DRP</sub>  | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 11         | V <sub>FB</sub>   | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 12         | COMP              | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 13         | CS4N              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 14         | CS4P              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 15         | CS3N              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 16         | CS3P              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 17         | GND               | -                | -                | 0.4 A 1.0 μs, 100 mA DC | -                       |
| 18–21      | GATE4-GATE1       | 18 V             | –0.3 V           | 0.1 A 1.0 μs, 25 mA DC  | 0.1 A 1.0 μs, 25 mA DC  |
| 22         | V <sub>CC</sub>   | 18 V             | –0.3 V           | -                       | 0.4 A 1.0 μs, 100 mA DC |
| 23         | R <sub>OSC</sub>  | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 24         | I <sub>LIM</sub>  | 7.0 V            | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 25         | CS1P              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 26         | CS1N              | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 27         | CS2P              | 18 V             | -0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 28         | CS2N              | 18 V             | -0.3 V           | 1.0 mA                  | 1.0 mA                  |
| 29         | ENABLE            | 18 V             | –0.3 V           | 1.0 mA                  | 1.0 mA                  |

 $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \quad (0^{\circ}C < T_A < 70^{\circ}C; \ V_{CC} = 12 \ V; \ C_{GATEx} = 100 \ p\text{F}, \ C_{COMP} = 0.01 \ \mu\text{F}, \\ C_{SS} = 0.1 \ \mu\text{F}, \ C_{VCC} = 0.1 \ \mu\text{F}, \ R_{ROSC} = 95.3 \ k\Omega, \ V(I_{LIM}) = 1.0 \ V, \ DAC \ Code \ 010100; \ unless \ otherwise \ noted) \end{array}$ VOLTAGE IDENTIFICATION (VID)

|                  | V<br>(Connec     | oltage Ident<br>t V <sub>FB</sub> to CO | tification Bit<br>MP, measure | s<br>e COMP)     | Nominal<br>Voltage | Min    | Тур    | Max     |        |       |
|------------------|------------------|-----------------------------------------|-------------------------------|------------------|--------------------|--------|--------|---------|--------|-------|
| V <sub>ID4</sub> | V <sub>ID3</sub> | V <sub>ID2</sub>                        | V <sub>ID1</sub>              | V <sub>ID0</sub> | V <sub>ID5</sub>   | (V)    | -0.5%  | No Load | +0.5%  | Units |
| 0                | 1                | 0                                       | 1                             | 0                | 0                  | 0.8375 | 0.8144 | 0.8185  | 0.8226 | V     |
| 0                | 1                | 0                                       | 0                             | 1                | 1                  | 0.8500 | 0.8268 | 0.8310  | 0.8352 | V     |
| 0                | 1                | 0                                       | 0                             | 1                | 0                  | 0.8625 | 0.8393 | 0.8435  | 0.8477 | V     |
| 0                | 1                | 0                                       | 0                             | 0                | 1                  | 0.8750 | 0.8517 | 0.8560  | 0.8603 | V     |
| 0                | 1                | 0                                       | 0                             | 0                | 0                  | 0.8875 | 0.8642 | 0.8685  | 0.8728 | V     |
| 0                | 0                | 1                                       | 1                             | 1                | 1                  | 0.9000 | 0.8766 | 0.8810  | 0.8854 | V     |
| 0                | 0                | 1                                       | 1                             | 1                | 0                  | 0.9125 | 0.8890 | 0.8935  | 0.8980 | V     |
| 0                | 0                | 1                                       | 1                             | 0                | 1                  | 0.9250 | 0.9015 | 0.9060  | 0.9105 | V     |
| 0                | 0                | 1                                       | 1                             | 0                | 0                  | 0.9375 | 0.9139 | 0.9185  | 0.9231 | V     |
| 0                | 0                | 1                                       | 0                             | 1                | 1                  | 0.9500 | 0.9263 | 0.9310  | 0.9357 | V     |
| 0                | 0                | 1                                       | 0                             | 1                | 0                  | 0.9625 | 0.9388 | 0.9435  | 0.9482 | V     |
| 0                | 0                | 1                                       | 0                             | 0                | 1                  | 0.9750 | 0.9512 | 0.9560  | 0.9608 | V     |
| 0                | 0                | 1                                       | 0                             | 0                | 0                  | 0.9875 | 0.9637 | 0.9685  | 0.9733 | V     |
| 0                | 0                | 0                                       | 1                             | 1                | 1                  | 1.0000 | 0.9761 | 0.9810  | 0.9859 | V     |
| 0                | 0                | 0                                       | 1                             | 1                | 0                  | 1.0125 | 0.9885 | 0.9935  | 0.9985 | V     |
| 0                | 0                | 0                                       | 1                             | 0                | 1                  | 1.0250 | 1.0010 | 1.0060  | 1.0110 | V     |
| 0                | 0                | 0                                       | 1                             | 0                | 0                  | 1.0375 | 1.0134 | 1.0185  | 1.0236 | V     |
| 0                | 0                | 0                                       | 0                             | 1                | 1                  | 1.0500 | 1.0258 | 1.0310  | 1.0362 | V     |
| 0                | 0                | 0                                       | 0                             | 1                | 0                  | 1.0625 | 1.0383 | 1.0435  | 1.0487 | V     |
| 0                | 0                | 0                                       | 0                             | 0                | 1                  | 1.0750 | 1.0507 | 1.0560  | 1.0613 | V     |
| 0                | 0                | 0                                       | 0                             | 0                | 0                  | 1.0875 | 1.0632 | 1.0685  | 1.0738 | V     |
| 1                | 1                | 1                                       | 1                             | 1                | 1                  |        | 0      | FF      |        | V     |
| 1                | 1                | 1                                       | 1                             | 1                | 0                  |        | 0      | FF      |        | V     |
| 1                | 1                | 1                                       | 1                             | 0                | 1                  | 1.1000 | 1.0756 | 1.0810  | 1.0864 | V     |
| 1                | 1                | 1                                       | 1                             | 0                | 0                  | 1.1125 | 1.0880 | 1.0935  | 1.0990 | V     |
| 1                | 1                | 1                                       | 0                             | 1                | 1                  | 1.1250 | 1.1005 | 1.1060  | 1.1115 | V     |
| 1                | 1                | 1                                       | 0                             | 1                | 0                  | 1.1375 | 1.1129 | 1.1185  | 1.1241 | V     |
| 1                | 1                | 1                                       | 0                             | 0                | 1                  | 1.1500 | 1.1253 | 1.1310  | 1.1367 | V     |
| 1                | 1                | 1                                       | 0                             | 0                | 0                  | 1.1625 | 1.1378 | 1.1435  | 1.1492 | V     |
| 1                | 1                | 0                                       | 1                             | 1                | 1                  | 1.1750 | 1.1502 | 1.1560  | 1.1618 | V     |
| 1                | 1                | 0                                       | 1                             | 1                | 0                  | 1.1875 | 1.1627 | 1.1685  | 1.1743 | V     |
| 1                | 1                | 0                                       | 1                             | 0                | 1                  | 1.2000 | 1.1751 | 1.1810  | 1.1869 | V     |
| 1                | 1                | 0                                       | 1                             | 0                | 0                  | 1.2125 | 1.1875 | 1.1935  | 1.1995 | V     |
| 1                | 1                | 0                                       | 0                             | 1                | 1                  | 1.2250 | 1.2000 | 1.2060  | 1.2120 | V     |
| 1                | 1                | 0                                       | 0                             | 1                | 0                  | 1.2375 | 1.2124 | 1.2185  | 1.2246 | V     |

\*VID Code is for reference only.  $\dagger V_{OUT}$  No Load is the input to the error amplifier.

**ELECTRICAL CHARACTERISTICS** (0°C <  $T_A$  < 70°C;  $V_{CC}$  = 12 V;  $C_{GATEx}$  = 100 pF,  $C_{COMP}$  = 0.01  $\mu$ F,  $C_{SS}$  = 0.1  $\mu$ F,  $C_{VCC}$  = 0.1  $\mu$ F,  $R_{ROSC}$  = 95.3 kΩ, V(I<sub>LIM</sub>) = 1.0 V, DAC Code 010100; unless otherwise noted)

|                  | ۷<br>Connec)     | /oltage Ident<br>t V <sub>FB</sub> to CO | tification Bit<br>MP, measure | s<br>e COMP)     |                  | Nominal<br>Voltage | Min    | Тур     | Max    |       |
|------------------|------------------|------------------------------------------|-------------------------------|------------------|------------------|--------------------|--------|---------|--------|-------|
| V <sub>ID4</sub> | V <sub>ID3</sub> | V <sub>ID2</sub>                         | V <sub>ID1</sub>              | V <sub>ID0</sub> | V <sub>ID5</sub> | (V)                | -0.5%  | No Load | +0.5%  | Units |
| 1                | 1                | 0                                        | 0                             | 0                | 1                | 1.2500             | 1.2248 | 1.2310  | 1.2372 | V     |
| 1                | 1                | 0                                        | 0                             | 0                | 0                | 1.2625             | 1.2373 | 1.2435  | 1.2497 | V     |
| 1                | 0                | 1                                        | 1                             | 1                | 1                | 1.2750             | 1.2497 | 1.2560  | 1.2623 | V     |
| 1                | 0                | 1                                        | 1                             | 1                | 0                | 1.2875             | 1.2622 | 1.2685  | 1.2748 | V     |
| 1                | 0                | 1                                        | 1                             | 0                | 1                | 1.3000             | 1.2746 | 1.2810  | 1.2874 | V     |
| 1                | 0                | 1                                        | 1                             | 0                | 0                | 1.3125             | 1.2870 | 1.2935  | 1.3000 | V     |
| 1                | 0                | 1                                        | 0                             | 1                | 1                | 1.3250             | 1.2995 | 1.3060  | 1.3125 | V     |
| 1                | 0                | 1                                        | 0                             | 1                | 0                | 1.3375             | 1.3119 | 1.3185  | 1.3251 | V     |
| 1                | 0                | 1                                        | 0                             | 0                | 1                | 1.3500             | 1.3243 | 1.3310  | 1.3377 | V     |
| 1                | 0                | 1                                        | 0                             | 0                | 0                | 1.3625             | 1.3368 | 1.3435  | 1.3502 | V     |
| 1                | 0                | 0                                        | 1                             | 1                | 1                | 1.3750             | 1.3492 | 1.3560  | 1.3628 | V     |
| 1                | 0                | 0                                        | 1                             | 1                | 0                | 1.3875             | 1.3617 | 1.3685  | 1.3753 | V     |
| 1                | 0                | 0                                        | 1                             | 0                | 1                | 1.4000             | 1.3741 | 1.3810  | 1.3879 | V     |
| 1                | 0                | 0                                        | 1                             | 0                | 0                | 1.4125             | 1.3865 | 1.3935  | 1.4005 | V     |
| 1                | 0                | 0                                        | 0                             | 1                | 1                | 1.4250             | 1.3990 | 1.4060  | 1.4130 | V     |
| 1                | 0                | 0                                        | 0                             | 1                | 0                | 1.4375             | 1.4114 | 1.4185  | 1.4256 | V     |
| 1                | 0                | 0                                        | 0                             | 0                | 1                | 1.4500             | 1.4238 | 1.4310  | 1.4382 | V     |
| 1                | 0                | 0                                        | 0                             | 0                | 0                | 1.4625             | 1.4363 | 1.4435  | 1.4507 | V     |
| 0                | 1                | 1                                        | 1                             | 1                | 1                | 1.4750             | 1.4487 | 1.4560  | 1.4633 | V     |
| 0                | 1                | 1                                        | 1                             | 1                | 0                | 1.4875             | 1.4612 | 1.4685  | 1.4758 | V     |
| 0                | 1                | 1                                        | 1                             | 0                | 1                | 1.5000             | 1.4736 | 1.4810  | 1.4884 | V     |
| 0                | 1                | 1                                        | 1                             | 0                | 0                | 1.5125             | 1.4860 | 1.4935  | 1.5010 | V     |
| 0                | 1                | 1                                        | 0                             | 1                | 1                | 1.5250             | 1.4985 | 1.5060  | 1.5135 | V     |
| 0                | 1                | 1                                        | 0                             | 1                | 0                | 1.5375             | 1.5109 | 1.5185  | 1.5261 | V     |
| 0                | 1                | 1                                        | 0                             | 0                | 1                | 1.5500             | 1.5233 | 1.5310  | 1.5387 | V     |
| 0                | 1                | 1                                        | 0                             | 0                | 0                | 1.5625             | 1.5358 | 1.5435  | 1.5512 | V     |
| 0                | 1                | 0                                        | 1                             | 1                | 1                | 1.5750             | 1.5482 | 1.5560  | 1.5638 | V     |
| 0                | 1                | 0                                        | 1                             | 1                | 0                | 1.5875             | 1.5607 | 1.5685  | 1.5763 | V     |
| 0                | 1                | 0                                        | 1                             | 0                | 1                | 1.6000             | 1.5731 | 1.5810  | 1.5889 | V     |

VOLTAGE IDENTIFICATION (VID) (continued)

\*VID Code is for reference only.

 $\dagger V_{OUT}$  No Load is the input to the error amplifier.

 $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \quad (0^{\circ}C < T_A < 70^{\circ}C; \ V_{CC} = 12 \ V; \ C_{GATEx} = 100 \ pF, \ C_{COMP} = 0.01 \ \mu F, \\ C_{SS} = 0.1 \ \mu F, \ C_{VCC} = 0.1 \ \mu F, \ R_{ROSC} = 95.3 \ k\Omega, \ V(I_{LIM}) = 1.0 \ V, \ DAC \ Code \ 010100; \ unless \ otherwise \ noted) \end{array}$ 

| Characteristic  | Test Conditions                                              | Min | Тур | Max | Unit |
|-----------------|--------------------------------------------------------------|-----|-----|-----|------|
| VID Inputs      |                                                              |     |     |     |      |
| Input Threshold | $V_{ID5}, V_{ID4}, V_{ID3}, V_{ID2}, V_{ID1}, V_{ID0}$       | 400 | 600 | 800 | mV   |
| VID Pin Current | $V_{ID5}, V_{ID4}, V_{ID3}, V_{ID2}, V_{ID1}, V_{ID0} = 0 V$ | _   | 0.2 | 1.0 | μA   |

2. Guaranteed by design, not tested in production.

| ELECTRICAL CHARACTERISTICS (continued) ( $0^{\circ}C < T_A < 70^{\circ}C$ ; $V_{CC} = 12$ V; $C_{GATEx} = 100$ pF, $C_{COMP} = 0.01 $ µI         | ; |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---|
| $C_{SS} = 0.1 \ \mu$ F, $C_{VCC} = 0.1 \ \mu$ F, $R_{ROSC} = 95.3 \ k\Omega$ , $V(I_{LIM}) = 1.0 \ V$ , DAC Code 010100; unless otherwise noted) |   |

| Characteristic                | Test Conditions                                                                                                                                                                                                  | Min   | Тур   | Max   | Unit |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| VID Inputs                    |                                                                                                                                                                                                                  |       |       | 1     | 1    |
| SGND Bias Current             | SGND < 300 mV, All DAC Codes                                                                                                                                                                                     | 10    | 20    | 40    | μA   |
| SGND Voltage Compliance Range |                                                                                                                                                                                                                  | -200  | _     | 300   | mV   |
| Power Good                    |                                                                                                                                                                                                                  |       | I     | I     |      |
| Upper Threshold Offset        | Offset from the No Load Set Point Voltage                                                                                                                                                                        | 85    | 97    | 115   | mV   |
| Lower Threshold Ratio         | PWRLS Voltage / No Load Set Point Volt-                                                                                                                                                                          | 0.475 | 0.505 | 0.525 | V/V  |
|                               | age                                                                                                                                                                                                              |       |       |       | -    |
| Time to Assert PWRGD          | Delay from $V_{\mbox{OUT}}$ in Range to PWRGD High                                                                                                                                                               | 1.0   | 2.0   | 4.0   | ms   |
| Time to De-assert PWRGD       | Delay from V <sub>OUT</sub> out of Range to PWRGD<br>Low                                                                                                                                                         | 0     | 1.0   | 4.0   | μs   |
| Output Low Voltage            | Voltage with Open Collector Pin Sinking 4 mA                                                                                                                                                                     | 0     | 180   | 400   | mV   |
| Overvoltage Protection        |                                                                                                                                                                                                                  |       |       |       |      |
| OVP Threshold above VID       | -                                                                                                                                                                                                                | 170   | 215   | 250   | mV   |
| Enable Input                  |                                                                                                                                                                                                                  |       |       |       |      |
| Start Threshold               | Gates switching, SS high                                                                                                                                                                                         | -     | -     | 0.8   | V    |
| Stop Threshold                | Gates not switching, SS low                                                                                                                                                                                      | 0.4   | -     | -     | V    |
| Hysteresis                    | _                                                                                                                                                                                                                | 100   | 170   | -     | mV   |
| Input Pull-Up Voltage         | 1.0 MΩ to GND                                                                                                                                                                                                    | 2.7   | 2.9   | 3.3   | V    |
| Input Pull-Up Resistance      | _                                                                                                                                                                                                                | 7.0   | 10    | 20    | kΩ   |
| Error Amplifier               |                                                                                                                                                                                                                  |       |       |       |      |
| V <sub>FB</sub> Bias Current  | -                                                                                                                                                                                                                | -     | 0.1   | 1.0   | μA   |
| COMP Source Current           | COMP = 0.5 V to 2.0 V                                                                                                                                                                                            | 40    | 70    | 100   | μA   |
| COMP Sink Current             | -                                                                                                                                                                                                                | 40    | 70    | 100   | μA   |
| Transconductance              | (Note 2)                                                                                                                                                                                                         | 1.1   | 1.3   | 1.5   | mmho |
| Open Loop DC Gain             | (Note 2)                                                                                                                                                                                                         | 72    | 80    | -     | dB   |
| Unity Gain Bandwidth          | C <sub>COMP</sub> = 30 pF (Note 2)                                                                                                                                                                               | -     | 4.0   | -     | MHz  |
| PSRR @ 1.0 kHz                | (Note 2)                                                                                                                                                                                                         | -     | 60    | -     | dB   |
| COMP Max Voltage              | V <sub>FB</sub> = 0 V                                                                                                                                                                                            | 2.4   | 2.9   | -     | V    |
| COMP Min Voltage              | V <sub>FB</sub> = 1.6 V                                                                                                                                                                                          | Ι     | 80    | 150   | mV   |
| PWM Comparators               |                                                                                                                                                                                                                  |       |       |       |      |
| Minimum Pulse Width           | $\begin{array}{l} \mbox{Measured from CSxP to GATEx,} \\ V_{FB} = CSxN = 0.5, \mbox{ COMP } = 0.5 \ V, \\ \mbox{60 mV step between CSxP and CSxN;} \\ \mbox{Measure at GATEx } = 1.0 \ V \ (Note 2) \end{array}$ | -     | 40    | 100   | ns   |
| Transient Response Time       | Measured from CSxN to GATEx,<br>COMP = 2.1 V, CSxP = CSxN = 0.5 V,<br>CSxN stepped from 1.2 V to 2.0 V (Note 2)                                                                                                  | -     | 40    | 60    | ns   |
| Channel Startup Offset        | $CSxP = CSxN = V_{FB} = 0$ , Measure Vcomp<br>when GATEx switch high                                                                                                                                             | 0.35  | 0.62  | 0.75  | V    |
| Artificial Ramp Amplitude     | 50% duty cycle                                                                                                                                                                                                   | _     | 175   |       | mV   |
| MOSFET Driver Enable (DRVON)  |                                                                                                                                                                                                                  |       |       |       |      |
| Output High                   | DRVON floating                                                                                                                                                                                                   | 2.3   | -     | -     | V    |
| Output Low                    | Ι = 100 μΑ                                                                                                                                                                                                       | _     | -     | 0.2   | V    |
| Pull-Down Resistance          | DRVON = 1.5 V, ENABLE = 0 V,<br>R = 1.5 V/I(DRVON)                                                                                                                                                               | 35    | 70    | 140   | kΩ   |

2. Guaranteed by design, not tested in production.

| ELECTRICAL CHARACTERISTICS (continued                                                                  | <b>d)</b> (0°C < $T_A$ < 70°C; $V_{CC}$ = 12 V; $C_{GATEx}$ = 100 pF, $C_{COMP}$ = 0.01 $\mu$ F, |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| $C_{SS} = 0.1 \ \mu\text{F}, \ C_{VCC} = 0.1 \ \mu\text{F}, \ R_{ROSC} = 95.3 \ k\Omega, \ V(I_{LIN})$ | ) = 1.0 V, DAC Code 010100; unless otherwise noted)                                              |

| Characteristic                                                             | Test Conditions                                                                                               | Min   | Тур   | Мах   | Unit  |
|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| MOSFET Driver Enable (DRVON)                                               | •                                                                                                             |       |       |       |       |
| Source Current                                                             | DRVON = 1.5 V                                                                                                 | 0.5   | 3.0   | 6.5   | mA    |
| GATES                                                                      |                                                                                                               |       | 1     | 1     | 1     |
| High Voltage                                                               | Measure GATEx, I <sub>GATEx</sub> = 1.0 mA                                                                    | 2.25  | _     | _     | V     |
| Low Voltage                                                                | Measure GATEx, I <sub>GATEx</sub> = 1.0 mA                                                                    | _     | 0.1   | 0.7   | V     |
| Rise Time GATE                                                             | 0.8 V < GATEx < 2.0 V, V <sub>CC</sub> = 10 V                                                                 | -     | 5.0   | 10    | ns    |
| Fall Time GATE                                                             | 2.0 V > GATEx > 0.8 V, V <sub>CC</sub> = 10 V                                                                 | _     | 5.0   | 10    | ns    |
| Oscillator                                                                 |                                                                                                               |       | 1     | 1     | 1     |
| Switching Frequency                                                        | R <sub>OSC</sub> = 95.3 k, 3 Phase                                                                            | 276   | 325   | 374   | kHz   |
|                                                                            | R <sub>OSC</sub> = 95.3 k, 4 Phase                                                                            | 213   | 251   | 289   |       |
| R <sub>OSC</sub> Voltage                                                   | -                                                                                                             | 0.95  | 1.02  | 1.05  | V     |
| Phase Delay, 3 Phases                                                      | $V_{CC} = CS4P = CS4N$                                                                                        | 100   | 120   | 140   | deg   |
| Phase Delay, 4 Phases                                                      | -                                                                                                             | 75    | 90    | 105   | deg   |
| Phase Disable Threshold                                                    | $V_{CC}$ – (CS4P = CS4N)                                                                                      | 500   | -     | -     | mV    |
| Adaptive Voltage Positioning                                               |                                                                                                               |       |       |       |       |
| V <sub>DRP</sub> Output Voltage to DAC <sub>OUT</sub> Offset               | CSxP = CSxN, V <sub>FB</sub> = COMP,<br>Measure V <sub>DRP</sub> – COMP                                       | -20   | 0     | +20   | mV    |
| Current Sense Amplifier to V <sub>DRP</sub> Gain (each channel separately) | CSxP – CSxN = 80 mV, V <sub>FB</sub> = COMP, Measure V <sub>DRP</sub> – COMP for 25°C < T <sub>A</sub> < 70°C | 4.37  | 4.6   | 4.83  | V/V   |
| V <sub>DRP</sub> Source Current                                            | _                                                                                                             | 0.95  | 1.3   | 3.0   | mA    |
| V <sub>DRP</sub> Sink Current                                              | _                                                                                                             | 0.2   | 0.4   | 0.6   | mA    |
| Soft-Start                                                                 |                                                                                                               |       |       |       |       |
| Charge Current                                                             | _                                                                                                             | 30    | 44    | 50    | μΑ    |
| Discharge Current                                                          | _                                                                                                             | 90    | 120   | 160   | μΑ    |
| COMP Pull-Down Current                                                     | _                                                                                                             | 0.2   | 0.9   | 2.1   | mA    |
| Current Sensing and Overcurrent Protection                                 |                                                                                                               |       |       |       |       |
| CSxP Input Bias Current                                                    | CSxN = CSxP = 0 V                                                                                             | -     | 0.1   | 1.0   | μΑ    |
| CSxN Input Bias Current                                                    | CSxN = CSxP = 0 V                                                                                             | -     | 0.1   | 1.0   | μΑ    |
| Current Sense Amp to PWM Gain                                              | CSxN = 0 V, CSxP = 80 mV, Measure<br>V(COMP) when GATEx switches high                                         | 3.4   | 4.6   | 5.8   | V/V   |
| Current Sense Amp to PWM Bandwidth                                         | (Note 2)                                                                                                      | -     | 7.0   | -     | MHz   |
| Current Sense Amp to I <sub>LIM</sub> Gain                                 | CSxP – CSxN = 20 mV to 60 mV, Ramp<br>I <sub>LIM</sub> until SS goes low                                      | 3.228 | 3.390 | 3.526 | V/V   |
| Current Sense Amp to ILIM Bandwidth                                        | (Note 2)                                                                                                      | -     | 1.0   | -     | MHz   |
| Current Limit Filter Slew Rate                                             | (Note 2)                                                                                                      | 2.0   | 5.0   | 13    | mV/μs |
| I <sub>LIM</sub> Input Bias Current                                        | I <sub>LIM</sub> = 0 V                                                                                        | -     | 0.1   | 1.0   | μΑ    |
| Current Sense Amp to ILIM Output Offset                                    | T = 80°C                                                                                                      | -82   | -12   | 58    | mV    |
| Current Sense Common Mode Input Range                                      | (Note 2)                                                                                                      | 0     | -     | 2.0   | V     |
| General Electrical Specifications                                          |                                                                                                               |       |       |       |       |
| V <sub>CC</sub> Operating Current                                          | COMP = 0.3 V (no switching)                                                                                   | -     | 27    | 35    | mA    |
| UVLO Start Threshold                                                       | SS charging, GATEx switching                                                                                  | 8.5   | 9.0   | 9.5   | V     |
| UVLO Stop Threshold                                                        | GATEx not switching, SS and COMP discharging                                                                  | 7.5   | 8.0   | 8.5   | V     |
| UVLO Hysteresis                                                            | Start – Stop                                                                                                  | 0.8   | 1.0   | 1.2   | V     |

2. Guaranteed by design, not tested in production.

#### PIN DESCRIPTION

| Pin No.       | Pin Symbol          | Pin Name                                                                  | Description                                                                                                                                                                                                                     |
|---------------|---------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1–3,<br>30–32 | $V_{ID0} - V_{ID5}$ | DAC VID Inputs                                                            | VID–compatible logic input used to program the converter output voltage. All high on $V_{ID0}-V_{ID4}$ generates fault.                                                                                                         |
| 4             | PWRLS               | Power Good Sense                                                          | Voltage sensing pin for Power Good lower threshold.                                                                                                                                                                             |
| 5             | V <sub>FFB</sub>    | Fast Voltage Feedback                                                     | Input of PWM comparator for fast voltage feedback, and also the inputs of<br>Power Good sense and overvoltage protection comparators                                                                                            |
| 6             | SS                  | Soft-Start                                                                | A capacitor between this pin and ground programs the soft-start time.                                                                                                                                                           |
| 7             | PWRGD               | Power Good Output                                                         | Open collector output goes high when the converter output is in regulation.                                                                                                                                                     |
| 8             | DRVON               | Drive ON                                                                  | Logic high enables MOSFET drivers, and logic low turns all MOSFETs off through MOSFET drivers. Pulled to ground through internal 70 k resistor.                                                                                 |
| 9             | SGND                | Remote Sense Ground                                                       | Ground connection for DAC and error amplifier. Provides remote sensing of load ground.                                                                                                                                          |
| 10            | V <sub>DRP</sub>    | Output of Current Sense<br>Amplifiers for Adaptive<br>Voltage Positioning | The offset above DAC voltage is proportional to the sum of inductor current. A resistor from this pin to $V_{FB}$ programs the amount of Adaptive Voltage Positioning. Leave this pin open for no Adaptive Voltage Positioning. |
| 11            | V <sub>FB</sub>     | Voltage Feedback                                                          | Error amplifier inverting input.                                                                                                                                                                                                |
| 12            | COMP                | Error Amp Output                                                          | Provides loop compensation and is clamped by SS during soft-start and fault conditions. It is also the inverting input of PWM comparators.                                                                                      |
| 13            | CS4N                | Current Sense Reference                                                   | Inverting input to current sense amplifier #4.                                                                                                                                                                                  |
| 14            | CS4P                | Current Sense Input                                                       | Non-inverting input to current sense amplifier #4.                                                                                                                                                                              |
| 15            | CS3N                | Current Sense Reference                                                   | Inverting input to current sense amplifier #3, and Phase 3 disable pin.                                                                                                                                                         |
| 16            | CS3P                | Current Sense Input                                                       | Non-inverting input to current sense amplifier #3, and Phase 3 disable pin.                                                                                                                                                     |
| 17            | GND                 | Ground                                                                    | IC power supply return. Connected to IC substrate.                                                                                                                                                                              |
| 18–21         | GATE4-GATE1         | Channel Outputs                                                           | PWM outputs to drive MOSFET driver ICs.                                                                                                                                                                                         |
| 22            | V <sub>CC</sub>     | IC Power Supply                                                           | Power Supply Input for IC.                                                                                                                                                                                                      |
| 23            | R <sub>OSC</sub>    | Oscillator Frequency Adjust                                               | Resistor to ground programs the oscillator frequency.                                                                                                                                                                           |
| 24            | I <sub>LIM</sub>    | Total Current Limit                                                       | Resistor divider between $R_{OSC}$ and ground programs the over current limit.                                                                                                                                                  |
| 25            | CS1P                | Current Sense Input                                                       | Non-inverting input to current sense amplifier #1.                                                                                                                                                                              |
| 26            | CS1N                | Current Sense Reference                                                   | Inverting input to current sense amplifier #1.                                                                                                                                                                                  |
| 27            | CS2P                | Current Sense Input                                                       | Non-inverting input to current sense amplifier #2.                                                                                                                                                                              |
| 28            | CS2N                | Current Sense Reference                                                   | Inverting input to current sense amplifier #2.                                                                                                                                                                                  |
| 29            | ENABLE              | Enable                                                                    | A voltage less than the threshold puts the IC in Fault Mode, discharging SS.<br>Hysteresis is provided to prevent chatter.                                                                                                      |



Figure 2. Block Diagram

#### **TYPICAL PERFORMANCE CHARACTERISTICS**



R<sub>OSC</sub> Value



#### **TYPICAL PERFORMANCE CHARACTERISTICS**





#### **APPLICATIONS INFORMATION**

#### Overview

The NCP5318 is a multiphase, synchronous buck controller using the Enhanced V<sup>2</sup> topology which combines the fast transient response of the original V<sup>2</sup> topology with the load current sharing characteristic of peak current-mode control. The NCP5318 can be operated as an interleaved two/three/four-phase controller. Differential current sensing is incorporated in order to more easily achieve effective current sharing. Converter output is regulated to a voltage corresponding to the logic states at six digital inputs. The NCP5318 incorporates a Power Good (PWRGD) function, providing integrated fault monitoring and sequencing that simplifies design, minimizes circuit board area, and reduces overall system cost.

#### **Fixed Frequency Multi-Phase Control**

In a multi-phase buck converter, multiple, synchronously rectified, buck power stages are connected in parallel and are energized at a common frequency but with staggered phasing (interleaving). Each stage carries only part of the total output current. In four-phase mode, each phase oscillator is delayed 360/4 – or 90 – degrees from that of the previous phase. Likewise, for other phase counts, each phase oscillator is delayed 360/N degrees from that of the previous phase, where N is the number of phases.

Advantages of a multiphase converter over a single-phase converter include a better heat distribution and decreased input and output ripple currents. Breaking up heat into a greater number of smaller amounts, reduces PC Board thermal stress. Multiple phases also permits phase inductance to be higher than used in a single-phase converter capable of equal transient response, with correspondingly lower phase ripple current and I<sup>2</sup>R losses. In addition to the higher efficiency, input capacitor current appears even lower because of the cancellation achieved by the summation of individual, phase shifted, ripple currents. This often allows the use of fewer input capacitors without exceeding the capacitor RMS current rating. Also due to the

decrease in phase ripple current, output di/dt change from positive to negative during switching is reduced. This reduction of output di/dt change decreases the output capacitor ESL component of output ripple voltage – often allowing a reduction in the number of ceramic output capacitors.

Because the inductors are always connected between the output and some low impedance (either the input supply or ground), the effective inductance value seen at the output is the value of all inductors connected in parallel (the value of a single inductor divided by the number of phases). Multiphase output current ramp–up (+di/dt) or ramp–down (-di/dt) exhibits finer granularity due to the summation of the smaller individual phase di/dt produced by the larger individual inductors. Within one switching cycle, however, total converter di/dt can sum to the same di/dt as a power stage with a single inductor of the same effective value.

#### Enhanced V<sup>2</sup> Control

Enhanced  $V^2$  control measures and adjusts the output current in each phase while simultaneously adjusting the current of all phases to maintain the correct output voltage. Enhanced V<sup>2</sup> responds to output voltage disturbances by the combined effect of two mechanisms. The first mechanism includes the response of the Error Amplifier, and is responsible for maintaining the DC accuracy of the output voltage setting. Depending on the frequency compensation set by the amplifier's external components, the Error Amplifier response begins to change the PWM duty cycle within one to two cycles. The second mechanism is the direct coupling of converter output voltage to all non-inverting PWM comparator inputs, which dominates PWM response at frequencies above the unity-gain crossover frequency of the compensated Error Amplifier. A rapid increase in load current that decreases converter output voltage immediately extends the duty cycle of any phase already on, and will typically increase the duty cycle of several of the following phases for one cycle.



Figure 17. Enhanced V<sup>2</sup> Control Employing Resistive Current Sensing and Internal Ramp

The NCP5318 provides a differential input (CSxN and CSxP) that accepts inductor current information for each phase as shown in Figure 17. The triangular inductor current is measured across  $R_S$  and amplified before being summed with the channel startup offset, the internal ramp and the output voltage. The internal ramp provides greater design flexibility by allowing smaller external (current) ramps, lower minimum pulse widths, higher frequency operation and PWM duty cycles above 50% without external slope compensation.

When the controller is enabled, GATEx output (GATE output of any phase) transitions to a high voltage at the start of the oscillator cycle for that phase, commanding a power stage to switch on. Inductor current in that power stage then ramps up until the combination of startup offset voltage, its current sense signal, its internal ramp and the output voltage ripple exceed the compensated feedback signal at the other PWM comparator input. This brings GATEx low, which commands that power stage off. While GATEx is high, the Enhanced V<sup>2</sup> control circuit will respond to line and load variations, but once GATEx is low, that phase cannot respond until the next start of its oscillator cycle. Therefore, the NCP5318 will take, at most, the off-time of the oscillator to respond to disturbances. With multiple phases, the time to respond to disturbances is significantly reduced due to the increased likelihood of a GATEx being high, and closer average proximity of oscillator starts, however the magnitude of that response (for equivalent total inductance) is equivalently reduced.

Turn on of a phase with higher inductor current will terminate the PWM cycle earlier, providing negative feedback. Current sharing is accomplished by referencing the PWM comparators of all phases to the same Error Amplifier signal (COMP pin).

## Error Amplifier Output (COMP) Voltage No Load Bias Point

As shown in Figure 17, the voltage present at each PWM comparator's non-inverting input is the sum of the channel startup offset, output voltage, and the inductor current and internal ramps corresponding to that phase. When the average output current is zero, the Error Amplifier output at the COMP pin will be:

$$V_{COMP} = \frac{V_{OUT} + Channel\_Startup\_Offset}{+ Int\_Ramp + G_{CSA} \times \frac{Ext\_Ramp}{2}}$$

Int\_Ramp is the fraction of the internal ramp ("Artificial Ramp Amplitude" = 100 mV at a 50% duty cycle) corresponding to the steady state duty cycle, Ext\_Ramp is the peak-to-peak external steady-state current ramp appearing across CSxP to CSxN, G<sub>CSA</sub> is the current sense amplifier gain ("Current Sense Amp to PWM Gain" = 3.0 V/V).

When the technique known as "lossless inductor current sensing" is used as in Figure 19, the magnitude of Ext\_Ramp is:

$$Ext_Ramp = D \times (V_{IN} - V_{OUT}) / (R_{CSX} \times C_{CSX} \cdot f_{SW})$$

where D is duty cycle expressed as a fraction.

For example, if  $V_{OUT}$  at zero load is set to 1.480 volts and the input voltage  $V_{IN}$  is 12.0 V, the duty cycle (D) will be 1.480/12.0 or 12.3%. Int\_Ramp will be 100 mV/50% x 12.3% = 25 mV. Realistic values for  $R_{CSx}$ ,  $C_{CSx}$  and  $f_{SW}$  are 2.5 k $\Omega$ , 0.1  $\mu$ F and 350 kHz. Using these and the previously mentioned formula, Ext\_Ramp will be 14.8 mV.

$$V_{COMP} = \frac{1.480 \text{ V} + 0.60 \text{ V} + 25 \text{ mV}}{+ \frac{3.0 \text{ V}}{\text{V}} \times \frac{14.8 \text{ mV}}{2}}$$
$$= 2.127 \text{ Vdc.}$$

## Error Amplifier Output (COMP) Voltage Bias Point Change with Load

In a closed loop configuration, the COMP pin may move in order to maintain the output voltage constant when load current changes. The required change at the COMP pin depends partially on the scaling of the current feedback signal as follows:

$$\Delta V = R_S \times G_{CSA} \times \frac{\Delta I_{OUT}}{N}$$

where  $R_S$  is the current sense resistance in each phase and N is the number of phases.

Also, when load current changes, nonideal conversion efficiency causes the change in input power to exceed the change in output power, and the duty cycle becomes:

$$D' = \frac{D}{Efficiency}$$

and

$$\Delta D = D' - D = \frac{D}{\text{Efficiency}} - \frac{(D \times \text{Efficiency})}{\text{Efficiency}}$$
$$= \frac{D \times (1 - \text{Efficiency})}{\text{Efficiency}}$$

Peak to peak ripple current therefore also changes by nearly (1– Efficiency) / Efficiency, thereby changing the amplitude of the external ramp by this amount. The complete change required at the COMP pin will therefore be:

$$\begin{split} \Delta \mathsf{V} &= \mathsf{R}_S \times \mathsf{G}_{CSA} \times \frac{\Delta \mathsf{I}_{OUT}}{\mathsf{N}} + \\ \frac{(\mathsf{Int}\_\mathsf{Ramp} + \mathsf{G}_{CSA} \times \mathsf{Ext}\_\mathsf{Ramp})}{2} \times \frac{(\mathsf{1} - \mathsf{Efficiency})}{\mathsf{Efficiency}} \end{split}$$

For the converter described above with 4 phases and 85% efficiency at 100 A full load, the Error Amplifier output changes by:

$$\Delta V_{COMP} = 1.0 \text{ m}\Omega \times \frac{3.0 \text{ V}}{\text{V}} \times \frac{100 \text{ A}}{4} + \frac{(25 \text{ mV} + 3.0 \text{ V/V} \times 14.8 \text{ mV})}{2} \times \frac{(1 - 0.85)}{0.85} = 83 \text{ mV}$$

Additionally, if the "Droop" feature is used, the output voltage change resulting from the synthesized, closed loop output impedance (referred to as the output loadline) is as follows:

$$\Delta V = - R_{LL} \times \Delta I_{OUT}$$

where  $R_{LL}$  is the value, in ohms, of the output loadline. Summation of this change at the PWM comparator input forces the Error Amplifier output voltage to respond with an identical change which always opposes that forced by the sensed current previously described, which reduces the amount of Error Amplifier output movement required.

Figure 18 shows the open loop response of the PWM comparator and resulting phase current upon an output voltage dip. Before T1, the converter is in steady-state operation. The inductor current provides a portion of the PWM ramp through the current sense amplifier. The PWM cycle ends when the sum of the current ramp, the "partial" internal ramp, the offset and the output voltage exceeds the level of the COMP pin. At T1, the load current increases and the output voltage sags. The next PWM cycle begins and the cycle continues longer than before until T2, when the current signal has increased enough to make up for the lower voltage at the VFB pin. After T2, the output voltage remains lower, and the average current signal level (CSA output) is raised so that the sum of the current and voltage signal is the same as with the original load. In a closed loop system, the COMP pin would move higher to restore the output voltage to the original level.



Figure 18. Open Loop Operation

#### Inductive Current Sensing

For lossless sensing, current can be measured across the inductor as shown in Figure 19. In the diagram, L is the output inductance and R<sub>L</sub> is the inherent inductor resistance. To compensate the current sense signal, the values of  $R_{CSx}$ and  $C_{CSx}$  are chosen so that  $L/R_L = R_{CSx} \times C_{CSx}$ . If this criteria is met, the current sense signal should be the same shape as the inductor current and the voltage signal between CSxP and CSxN will represent the instantaneous value of inductor current. Also, the circuit can be analyzed as if a sense resistor of value RL was used. When choosing or designing inductors for use with inductive sensing, tolerances and temperature effects should be considered. Cores with a low permeability material or a large gap will usually have minimal inductance change with temperature and load. Copper magnet wire has a temperature coefficient of 0.39% per degree C. The increase in winding resistance at higher temperatures should be considered when setting the phase peak current limit threshold. If current sensing more accurate than provided by inductive sensing is required, current can be sensed through a resistor as shown in Figure 17.

#### **Current Sharing Accuracy**

For accurate current sharing, the current sense inputs should sense the current at identical points at each phase sense resistance. Printed Circuit Board (PCB) traces that carry inductor current can be used as part of the current sense resistance by selecting where the current sense signal is picked up along a current carrying trace, but variations of PCB copper base thickness, plating, and etching can degrade current sharing and must be well controlled. The total current sense resistance used for calculations must include any PCB trace resistance that carries inductor current between the CSxP input and the CSxN input. Current Sense Amplifier (CSA) input mismatch and the value of the current sense component will determine the accuracy of the current sharing between phases. The worst case CSA input mismatch is ±4 mV and will typically be within 1.5 mV. The difference in peak currents between phases will be the CSA input mismatch divided by the current sense resistance. If all current sense components are of equal resistance, a 1.5 mV mismatch with a 1.0 m $\Omega$  sense resistance will contribute 1.5 A of current difference between phases.



Figure 19. Enhanced V<sup>2</sup> Control Employing Lossless Inductive Current Sensing and Internal Ramp

#### **External Ramp Size and Current Sensing**

The internal ramp allows flexibility in setting the current sense time constant. Typically, the current sense  $R_{CSx} x C_{CSx}$  time constant should be equal to or slightly slower than the inductor's time constant. If RC is chosen to be smaller (faster) than L/R<sub>L</sub>, the AC or transient portion of the current sensing signal will be scaled larger than the DC portion. This will provide a larger steady–state ramp, but transient circuit response will be affected and must be evaluated carefully. The current signal will overshoot during transients and settle at the rate determined by  $R_{CSx} x C_{CSx}$ . It will eventually settle to the correct DC level, but the error will decay with

the time constant of  $R_{CSx} \times C_{CSx}$ . Excessive error can degrade transient response, adaptive positioning (droop) and current limit. During a positive current transient, the COMP pin will be required to overshoot in response to the current signal in order to maintain the output voltage. Phase pulse–by–pulse overcurrent protection will trip earlier than it would if compensated correctly. Similarly, the V<sub>DRP</sub> signal will overshoot which will produce too much transient droop in the output voltage, and also result in hiccup–mode current limit having a lower threshold for fast rising step loads than for slowly rising output currents.

#### **Transient Response and Adaptive Voltage Positioning**

For applications with fast transient currents, the output filter is frequently sized larger than ripple currents require in order to reduce voltage excursions during load transients. In addition, adaptive voltage positioning can reduce peak–peak output voltage deviations due to load transients and allow use of a smaller output filter. Adaptive voltage positioning sets output voltage higher than nominal at light loads, and output voltage is allowed limited sag when the load current is applied. Upon removal of the load, output voltage returns no higher than the original level, allowing one output transient peak to be canceled over a load application and release cycle.

For low current applications, a simple dropping resistor in series with the output can provide fast, accurate adaptive positioning. However, at high currents, the loss in a dropping resistor becomes excessive. For example, a 50 A converter with a 1.0 m $\Omega$  resistor would provide a 50 mV change in output voltage between no load and full load and would dissipate 2.5 W. Lossless Adaptive Voltage Positioning (AVP) is an alternative to using a droop resistor. Figure 20 shows how AVP works. The waveform labeled "normal" shows a converter without AVP.



Figure 20. Adaptive Voltage Positioning

On the left, the output voltage sags when the output current is stepped up and later overshoots when current is stepped back down. With fast (ideal) AVP, the peak-to-peak excursions are cut in half. In the slow AVP waveform, the output voltage is not repositioned quickly enough after current is stepped up and the upper limit is exceeded. The controller can be configured to adjust the output voltage based on the output current of the converter as shown in the application diagram in Figure 1. The no-load positioning is set internally to VID - 19 mV, reducing the potential error due to resistor and bias current mismatches. In order to realize the AVP function, a resistor divider network is connected between VFB, VDRP and VOUT. During no-load conditions, the  $V_{DRP}$  pin is at the same voltage as the  $V_{FB}$ pin. As the output current increases, the V<sub>DRP</sub> pin voltage increases proportionally. This drives the VFB voltage higher, causing  $V_{\mbox{OUT}}$  to "droop" according to a loadline set by the resistor divider network. The response during the first few

microseconds of a load transient is controlled primarily by power stage output impedance, and by the ESR and ESL of the output filter. The transition between fast and slow positioning is controlled by the total ramp size and the error amp compensation. If the ramp size is too large or the error amp too slow, there will be a long transition to the final voltage after a transient. This will be most apparent with low capacitance output filters.

#### **Overvoltage Protection**

Overvoltage Protection (OVP) in the Enhanced V<sup>2</sup> control topology is provided by operation of the synchronous rectifiers. The control loop responds to an overvoltage condition within 40 ns, causing the GATEx output to shut off. The (external) MOSFET driver should react normally to turn off the top MOSFET and turn on the bottom MOSFET. This acts quickly to discharge the output voltage and prevent damage to the load. The regulator will remain in this state until the fault latch is reset by cycling power at the V<sub>CC</sub> pin. If the voltage, the converter will latch off.

The OVP circuit begins monitoring the output voltage as soon as the  $V_{CC}$  voltage exceeds the UVLO threshold of the part. The OVP circuit is then always active, regardless of operating status.

#### Power Good

Power Good (PWRGD) is asserted when the voltage at the PWRLS is greater then one half of the no load set point voltage, and the voltage on the Vffb pin is less then the no load set point voltage + 100 mV. The internal Power Good comparator and logic circuitry is shown in Figure 21.



Figure 21. Adjusting the PWRGD Threshold



Figure 22. Adjusting the PWRGD Threshold

An internal timer in the NCP5318 prevents the PWRGD signal from being asserted for 2 ms (typically) from the time that VOUT goes into range. If VOUT goes out of range, PWRGD will be deasserted immediately (typically less than  $2 \mu s$ ).

The lower voltage threshold of the Power Good comparator is externally programmable by adjusting resistors R1 and R2 shown in Figure 22. The following equations can be used to calculate the upper and lower threshold voltages:

$$V_{LOWER} = \frac{V_{OUTNoLoad}}{2} \times \frac{R_1 + R_2}{R_2}$$
$$V_{UPPER} = V_{OUTNoLoad} + 100 \text{ mV}$$

#### Undervoltage Lockout

The NCP5318 includes an undervoltage lockout circuit. This circuit keeps the IC's output drivers low until  $V_{CC}$  applied to the IC reaches 9.0 V. The GATE outputs are disabled when  $V_{CC}$  drops below 8.0 V.

#### Soft-Start

At initial power–up, both SS and COMP voltages are zero. The total SS capacitance will begin to charge with a current of 70  $\mu$ A. The error amplifier directly charges the COMP capacitance. An internal clamp ensures that the COMP pin voltage will always be less than the voltage at the SS pin, ensuring proper startup behavior. All GATE outputs are held low until the COMP voltage reaches 0.6 V. Once this threshold is reached, the GATE outputs are released to operate normally.

#### **Current Limit**

The individual phase currents are summed to compare a total current signal to a user adjustable voltage on the  $I_{LIM}$  pin. If the  $I_{LIM}$  voltage is exceeded, the fault latch trips and the converter is latched off.  $V_{CC}$  must be recycled to reset the latch.

#### Fault Protection Logic

The NCP5318 includes fault protection circuitry to prevent harmful modes of operation from occurring. The fault logic is described in Table 1.

#### Gate Outputs The NCP531

The NCP5318 is designed to operate with external gate drivers. Accordingly, the gate outputs are capable of driving a 100 pF load with typical rise and fall times of 5.0 ns.

An additional signal, DRVON, works in conjunction with the Gate Outputs. The DRVON signal is intended to be used as an enable signal for external gate drivers, such as the NCP3418B. If the DRVON signal is low, the gate driver will be disabled and both MOSFETs in the synchronous rectified phase channel will be held in the off position. If the DRVON signal is high, the gate driver will be enabled. The high side MOSFET will be enabled if the Gate Output is high and DRVON is high. The low side MOSFET will be enabled if the Gate Output is low and DRVON is high. The DRVON signal at power up will initially go high as V<sub>CC</sub> rises above the power on reset (POR) of the IC, roughly 5 V. It will stay high until the V<sub>CC</sub> voltage exceeds the UVLO threshold of the part. DRVON will then go to a low state and stay low until the part is enabled or an OVP is detected.

#### Digital to Analog Converter (DAC)

The output voltage of the NCP5318 is set by means of a 6-bit, 0.5% DAC. The VID pins must be pulled high externally. A 1.0 k $\Omega$  pullup to a maximum of 3.3 V is recommended to meet Intel specifications. To ensure valid logic signals, the designer should ensure at least 800 mV will be present at the IC for a logic high. The output of the DAC is described in the Electrical Characteristics section of the data sheet. These outputs are consistent with VR 10.x and processor specifications. The DAC output is equal to the VID code specifications require a power supply to turn its output off in the event of a 11111X VID code. When the DAC sees such a code, the GATE pins stop switching and go low. This condition is described in Table 1.

|                                       | Results        |                                 |                  |                         |                 |
|---------------------------------------|----------------|---------------------------------|------------------|-------------------------|-----------------|
| Faults                                | Stop Switching | PWRGD Level                     | Driver<br>Enable | SS Character-<br>istics | Reset Method    |
| Overvoltage Lockout                   | Yes            |                                 | High             | –0.3 mA                 | Power On        |
| Enable Low                            | Yes            | Depends on output voltage level | Low              | –0.3 mA                 | Not Affected    |
| Module Overcurrent Limit              | Yes            | Depends on output voltage level | Low              | –0.3 mA                 | Power On        |
| DAC Code = 11111x                     | Yes            | Depends on output voltage level | Low              | –0.3 mA                 | Change VID Code |
| V <sub>REF</sub> Undervoltage Lockout | Yes            | Depends on output voltage level | Low              | –0.3 mA                 | Power On        |
| PWRLS Out of Range                    | No             | De-asserted                     | High             | Not Affected            | Not Affected    |

Table 1. DESCRIPTION OF FAULT LOGIC

#### Adjusting the Number of Phases

The NCP5318 is designed with a selectable-phase architecture. Designers may choose any number of phases up to four. The phase delay is automatically adjusted to match the number of phases that will be used. This feature allows the designer to select the number of phases required for a particular application.

Four-phase operation is standard. All phases switch with a 90 degree delay between pulses. No special connections are required. Three-phase operation is achieved by disabling phase 4. Tie together CS4N and CS4P, and then pull both pins to  $V_{CC}$ . The remaining phases will continue to switch, but now there will be a 120 degree delay between phases. The phase firing order will become 1–2–3.

Two- and single-phase operation may be realized as well. First, the designer must choose the proper phases. Two phase operation must use phases 2 and 4 by tying CS1N, CS1P, CS3N and CS3P to ground. This will then use phases 2 and 4 to control gate drivers. The other gate control outputs may switch, so leave them unconnected.

Single phase is best accomplished by using only Phase 2 as the switch controller. Connect CS2P and CS2N pins to the current sense circuit, and gate control output 2 to the gate driver IC input. Tie all other CSxx pins together and connect them to ground.

#### **Design Procedure**

#### 1. Setting the Switching Frequency

The total resistance from  $R_{OSC}$  to ground sets the operating frequency for all phases of the converter. The frequency can be set for either the three phase or four phase mode by using Figure 7, "Oscillator Frequency versus Total  $R_{OSC}$  Value". After choosing the desired operating frequency and the number of phases, use the figure to determine the necessary resistance. If two phase operation is desired, use the value given for four phase operation.

The voltage from  $R_{OSC}$  is closely regulated at 1.0 V. This voltage can be used as the reference for the overcurrent limit set point on the  $I_{LIM}$  pin. Design a voltage divider with the appropriate division ratio to give the desired  $I_{LIM}$  voltage and total resistance to set the operating frequency. Since loading by the  $I_{LIM}$  pin is very small, the frequency selection will not be affected.

#### 2. Output Capacitor Selection

The output capacitors filter the current from the output inductors and provide a low impedance for transient load current changes. Typically, microprocessor applications require both bulk (polymer, aluminum, or tantalum electrolytic) and low impedance, high frequency (ceramic) types of capacitors. The bulk capacitors provide "hold up" during transient loading until phase currents ramp up or down. The low impedance capacitors reduce steady–state ripple voltage and bypass the bulk capacitance for fast output current changes. The designer must determine the number of bulk capacitors so as to meet the peak transient requirements. The formula below can be used to provide a starting point for the minimum number of bulk capacitors (NB<sub>OUT,MIN</sub>):

NBOUT,MIN = ESR per capacitor 
$$\times \frac{\Delta IO,MAX^{(eq. 1)}}{\Delta VO,MAX}$$

The ESL of the bulk plus ceramic capacitors also affects the voltage change during a load transient according to:

$$\begin{split} \Delta V_{O,MAX} &= (\frac{\Delta I_{O,MAX}}{\Delta t}) \times \text{ESL} \\ &+ \Delta I_{O,MAX} \times \frac{\text{ESR}}{\text{NBOUT,MIN}} \end{split} \eqno(eq. 2)$$

where ESL is the equivalent ESL of all bulk and ceramic output capacitors in parallel. Capacitor manufacturers do not always specify the ESL of their components and it is affected by the inductance added by the PCB layout. Therefore, it is necessary to start a design with slightly more than the minimum number of bulk and ceramic capacitors and perform transient testing to determine the final number of bulk capacitors.

Intel processor specifications discuss "DynamicVID" (DVID), by which the VID codes are stepped up or down to a new desired output voltage. Timing requirements for when the output must be in regulation further complicates output capacitor selection. The ideal output capacitor selection has low ESR and low capacitance. Too much output capacitance will make it difficult to meet DVID timing specifications; too much ESR will complicate the transient solution. The Sanyo 4SEPC560 and Panasonic EEU–FL provide a good balance of capacitance vs. ESR.

Microprocessor manufacturers often specify a minimum number of ceramic capacitors, which may need adjustment to meet ripple voltage requirements. The output voltage ripple can be calculated using the output inductor value derived in the following section ( $L_{O,MIN}$ ) and the number of bulk output capacitors (NB<sub>OUT,MIN</sub>) determined above:

 $\begin{array}{l} V_{OUT,P-P} = (ESRperbulkcap./NB_{OUT,MIN}) \times \\ [(V_{IN} - \#Phase \times V_{OUT}) \times D/(L_{O,MIN} \times f_{SW})] \ (eq. 3) \\ + V_{IN} \times (ESLperceramiccap./NC_{OUT,MIN})/L_{O,MIN} \end{array}$ 

This formula assumes steady-state conditions with no more than one phase on at any time. The second term in Equation 3 is the total ripple current seen by the output capacitors. The total output ripple current is the "time summation" of the four individual phase currents that are 90 degrees out-of-phase. As the inductor current in one phase ramps upward, current in the other phases ramp downward and provides a canceling of currents during part of the switching cycle. Therefore, the total output ripple current and voltage are reduced in a multi-phase converter.

#### 3. Output Inductor Selection

The output inductor is a very critical component in the converter because it directly affects the choice of other components and affects both the steady-state and transient performance of the converter. When selecting an inductor, the designer must consider factors such as DC current, peak current, core loss, magnetic saturation, output voltage ripple, load step and release, temperature, physical size and cost.

In general, the output inductance value should be electrically and physically as small as possible in order to provide the best transient response at minimum cost. If a large inductance value is used, the converter will not respond quickly to rapid changes in the load current. On the other hand, lower inductance requires more parallel ceramic output capacitors to make the output filter ESL low enough to avoid excessive output voltage ripple. And the higher ripple current in the MOSFETs and input capacitors increases dissipation and lowers converter efficiency (especially at light loads) - possibly requiring the use of higher rated MOSFETs, an oversized thermal solution, and the use of more or higher current rated input capacitors, which increases converter cost. Too high a ripple current may saturate the inductor, further increasing ripple current and all losses including core loss.

One method of calculating an output inductor value is to size the inductor to produce a specified maximum ripple current in the inductor. Lower ripple currents will result in less core and MOSFET losses and higher converter efficiency. Equation 4 may be used to calculate the inductor value to produce a given maximum ripple current ( $\alpha$ ) per phase. The inductor value calculated by this equation is a minimum because values less than this will produce more ripple current than desired. Conversely, higher inductor values will result in less than the selected maximum ripple current.

$$Lo_{MIN} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{(\alpha \times I_{O,MAX} \times V_{IN} \times f_{SW})}$$
 (eq. 4)

 $\alpha$  is the ripple current as a percentage of the maximum output current *per phase* ( $\alpha = 0.15$  for  $\pm 15\%$ ,  $\alpha = 0.25$  for  $\pm 25\%$ , etc.). If the minimum inductor value is used, the inductor current will swing  $\pm (\alpha/2)\%$  about its value at the center. Therefore, for a four-phase converter, the inductor must be designed or selected such that it will not saturate with a peak current of  $(1 + \alpha/2) \cdot I_{O,MAX}/4$ .

The maximum inductor value is limited by the transient response required of the converter. If the converter is to have a fast transient response, the inductor should be made as small as will be allowed by other constraints. If the inductor is too large, its current will change too slowly, the output voltage will droop excessively, more bulk capacitors will be required and the converter cost will be increased. For a given inductor value ( $L_O$ ), it is useful to determine the time required to increase or decrease the current.

For increasing current:

$$\Delta t_{\text{INC}} = \text{Lo} \times \frac{\Delta I_{\text{O}}}{(\text{V}_{\text{IN}} - \text{V}_{\text{OUT}})} \quad (\text{eq. 5})$$

For decreasing current:

$$\Delta t_{\text{DEC}} = \text{Lo} \times \frac{\Delta I_{\text{O}}}{(\text{V}_{\text{OUT}})}$$
(eq. 6)

For typical processor applications with output voltages less than one quarter of the input voltage, the current can be increased more quickly than it can be decreased. Thus, it may be more difficult for the converter to avoid overshooting the regulation limits when the load is removed than when it is applied.

#### 4. Input Capacitor Selection

Input capacitors must be both bulk electrolytic and ceramic types. Bulk capacitors are needed to ensure converter stability, and can provide some buffering of the ATX power supply from the effects of load step and release. The ceramic capacitors are needed to provide the input ripple current. The choice and number of ceramic input capacitors is primarily determined by their voltage and ripple current ratings. The designer must choose capacitors that will support the worst case input voltage with adequate margin. To calculate the number of input capacitors, the converter RMS input ripple current must be calculated by the following procedure:

$$I_{\text{IN,AVG}} = I_{\text{O,MAX}} \times \frac{D}{\eta}$$
 (eq. 7)

where:

D is the duty cycle of the converter,  $D = V_{OUT}/V_{IN}$ ;  $\eta$  is the specified minimum efficiency;

I<sub>O.MAX</sub> is the maximum converter output current.

The input capacitors will discharge when the control FET is ON and charge when the control FET is OFF as shown in Figure 23.





The following equations will determine the maximum and minimum currents delivered by the input capacitors:

$$I_{C,MAX} = \frac{I_{Lo,MAX}}{\eta} - I_{IN,AVG}$$
 (eq. 8)

$$I_{C,MIN} = \frac{I_{LO,MIN}}{\eta} - I_{IN,AVG}$$
 (eq. 9)

ILO,MAX is the maximum output inductor current:

$$I_{Lo,MAX} = \frac{I_{O,MAX}}{\phi} + \frac{\Delta I_{Lo}}{2}$$
 (eq. 10)

where  $\phi$  is the number of phases in operation.

ILO,MIN is the minimum output inductor current:

$$I_{LO,MIN} = \frac{I_{O,MAX}}{\phi} - \frac{\Delta I_{LO}}{2}$$
 (eq. 11)

 $\Delta I_{Lo}$  is the peak-to-peak ripple current in the output inductor of value Lo:

$$\Delta I_{LO} = (V_{IN} - V_{OUT}) \times \frac{D}{(Lo \cdot f_{SW})} \qquad (\text{eq. 12})$$

For the four-phase converter, the input capacitor(s) RMS current is then:

$$\begin{split} \text{ICIN,RMS} &= [\text{4D} \times (\text{IC,MIN}^2 + \text{IC,MIN} \times \Delta \text{IC,IN} \quad (\text{eq. 13}) \\ &+ \frac{\Delta \text{IC,IN}^2}{3}) + \text{I_{IN,AVG}}^2 \times (1 - \text{4D})]^{1/2} \end{split}$$

Select the number of input capacitors (NC<sub>IN</sub>) to provide the RMS input current ( $I_{CIN,RMS}$ ) based on the RMS ripple current rating per capacitor ( $I_{RMS,RATED}$ ):

$$NC_{IN} = \frac{I_{CIN,RMS}}{I_{RMS,RATED}}$$
(eq. 14)

For a four–phase converter with perfect efficiency ( $\eta = 1$ ), the worst case input ripple–current will occur when the converter is operating at a 12.5% duty cycle. At this operating point, the parallel combination of input capacitors must support an RMS ripple current equal to 12.5% of the converter's DC output current. At other duty cycles, the ripple–current will be less. For example, at a duty cycle of either 6% or 19%, the four–phase input ripple–current will be approximately 10% of the converter's DC output current. In general, capacitor manufacturers require derating to the specified ripple-current based on the ambient temperature. More capacitors will be required because of the current derating.

#### 5. Input Inductor Selection

The use of an inductor between the input capacitors and the power source isolates the voltage source and the system from noise generated by the switching converter, while also reducing the input current slew rate during load transients. The worst case input current slew rate will occur during the first few PWM cycles immediately after a step-load change is applied as shown in Figure 24. When the load is applied, the output voltage is pulled down very quickly. Current through the output inductors will not change instantaneously, so the initial transient load current is conducted by the output capacitors. The output voltage will step downward depending on the magnitude of the output current (IO,MAX), the per capacitor ESR of the output capacitors (ESR<sub>OUT</sub>) and the number of bulk electrolytic output capacitors (NB<sub>OUT</sub>) as shown in Figure 24. The output voltage at full transient load will be:

$$VOUT,FULL-LOAD = (eq. 15)$$
$$VOUT,NO-LOAD - (IO,MAX) \times \frac{ESR_{OUT}}{NB_{OUT}}$$

When the control MOSFET (Q1 in Figure 24) turns ON, the input voltage will be applied to the input terminal of the output inductor (the SWNODE). At that instant, the voltage across the output inductor can be calculated as:

$$\Delta V_{Lo} = V_{IN} - V_{OUT,FULL-LOAD}$$

$$= V_{IN} - V_{OUT,NO-LOAD}$$

$$+ (I_{O,MAX}) \times \frac{ESR_{OUT}}{NB_{OUT}}$$
(eq. 16)

The differential voltage across the output inductor will cause its current to increase linearly with time. The slew rate of this current can be calculated from:

$$\frac{dI_{LO}}{dt} = \frac{\Delta V_{LO}}{LO}$$
 (eq. 17)



Figure 24. Calculating the Input Inductance

Current changes slowly in the input inductor so the input capacitors must initially deliver most of the input current. The amount of voltage drop across the input capacitors ( $\Delta V_{CIN}$ ) is determined by the number of bulk input capacitors (NB<sub>IN</sub>), their per capacitor ESR (ESR<sub>IN</sub>) and the current in the output inductor according to:

$$\Delta V_{CIN} = \frac{ESR_{IN}}{NB_{IN}} \times \frac{dI_{L0}}{dt} \times \frac{D}{f_{SW}}$$
(eq. 18)

Before the load is applied, the voltage across the input inductor ( $V_{LIN}$ ) is very small and the input capacitors charge to the input voltage  $V_{IN}$ . After the load is applied, the voltage drop across the input capacitors,  $\Delta V_{CIN}$ , appears across the input inductor as well. From this, the minimum value of the input inductor can be calculated from:

$$\begin{array}{l} \label{eq:Limit} \mathsf{Li}_{\mathsf{MIN}} = \frac{\mathsf{V}_{\mathsf{LIN}}}{\binom{\mathsf{dl}_{\mathsf{IN}}}{\mathsf{dt}_{\mathsf{MAX}}}} & (\mathsf{eq. 19}) \\ = \frac{\Delta \mathsf{V}_{\mathsf{CIN}}}{\binom{\mathsf{dl}_{\mathsf{IN}}}{\mathsf{dt}_{\mathsf{MAX}}}} \end{array}$$

 $dI_{IN}/dt_{MAX}$  is the maximum allowable input current slew rate.

The input inductance value calculated from Equation 19 is relatively conservative. It assumes the supply voltage is very "stiff" and does not account for any parasitic elements that will limit dI/dt such as stray inductance. Also, the ESR values of the capacitors specified by the manufacturer's data sheets are worst case high limits. In reality, input voltage "sag," lower capacitor ESRs and stray inductance will further reduce the slew rate of the input current.

As with the output inductor, the input inductor must support the maximum current without saturating. Also, for an inexpensive iron powder core, such as the -26 or -52 from Micrometals, the inductance "swing" with DC bias must be taken into account since inductance will decrease as the DC input current increases. At the maximum input current, the inductance must not decrease below the minimum value or the dI/dt will be higher than expected.

#### 6. MOSFET and Heatsink Selection

Power dissipation, package size and thermal requirements drive MOSFET selection. To adequately size the heat sink, the design must first predict the MOSFET power dissipation. Once the dissipation is known, the heat sink thermal impedance can be calculated to prevent the specified maximum case or junction temperatures from being exceeded at the highest ambient temperature. Power dissipation has two primary contributors: conduction losses and switching losses. The control or upper MOSFET will display both switching and conduction losses. The synchronous or lower MOSFET will exhibit only conduction losses because it switches with nearly zero voltage. However, the body diode in the synchronous MOSFET will incur diode losses during the non–overlap time of the gate drivers.

For the upper or control MOSFET, the power dissipation can be approximated from:

$$\begin{split} \text{PD,CONTROL} &= (\text{IRMS,CNTL}^2 \times \text{RDS(on)}) \quad (\text{eq. 20}) \\ &+ (\text{I}_{\text{Lo,MAX}} \times \frac{\text{Q}_{\text{switch}}}{\text{Ig}} \times \text{V}_{\text{IN}} \times \text{f}_{\text{SW}}) \\ &+ (\frac{\text{Q}_{\text{OSS}}}{2} \times \text{V}_{\text{IN}} \times \text{f}_{\text{SW}}) + (\text{V}_{\text{IN}} \cdot \text{Q}_{\text{RR}} \cdot \text{f}_{\text{SW}}) \end{split}$$

The first term represents the conduction or I<sup>2</sup>R losses when the MOSFET is ON while the second term represents switching OFF losses. The third term is the loss associated with charging the control and synchronous MOSFET output capacitances when the control MOSFET turns ON. The output losses are caused by the output capacitances of both the control and synchronous MOSFET but are dissipated only in the control FET. The fourth term is the loss due to the reverse recovered charge of the body diode in the synchronous MOSFET. The first two terms are usually adequate to predict the majority of the losses.  $I_{RMS,CNTL}$  is the RMS value of the current in the control MOSFET:

$$|\text{RMS,CNTL} = (\text{D} \times (\text{eq. 21})) | (\text{I}_{\text{Lo,MAX}}^2 - \text{I}_{\text{Lo,MAX}} \times \text{I}_{\text{Lo,MIN}} + \frac{|\text{Lo,MIN}^2}{3}))^{1/2}$$

ILO,MAX is the maximum output inductor current:

$$I_{Lo,MAX} = \frac{I_{O,MAX}}{\phi} + \frac{\Delta I_{Lo}}{2}$$
 (eq. 22)

ILO.MIN is the minimum output inductor current:

$$I_{\text{Lo,MIN}} = \frac{I_{\text{O,MAX}}}{\phi} - \frac{\Delta I_{\text{Lo}}}{2}$$
 (eq. 23)

 $I_{O,MAX}$  is the maximum converter output current. D is the duty cycle of the converter:

$$D = \frac{V_{OUT}}{V_{IN}}$$
 (eq. 24)

 $\Delta I_{Lo}$  is the peak-to-peak ripple current in the output inductor of value  $L_o$ :

$$\Delta I_{LO} = (V_{IN} - V_{OUT}) \times \frac{D}{(Lo \times f_{SW})} \quad (eq. 25)$$

 $R_{DS(on)}$  is the ON resistance of the high side MOSFET at the applied gate drive voltage.  $Q_{switch}$  is the post gate threshold portion of the gate-to-source charge plus the gate-to-drain charge. This may be specified in the data sheet or approximated from the gate-charge curve as shown in the Figure 25.

$$Q_{switch} = Q_{gs2} + Q_{gd}$$
 (eq. 26)

Ig is the output current from the gate driver IC.

V<sub>IN</sub> is the input voltage to the converter.

 $f_{sw}$  is the switching frequency of the converter.

 $Q_{\mbox{\scriptsize RR}}$  is the reverse recovery charge of the lower MOSFET.

 $Q_{oss}$  is the sum of the high and low side MOSFET output charges specified in the data sheets, or estimated from integrating  $C_{OSS}$  from zero volts to  $V_{IN}$ .

For the lower or synchronous MOSFET, the power dissipation can be approximated from:

PD,SYNCH = (IRMS,SYNCH<sup>2</sup> × RDS(on))(eq. 27)

+ (Vfdiode  $\times$  IO,MAX  $\times$  tnonoverlap  $\times$  fSW)

where:

Vf<sub>diode</sub> is the forward voltage of the MOSFET's intrinsic diode at the converter output current.

t<sub>nonoverlap</sub> is the non-overlap time between the upper and lower gate drivers to prevent cross conduction. This time is usually specified in the data sheet for the driver IC. The first term represents the conduction or  $I^2R$  losses when the MOSFET is ON and the second term represents the diode losses that occur during the gate non-overlap time.

All terms were defined in the previous discussion for the control MOSFET with the exception of:

$$I_{\text{RMS,SYNCH}} = ((1 - D) \times (eq. 28))$$
$$(I_{\text{Lo,MAX}}^2 + I_{\text{Lo,MAX}} \times I_{\text{Lo,MIN}} + \frac{I_{\text{Lo,MIN}}^2}{3}))^{1/2}$$



Figure 25. MOSFET Switching Characteristics

When the MOSFET power dissipations are known, the designer can calculate the required thermal impedance to maintain a specified junction temperature at the worst case ambient operating temperature.

$$\theta_{T} < (T_{J} - T_{A})/P_{D} \qquad (eq. 29)$$

where:

 $\theta_{\rm T}$  is the total thermal impedance ( $\theta_{\rm JC} + \theta_{\rm SA}$ );

 $\theta_{JC}$  is the junction-to-case thermal impedance of the MOSFET;

 $\theta_{SA}$  is the sink-to-ambient thermal impedance of the heatsink assuming direct mounting of the MOSFET if no thermal "pad" is used;

 $T_J$  is the specified maximum allowed junction temperature;

T<sub>A</sub> is the worst case ambient operating temperature.

For TO-220 and TO-263 packages, standard FR-4 copper clad circuit boards will have approximate thermal resistances ( $\theta_{SA}$ ) as shown below:

| Pad Size (in²/mm²) | Single-Sided 1 oz. Copper |
|--------------------|---------------------------|
| 0.50/323           | 60-65°C/W                 |
| 0.75/484           | 55-60°C/W                 |
| 1.00/645           | 50–55°C/W                 |
| 1.50/968           | 45–50°C/W                 |