# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### 2V Operation Switching Driver for Class D Amplifier

#### GENERAL DESCRIPTION

The **NJU8713** is a Switching Driver for a class D Amplifier including Separated Power Source terminals between Input and Output, BEEP and BPZ (Bipolar Zero) output circuits. It converts 1bit digital signal input, such as PWM or PDM signal, to an analog signal output through a simple external LC low-pass filter.

The **NJU8713** realizes very high power-efficiency because of the class D operation. Therefore, it is suitable for portable audio set and others.

#### PACKAGE OUTLINE



NJU8713V

#### FEATURES

- 2-channel 1bit Audio Signal Input
- Standby(Hi-Z), BPZ Control
- Internal BPZ Charger
- Beep Function
- Operating Voltage : 1.7V to 2.7V
- Driving Voltage : 1.7V to V<sub>DD</sub>
   CMOS Technology
- Package Outline : SSOP14

#### ■ PIN CONFIGURATION



#### BLOCK DIAGRAM



#### TERMINAL DESCRIPTION

| No.     | SYMBOL                               | I/O | Function                                                                                                                                                                                                                                                                                                                                                                               |
|---------|--------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13      | V <sub>DD</sub>                      | -   | Operation Power Supply, V <sub>DD</sub> =2V                                                                                                                                                                                                                                                                                                                                            |
| 2       | V <sub>SS</sub>                      | -   | Operation Power GND, V <sub>SS</sub> =0V                                                                                                                                                                                                                                                                                                                                               |
| 7<br>8  | V <sub>DDO</sub>                     | -   | Driving Power Supply, $V_{DDO}$ =2V<br>Terminal No.7 and No.8 should be connected to the same electric potential.                                                                                                                                                                                                                                                                      |
| 5<br>10 | V <sub>sso</sub>                     | -   | Driving Power GND, V <sub>SSO</sub> =0V<br>Terminal No.5 and No.10 should be connected to the same electric<br>potential.                                                                                                                                                                                                                                                              |
| 1       | МСК                                  | I   | Master Clock Input Terminal<br>The condition of the data input terminal is fetched with the rising<br>edge of this signal.                                                                                                                                                                                                                                                             |
| 4       | EN <sub>1</sub>                      | 1   | Output Control Terminal                                                                                                                                                                                                                                                                                                                                                                |
| 11      | EN <sub>2</sub>                      | I   | Output circuit is selected by the condition of this terminal.                                                                                                                                                                                                                                                                                                                          |
| 3<br>12 | $IN_1$<br>$IN_2$                     | Ι   | Audio Signal Input Terminal<br>1-bit Audio Signal inputs into this terminal.                                                                                                                                                                                                                                                                                                           |
| 14      | BEEP                                 | I   | Beep Signal Input Terminal<br>Beep signal inputs into this terminal.                                                                                                                                                                                                                                                                                                                   |
| 6<br>9  | OUT <sub>1</sub><br>OUT <sub>2</sub> | 0   | <ul> <li>Output Terminal</li> <li>When Output Terminal selects Audio Signal, IN<sub>1</sub> terminal input data outputs from OUT<sub>1</sub> terminal and IN<sub>2</sub> terminal input data outputs from OUT<sub>2</sub> terminal.</li> <li>When Output Terminal selects Beep Signal, BEEP terminal input data outputs from OUT<sub>1</sub> and OUT<sub>2</sub> terminals.</li> </ul> |

#### ■ INPUT TERMINAL STRUCTURE



#### ■ FUNCTIONAL DESCRIPTION

(1) Signal Output

PWM signals of L channel and R output from  $OUT_1$  and  $OUT_2$  terminals respectively. These signals are converted to analog signal by external 2nd-order or over LC filter. The output driver power supplied from  $V_{DDO}$  and  $V_{SSO}$  are required high response power supply against voltage fluctuation like as switching regulator because Output T.H.D is effected by power supply stability.

(2) Master Clock

Master clock (MCK) synchronizes the Audio signal inputs ( $IN_1$  and  $IN_2$ ). The setup time and the hold time should be kept in the AC characteristics because  $IN_1$  and  $IN_2$  are fetched with the rising edge of MCK. MCK requires jitter-free or jitter as small as possible because the jitter downs S/N ratio.

 $OUT_1$  and  $OUT_2$  occur the pop noise when MCK is stopped in operation without standby mode. Therefore, the standby mode should be set before MCK stop.

#### (3) Output Control

Output circuit is selected by the conditions of  $EN_1$  and  $EN_2$  terminals.

| EN <sub>2</sub> | EN <sub>1</sub> | Output State of OUT <sub>1</sub> & OUT <sub>2</sub> |
|-----------------|-----------------|-----------------------------------------------------|
| 0               | 0               | Standby(High impedance)                             |
| 0               | 1               | Audio Signal Output                                 |
| 1               | 0               | BPZ Output                                          |
| 1               | 1               | Beep Signal Output                                  |

#### (4) Beep Function

The beep signal must be input before the rising edge of EN<sub>2</sub> signal and must be stopped after the falling edge of EN<sub>2</sub> signal.



#### (5) BPZ Function

BPZ Function operates to charge the external AC coupling capacitor for the BPZ level which is a point of the analog signal common. Be sure to input sound-less data to  $IN_1$  and  $IN_2$  in busy of the BPZ function. At this time, the sound-less signal must be input before the rising edge of  $EN_2$  signal and must be continue after the falling edge of  $EN_2$  signal. The charging time is in proportion to the capacity value of the external AC coupling capacitor.



#### ABSOLUTE MAXIMUM RATINGS

|                                |        |                  |                              | (Ta=25°C) |
|--------------------------------|--------|------------------|------------------------------|-----------|
| PARAMETER                      |        | SYMBOL           | RATING                       | UNIT      |
| Operation Supply Voltage       |        | V <sub>DD</sub>  | -0.3 to +4.0                 | V         |
| Driving Supply Volta           | ge     | V <sub>DDO</sub> | -0.3 to +2.7                 | V         |
| Input Voltage                  |        | Vin              | -0.3 to V <sub>DD</sub> +0.3 | V         |
| Operating Temperature          |        | Topr             | -40 to +85                   | °C        |
| Storage Temperature            |        | Tstg             | -40 to +125                  | °C        |
| Power Dissipation              | SSOP14 | P <sub>D</sub>   | 300                          | mW        |
| Power Supply Voltage Condition |        | -                | $V_{DD} \ge V_{DDO}$         | V         |

Note 1) All voltage values are specified as  $V_{SS}=V_{SSO}=0V$ . Note 2) If the LSI is used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electrical characteristics conditions will cause malfunction and poor reliability.

#### ELECTRICAL CHARACTERISTICS

(Ta=25°C, V<sub>DD</sub>=V<sub>DDO</sub>=2.0V, V<sub>SS</sub>=V<sub>SSO</sub>=0.0V, Load Impedance=32Ω, f<sub>S</sub>=44.1kHz, unless otherwise noted)

| PARAMETER                               | SYMBOL           | CONDITIONS                                                                                             | MIN.                    | TYP.                | MAX.                    | UNIT |
|-----------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|-------------------------|---------------------|-------------------------|------|
| $V_{DD}$ Supply Voltage                 | $V_{\text{DD}}$  |                                                                                                        | 1.7                     | 2.0                 | 2.7                     | V    |
| $V_{DDO}$ Supply Voltage                | V <sub>DDO</sub> |                                                                                                        | 1.7                     | 2.0                 | V <sub>DD</sub>         | V    |
| BPZ Driving Voltage                     | V <sub>BPZ</sub> | load operating<br>MCK=256f <sub>S</sub><br>IN <sub>1</sub> , IN <sub>2</sub> =32f <sub>S</sub> Duty50% | V <sub>DDO</sub> /2-0.2 | V <sub>DDO</sub> /2 | V <sub>DDO</sub> /2+0.2 | V    |
| Output Driver<br>High side Resistance   | R <sub>H</sub>   | V <sub>OUT</sub> =V <sub>DDO</sub> -0.1V                                                               | -                       | 1.5                 | 2                       | Ω    |
| Output Driver<br>Low side Resistance    | RL               | V <sub>OUT</sub> =0.1V                                                                                 | -                       | 1.5                 | 2                       | Ω    |
| Beep<br>High side Current               | I <sub>BH</sub>  | V <sub>OUT</sub> =V <sub>DDO</sub> -1V                                                                 | 20                      | 50                  | 150                     | uA   |
| Beep<br>Low side Current                | I <sub>BL</sub>  | V <sub>OUT</sub> =1V                                                                                   | 20                      | 50                  | 150                     | uA   |
| Operating Current<br>At Standby         | I <sub>ST</sub>  | Stopping MCK, IN <sub>1</sub> , IN <sub>2</sub> , BEEP                                                 | -                       | -                   | 1                       | uA   |
| Operating Current<br>At no input signal | I <sub>DD</sub>  | No-load operating<br>IN <sub>1</sub> , IN <sub>2</sub> =32f <sub>S</sub>                               | -                       | 0.05                | 0.1                     | mA   |
|                                         | I <sub>DDO</sub> | $MCK=256f_{S}$                                                                                         | -                       | 0.6                 | 1.2                     | ШA   |
| Input Voltage                           | V <sub>IH</sub>  |                                                                                                        | 0.7V <sub>DD</sub>      | -                   | V <sub>DD</sub>         | V    |
|                                         | V <sub>IL</sub>  |                                                                                                        | 0                       | -                   | 0.3V <sub>DD</sub>      | V    |
| Input Leakage Current                   | I <sub>LK</sub>  |                                                                                                        | -                       | -                   | ±1                      | uA   |

Note 3) Decoupling capacitors should be connected between  $V_{DD}$ - $V_{SS}$  and  $V_{DDO}$ - $V_{SSO}$  due to the stabilized operation.

#### TIMING CHARACTERISTICS

Audio Signal Input



| (Ta=25°C, V <sub>DD</sub> =V <sub>DDO</sub> =2.0V, V <sub>SS</sub> =V <sub>SSO</sub> =0.0V, unless otherwise noted) |                   |            |      |      |      |      |
|---------------------------------------------------------------------------------------------------------------------|-------------------|------------|------|------|------|------|
| PARAMETER                                                                                                           | SYMBOL            | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| MCK Frequency                                                                                                       | f <sub>мскі</sub> |            | 8    | -    | 25   | MHz  |
| MCK Pulse Width (H)                                                                                                 | t <sub>мскн</sub> |            | 12   | -    | -    | ns   |
| MCK Pulse Width (L)                                                                                                 | t <sub>MCKL</sub> |            | 12   | -    | -    | ns   |
| IN <sub>1</sub> ,IN <sub>2</sub> Setup Time                                                                         | t <sub>DS</sub>   |            | 20   | -    | -    | ns   |
| IN1,IN2 Hold Time                                                                                                   | t <sub>DH</sub>   |            | 20   | -    | -    | ns   |
| BEEP Frequency                                                                                                      | f <sub>BEEP</sub> |            | 0.1  | -    | 20   | kHz  |

Note 4)  $t_{MCKI}$  shows the cycle of the MCK signal.

#### Output Control Signal Input



#### (Ta=25°C, $V_{DD}=V_{DDO}=2.0V$ , $V_{SS}=V_{SSO}=0.0V$ , unless otherwise noted)

| PARAMETER      | SYMBOL          | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|----------------|-----------------|------------|------|------|------|------|
| Rise Time      | t <sub>Er</sub> |            | -    | -    | 50   | ns   |
| Fall Time      | t <sub>Ef</sub> |            | -    | -    | 50   | ns   |
| Switching Time | t <sub>ED</sub> |            |      |      | 100  | ns   |

Note 5) All timings are based on 30% and 70% voltage level of  $V_{\mbox{\tiny DD}}.$ 

#### ■ APPLICATION CIRCUIT



•A914BY-101M is manufactured by TOKO, INC. For further information, please refer to its technical papers.



Note 6) De-coupling capacitors must be connected between each power supply pin and GND pin.

- Note 7) The power supply for V<sub>DDO</sub> requires fast driving response performance such as a switching regulator for T.H.D.
- Note 8) The bigger capacitor value of external AC-coupling capacitors realize better low frequency response characteristics. In addition, ESR(Equivalent Series Resistance) should be low.
- Note 9) The above circuit shows only application example and does not guarantee the any electrical characteristics. Therefore, please consider and check the circuit carefully to fit your application.

[CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

New Japan Radio Co.,Ltd.