# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



PRELIMINARY

### CLASS D HEADPHONE AMPLIFIER FOR DIGITAL AUDIO

#### GENERAL DESCRIPTION

The **NJU8721** is a class D Headphone Amplifier featuring 6<sup>th</sup>  $\Delta\Sigma$  modulation. It includes Digital Attenuator, Mute, and De-emphasis circuits. It converts digital source input to PWM signal output which is converted to analog signal with simple external LC low-pass filter. The **NJU8721** realizes very high power-efficiency by class D operation. Therefore, it is suitable for portable audio set and others.





NJU8721V



NJU8721KN1

#### ■ FEATURES

- Stereo Headphone Power Amplifier
  50mW + 50mW
  - : 50mW+50mW
- Sixth-order  $32f_S$  Over Sampling  $\Delta\Sigma$  & PWM
- Internal 8f<sub>S</sub> Over Sampling Digital Filter
- Sampling Frequency : 96kHz (Max.)
- De-Emphasis : 32kHz, 44.1kHz, 48kHz
- System Clock : 256f<sub>S</sub>
- Digital Processing : Attenuator 107step, LOG Curve
- Mute
  Digital Audio Interface : 16bit, 18bit
- : I<sup>2</sup>S, LSB Justified, MSB Justified

: 2.4 to 3.6V

- Operating Voltage
- Driving Voltage : V<sub>DD</sub> to 5.25V
- C-MOS Technology
- Package Outline : SSOP20 / QFN28

#### PIN CONFIGURATION





BLOCK DIAGRAM



#### ■ TERMINAL DESCRIPTION

| N<br>SSOP20 | 0.<br>OEN28                   | QFN28 SYMBOL I/O FUNCTION |   | FUNCTION                                                                                                                                                                                                          |  |
|-------------|-------------------------------|---------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 330F20      |                               |                           |   | Oton allow Operational Tempin of                                                                                                                                                                                  |  |
| 1           | 26                            | STBY                      | I | Standby Control Terminal<br>Low : Standby ON High : Standby OFF                                                                                                                                                   |  |
| 2           | 27                            | TEST                      | I | Manufacturer Testing Terminal<br>Normally connect to GND.                                                                                                                                                         |  |
| 3           | 1                             | V <sub>SSR</sub>          | - | Rch Power GND, V <sub>SSR</sub> =0V                                                                                                                                                                               |  |
| 4           | 2                             | OUT <sub>R</sub>          | 0 | Rch Output Terminal                                                                                                                                                                                               |  |
| 5           | 3                             | V <sub>DDR</sub>          | - | Rch Power Supply, V <sub>DDR</sub> =V <sub>DD</sub> to 5.0V                                                                                                                                                       |  |
| 6           | 5                             | V <sub>DDL</sub>          | - | Lch Power Supply, V <sub>DDL</sub> =V <sub>DD</sub> to 5.0V                                                                                                                                                       |  |
| 7           | 6                             | OUTL                      | 0 | Lch Output terminal                                                                                                                                                                                               |  |
| 8           | 7                             | V <sub>SSL</sub>          | - | Lch Power GND, V <sub>SSL</sub> =0V                                                                                                                                                                               |  |
| 9           | 9                             | MODE                      | I | Control Mode selection Terminal<br>Low : Parallel Control Mode High : Serial Control Mode                                                                                                                         |  |
| 10          | 10                            | RST                       | I | Reset Terminal<br>Low : Reset ON High : Reset OFF                                                                                                                                                                 |  |
| 11          | 12                            | V <sub>SS</sub>           | _ | Logic Power GND, V <sub>SS</sub> =0V                                                                                                                                                                              |  |
| 12          | 13                            | MCK                       | Ι | Master Clock Input Terminal<br>256f <sub>s</sub> clock inputs this terminal.                                                                                                                                      |  |
| 13          | 15                            | ВСК                       | I | Serial Audio Data Bit Clock Input Terminal<br>This clock must synchronize with MCK input signal.                                                                                                                  |  |
| 14          | 16                            | LRCK                      | I | L/R Channel Clock Input Terminal<br>This clock must synchronize with MCK input signal.                                                                                                                            |  |
| 15          | 17                            | DIN                       | 1 | Serial Audio Data Input Terminal                                                                                                                                                                                  |  |
| 16          | 19                            | MUTE                      | I | Mute Control Terminal<br>Low : Mute ON High : Mute OFF                                                                                                                                                            |  |
| 17          | 20                            | F2/SCK                    | I | MODE="Low" : Serial Audio Interface Format Selection Terminal 2<br>MODE="High" : Control Register Data Shift Clock Input Terminal<br>The data is fetched into the control register by rise edge of SCK<br>signal. |  |
| 18          | 21                            | F1/REQ                    | I | MODE="Low" : Serial Audio Interface Format Selection Terminal 1<br>MODE="High" : Control Register Data Request Input Terminal                                                                                     |  |
| 19          | 23                            | F0/DATA                   | I | MODE="Low" : Serial Audio Interface Format Selection Terminal 0<br>MODE="High" : Control Register Data Input Terminal                                                                                             |  |
| 20          | 24                            | V <sub>DD</sub>           | - | Logic Power Supply, V <sub>DD</sub> =3.3V                                                                                                                                                                         |  |
| _           | 4,8,11,<br>14,18,22,<br>25,28 | NC                        | _ | Non connection                                                                                                                                                                                                    |  |

#### ■ INPUT TERMINAL STRUCTURE



#### ■ FUNCTIONAL DESCRIPTION

(1) Signal Output

PWM signals of L channel and R output from  $OUT_L$  and  $OUT_R$  terminals respectively. These signals are converted to analog signal by external 2nd-order or over LC filter. The output driver power supplied from  $V_{DDL}$ ,  $V_{DDR}$ ,  $V_{SSL}$ , and  $V_{SSR}$  are required high response power supply against voltage fluctuation like as switching regulator because Output THD is effected by power supply stability.

(2) Master Clock

Master Clock is 256f<sub>S</sub> clock into MCK terminal for the internal circuit operation clock.

(3) Reset

"L" level input over than 3ms to the RST terminal is initialization signal to initialize the internal circuit. This initialization signal is synchronized with internal clock and executes logical OR with the internal power on reset signal. This Reset signal initializes the internal function setting registers also. During initialization, output terminals of  $OUT_L$  and  $OUT_R$  are high-impedance.



Figure 1. Reset Timing

(4) 8f<sub>S</sub> Over Sampling Digital Filter

8f<sub>s</sub> Over Sampling Digital Filter interpolates Audio data and decreases aliasing noise. It realizes Attenuation and De-Emphasis function by serial function control.

#### (5) $32f_{S} 6^{th} \Delta \Sigma$ & PWM

 $32f_S 6^{th} \Delta \Sigma$  & PWM convert from Audio data of the  $8f_S$  Over Sampling Digital Filter to the  $32f_S$  one bit PWM data.

#### (6) System Control

#### (6-1) Standby

Standby functions by "L" level input to the STBY terminal. In busy of Standby, conditions of digital audio format set, attenuation level, de-emphasis, and attenuator operation time are kept and output terminals of  $OUT_L$  and  $OUT_R$  are high-impedance.

#### (6-2) Control Mode Set

A control mode as shown below is selected by the MODE terminal.

| MODE | Control Method | Function                           | Terminals      |
|------|----------------|------------------------------------|----------------|
| 0    | Parallel       | Digital Audio interface Format Set | F0, F1, F2     |
| 1    | Serial         | Control Register serial data input | DATA, REQ, SCK |

Parallel : Digital Audio Interface Format is set directly by using F0, F1, and F2 terminals.

Serial : **NJU8721** is controlled serial input data by 3-wire serial interface using DATA, REQ, and SCK terminals

By this setting, the function of F0/DATA, F1/REQ, and F2/SCK are changed. Refer to  $\lceil$  (8-5)F0,F1,F2  $\rfloor$  about function of F0, F1, and F2 terminals. Refer to  $\rceil$  (8)Control Register  $\rfloor$  about function of DATA, REQ, and SCK terminals.

#### (6-3) Mute

Mute functions by "L" signal into the MUTE terminal. In busy of mute, a current attenuation value becomes  $-\infty$  by internal digital attenuator. And MUTE is stopped by "H" signal into the MUTE terminal, the attenuation value returns from  $-\infty$  to previous value.

| MUTE | Attenuation Level |
|------|-------------------|
| 0    | -∞                |
| 1    | Set Value         |



Figure 2. Mute Timing

#### (7) Serial Audio Data Interface

(7-1) Input Data Format Selection

The digital audio interface format is selected out of I<sup>2</sup>S, MSB Justified or LSB Justified, and 16 bits or 18 bits data length.

#### (7-2) Input Timing

Digital audio signal data into DIN terminal is fetched into the internal shift register by BCK signal rising edge. The fetched data in the shift register are transferred by rising edge or falling edge of LRCK as shown below:

| Data Format      | Rising Edge        | Falling Edge       |  |
|------------------|--------------------|--------------------|--|
| l <sup>2</sup> S | Lch Input Register | Rch Input Register |  |
| MSB Justified    | Rch Input Register | Lch Input Register |  |
| LSB Justified    | Rch Input Register | Lch Input Register |  |

BCK and LRCK must be synchronized with MCK.



Figure 3.1. 16 bits I<sup>2</sup>S Data Format



Figure 3.2. 16 bits MSB Justified Data Format



Figure 3.3. 16 bits LSB Justified Data Format

### NJU8721



Figure 3.6. 18 bits LSB Justified Data Format

#### (7-3) Failure of Synchronization Operation

If the MCK clock fluctuates over than  $\pm 10$  clocks against the LRCK and failure of synchronization is detected the attenuation value is set to  $-\infty$ . When the LRCK synchronizes with MCK again, the attenuation value returns from  $-\infty$  to previous level.



#### (8) Control Register

When Control Mode is set to Serial control by the Mode terminal, the control register sets various modes. The Control Data is fetched by the rising edge of F2/SCK and is set into the control register by the rising edge of F1/REQ. The latest 8 bits data are valid before the F1/REQ rising pulse.



Figure 5. Control Register Timing

#### (8-1) Serial Data Format

| 1      0      0      0      0      0      DEMP1      D        1      0      0      1      F2      F1      F0      N        1      0      1      0      0      0      0      0        1      1      0      0      0      0      0      7        1      1      0      1      0      0      0      7                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1      0      0      0      0      0      DEMP1      D        1      0      0      1      F2      F1      F0      N        1      0      1      0      0      0      0      0        1      1      0      0      0      0      0      7        1      1      0      1      0      0      0      7                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | B0   |
| 1      0      0      1      F2      F1      F0      N        1      0      1      0      0      0      0      0      0        1      1      0      0      0      0      0      1      0      1      0      1      0      0      0      1      1      1      1      1      1      1      1      0      1      0      0      0      1      1      1      1      1      1      0      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1   | TN0  |
| 1      0      1      0      0      0      0      0      1        1      1      0      0      0      0      0      1      1      1      1      1      1      1      1      1      1      0      1      0      0      0      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1      1 | EMP0 |
| 1      1      0      0      0      0      0      1        1      1      0      1      0      0      0      0      1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UTE  |
| 1 1 0 1 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RST  |
| 1 1 0 1 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | EST  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0    |
| 1 1 1 0 0 MUTT2 MUTT1 M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | JTT0 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RST  |

Do not set other data excepting this table.

#### (8-2) ATTN6 to ATTN0

When B7 is "0", B0 to B6 set the attenuation data. When attenuation data is set, the attenuation value is changed to the target value in the period of transition time set by MUTT0 to MUTT2. The attenuation value (ATT) is fixed by following formula.

When ATT is 14h or less, the attenuator is set  $-\infty$  at reset. (When Control Mode is Parallel Control, ATT is fixed 0db.)

| ATT=DATA -121[dB]                                | DATA : attenuation point |
|--------------------------------------------------|--------------------------|
| 7Fh=6dB<br>7Eh=5dB<br>7Dh=4dB                    |                          |
| 79h=0dB                                          |                          |
| 16h=-99dB<br>15h=-100dB<br>14h=-∞<br>13h=-∞<br>: |                          |
| 00h=- $\infty$ (initial value)                   |                          |

#### (8-3) DEMP0, DEMP1

DEMP0 and DEMP1 control De-Emphasis on/off and sampling frequency.

| DEMP1 | DEMP0 | De-Emphasis | Initial Value |
|-------|-------|-------------|---------------|
| 0     | 0     | OFF         | ✓             |
| 0     | 1     | 32kHz       |               |
| 1     | 0     | 44.1kHz     |               |
| 1     | 1     | 48kHz       |               |

#### (8-4) MUTE

Mute operation is controlled by the "MUTE" as same as the MUTE terminal control.

| MUTE | Mute Operation | Initial Value |
|------|----------------|---------------|
| 0    | OFF            | ✓             |
| 1    | ON             |               |

#### (8-5) F0, F1, F2

F0, F1, and F2 select Digital Audio Interface Format. As same as the F0/DATA, F1/REQ, and F2/SCK terminal control.

| F0 | F1 | F2 | Interface Format | Bit Length | Initial Value |
|----|----|----|------------------|------------|---------------|
| 0  | 0  | 0  | l <sup>2</sup> S | 16         | $\checkmark$  |
| 0  | 0  | 1  | MSB Justified    | 16         |               |
| 0  | 1  | 0  | LSB Justified    | 16         |               |
| 1  | 0  | 0  | l <sup>2</sup> S | 18         |               |
| 1  | 0  | 1  | MSB Justified    | 18         |               |
| 1  | 1  | 0  | LSB Justified    | 18         |               |

(8-6) RST

When the RST is "1", the control register and inner data (Digital filter, PWM modulator) are initialized.

| RST | Reset Operation | Initial Value |  |
|-----|-----------------|---------------|--|
| 0   | OFF             | ✓             |  |
| 1   | ON              |               |  |

#### (8-7) TRST

When the TRST is "1", only inner data (Digital filter, PWM modulator) is initialized.

| TRST | Data Bus Initialize | Initial Value |
|------|---------------------|---------------|
| 0    | OFF                 | ✓             |
| 1    | ON                  |               |

#### (8-8) MUTT2 to MUTT0

MUTT2 to MUTT0 set the attenuator transition time. This transition time is one attenuation step change time.

| MUTT2 | MUTT1 | MUTT0 | Operation Time       | Initial Value |
|-------|-------|-------|----------------------|---------------|
| 0     | 0     | 0     | 1 / f <sub>s</sub>   | ✓             |
| 0     | 0     | 1     | 2 / f <sub>S</sub>   |               |
| 0     | 1     | 0     | 4 / f <sub>S</sub>   |               |
| 0     | 1     | 1     | 8 / f <sub>S</sub>   |               |
| 1     | 0     | 0     | 16 / f <sub>s</sub>  |               |
| 1     | 0     | 1     | 32 / f <sub>S</sub>  |               |
| 1     | 1     | 0     | 64 / f <sub>s</sub>  |               |
| 1     | 1     | 1     | 128 / f <sub>s</sub> |               |

#### **ABSOLUTE MAXIMUM RATINGS**

| _                     |        |                  | Τ)                           | a=25°C) |
|-----------------------|--------|------------------|------------------------------|---------|
| PARAMETER             |        | SYMBOL           | RATING                       | UNIT    |
| Supply Voltage        |        | V <sub>DD</sub>  | -0.3 to +4.0                 | V       |
|                       |        | V <sub>DDL</sub> | -0.5 to +5.5                 | V       |
|                       |        | V <sub>DDR</sub> | -0.5 to +5.5                 | V       |
| Input Voltage         |        | Vin              | -0.3 to V <sub>DD</sub> +0.3 | V       |
| Operating Temperature |        | Topr             | -40 to +85                   | О°      |
| Storage Temperature   |        | Tstg             | -40 to +125                  | С°      |
| Power Dissipation     | SSOP20 | D                | 550 *                        | mW      |
|                       | QFN28  | P <sub>D</sub>   | 640 *                        | 11177   |
|                       |        |                  |                              |         |

\* : Mounted on JEDEC STANDARD 2 layer PCB.

All voltage values are specified as  $V_{SS}$ =  $V_{SSR}$ =  $V_{SSL}$ =0V. Note 1) Note 2) If the LSI is used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electrical characteristics conditions will cause malfunction and poor reliability.

Decoupling capacitors should be connected between V<sub>DD</sub>-V<sub>SS</sub>, V<sub>DDR</sub>-V<sub>SSR</sub> and V<sub>DDL</sub>-V<sub>SSL</sub> due to the Note 3) stabilized operation.

#### ELECTRICAL CHARACTERISTICS

(Ta=25°C, V<sub>DD</sub>=V<sub>DDL</sub>=V<sub>DDR</sub>=3.3V, f<sub>s</sub>=44.1kHz, Input Signal=1kHz, Input Signal Level at Full Scale Output, MCK=256 $f_S$ , Load Impedance=16 $\Omega$ , Measuring Band=20Hz to 20kHz, 2<sup>nd</sup>-order 34kHz LC Filter (Q=0.75),

| PARAMETER                                          | SYMBOL          | CONDITIONS                              | MIN.        | TYP. | MAX.        | UNIT  | Note |
|----------------------------------------------------|-----------------|-----------------------------------------|-------------|------|-------------|-------|------|
| V <sub>DDL</sub> , V <sub>DDR</sub> Supply Voltage |                 |                                         | $V_{DD}$    | -    | 5.25        | V     |      |
| V <sub>DD</sub> Supply Voltage                     |                 |                                         | 2.4         | 3.3  | 3.6         | V     |      |
| Output Power Efficiency                            | Eeff            | Vo= 0dB                                 | 80          | -    | -           | %     | 4    |
| Output THD                                         | THD16           | Po=3mW,RL=16Ω                           | -           | -    | 0.1         | %     |      |
| Output Power                                       | Po16            | Vo= 0dB,RL=16Ω                          | 22          | 48   | -           | mW/ch |      |
|                                                    | Po08            | Vo= 0dB,RL=8Ω                           | 40          | 80   | -           | mW/ch |      |
| S/N                                                | SN              | A weight                                | 85          | 90   | -           | dB    |      |
| Dynamic Range                                      | Drange          | A weight                                | 85          | 90   | -           | dB    |      |
| Channel Separation                                 | Echn            | EIAJ(1kHz)                              | 60          | -    | -           | dB    |      |
| Output Level Difference<br>Between Lch and Rch     | CHD             |                                         | -           | -    | 3           | dB    |      |
| Maximum Mute Attenuation                           | MAT             |                                         | 90          | -    | -           | dB    |      |
| Passband Response                                  | PR              | 20Hz to 20kHz                           | -           | -    | ±1          | dB    | 5    |
| Power Supply Current<br>At Standby                 | I <sub>ST</sub> | Stopping MCK,<br>BCK, LRCK, DIN         | -           | -    | 10          | μA    |      |
| Power Supply Current<br>At Operating               | I <sub>DD</sub> | No-load operating<br>No signal inputted | -           | 9    | 14          | mA    |      |
| Input Voltage                                      | V <sub>IH</sub> |                                         | $0.7V_{DD}$ | -    | $V_{DD}$    | V     |      |
| input voltage                                      | V <sub>IL</sub> |                                         | 0           | -    | $0.3V_{DD}$ | V     |      |
| Input Leakage Current                              | I <sub>LK</sub> |                                         | -           | -    | ±1.0        | μA    |      |

unless otherwise noted)

Note 4)

Power Efficiency (%) =  $\frac{OUT_{L} \text{ Output Power + }OUT_{R} \text{ Output Power (W)}}{V_{DDL} \text{ Supply Power + }V_{DDR} \text{ Supply Power (W)}}$ 

Note 5) When the cut-off frequency is 10Hz or less using external AC-coupling capacitor.

 $\times 100$ 



Analog AC characteristics test system is shown in Figure 6. The analog AC characteristics of **NJU8721** is measured with 2<sup>nd</sup>-order LC LPF on the test board and Filters in the Audio Analyzer.



Ver.2003-08-28

#### TIMING CHARACTERISTICS

Master Clock Input

MCK



(Ta=25°C,  $V_{DD}=V_{DDL}=V_{DDR}=3.3V$ , unless otherwise noted)

|                     |                          | •                 |      | 8811 |        | ,    |
|---------------------|--------------------------|-------------------|------|------|--------|------|
| PARAMETER           | SYMBOL                   | CONDITIONS        | MIN. | TYP. | MAX.   | UNIT |
| MCK Frequency       | <b>f</b> <sub>MCKI</sub> | 256f <sub>s</sub> | 7.28 | -    | 27.648 | MHz  |
| MCK Pulse Width (H) | t <sub>мскн</sub>        |                   | 12   | -    | -      | ns   |
| MCK Pulse Width (L) | t <sub>MCKL</sub>        |                   | 12   | -    | -      | ns   |

Note 7)  $t_{MCKI}$  shows the cycle of the MCK signal.

Reset Input

RST

t<sub>RST</sub>

(Ta=25°C,  $V_{DD}=V_{DDL}=V_{DDR}=3.3V$ , unless otherwise noted)

| PARAMETER             | SYMBOL           | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-----------------------|------------------|------------|------|------|------|------|
| Reset Low Level Width | t <sub>RST</sub> |            | 3    | -    | -    | ms   |



|                         |                   | (Ta=25°C   | C, V <sub>DD</sub> =V <sub>DDL</sub> = | V <sub>DDR</sub> =3.3V, 1 | unless other | wise noted) |
|-------------------------|-------------------|------------|----------------------------------------|---------------------------|--------------|-------------|
| PARAMETER               | SYMBOL            | CONDITIONS | MIN.                                   | TYP.                      | MAX.         | UNIT        |
| Audio DAC Sampling Rate | f <sub>s</sub>    |            | 28                                     | -                         | 100          | KHz         |
| DIN Setup Time          | t <sub>DS</sub>   |            | 20                                     | -                         | -            | ns          |
| DIN Hold Time           | t <sub>DH</sub>   |            | 20                                     | -                         | -            | ns          |
| BCK Period              | t <sub>BCLK</sub> |            | 1/(128f <sub>S</sub> )                 | -                         | -            | ns          |
| BCK Pulse Width (H)     | t <sub>вскн</sub> |            | 20                                     | -                         | -            | ns          |
| BCK Pulse Width (L)     | t <sub>BCKL</sub> |            | 20                                     | -                         | -            | ns          |
| LRCK Hold Time          | t <sub>BLR</sub>  |            | 20                                     | -                         | _            | ns          |
| LRCK Setup Time         | t <sub>LRB</sub>  |            | 20                                     | -                         | -            | ns          |

New Japan Radio Co., Ltd.





(Ta=25°C, V<sub>DD</sub>=V<sub>DDL</sub>=V<sub>DDR</sub>=3.3V, unless otherwise noted)

| PARAMETER              | SYMBOL           | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|------------------------|------------------|------------|------|------|------|------|
| F2/SCK Period          | t <sub>scк</sub> |            | 2    | -    | -    | μs   |
| F2/SCK Pulse Width (H) | t <sub>SCH</sub> |            | 0.8  | -    | -    | μs   |
| F2/SCK Pulse Width (L) | t <sub>scL</sub> |            | 0.8  | -    | -    | μs   |
| F0/DATA Setup Time     | t <sub>DAS</sub> |            | 0.8  | -    | -    | μs   |
| F0/DATA Hold Time      | t <sub>DAH</sub> |            | 0.8  | -    | -    | μs   |
| F1/REQ Pulse Width (H) | t <sub>REH</sub> |            | 1.6  | -    | -    | μs   |
| F2/SCK Setup Time      | t <sub>RQS</sub> |            | 0.8  | -    | -    | μs   |
| F1/REQ Hold Time       | t <sub>RQH</sub> |            | 0.8  | -    | -    | μs   |

• Input Signal Rise and Fall Time





(Ta=25°C,  $V_{DD}=V_{DDL}=V_{DDR}=3.3V$ , unless otherwise noted)

| PARAMETER | SYMBOL          | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-----------|-----------------|------------|------|------|------|------|
| Rise Time | t <sub>UP</sub> |            | -    | -    | 100  | ns   |
| Fall Time | t <sub>DN</sub> |            | -    | -    | 100  | ns   |

Note 8) All timings are based on 30% and 70% voltage level of  $V_{\text{DD}}$ .

APPLICATION CIRCUIT



- Note 9) De-coupling capacitors must be connected between each power supply pin and GND pin.
- Note 10) The power supply for  $V_{DDL}$  and  $V_{DDR}$  require fast driving response performance such as a switching regulator for THD.
- Note 11) The bigger capacitor value of AC-coupling capacitors for headphone outputs realize better frequency response characteristics, especially low frequency area.
- Note 12) The above circuit shows only application example and does not guarantee the any electrical characteristics. Therefore, please consider and check the circuit carefully to fit your application.

New Japan Radio Co., Ltd.

<sup>[</sup>CAUTION]

The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.