# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### 2-Bit 20 Mb/s Dual-Supply Level Translator

The NLSX4302E is a 2-bit configurable dual-supply bidirectional auto sensing translator that does not require a directional control pin. The V<sub>CC</sub> I/O and V<sub>L</sub> I/O ports are designed to track two different power supply rails, V<sub>CC</sub> and V<sub>L</sub> respectively. Both the V<sub>CC</sub> and V<sub>L</sub> supply rails are configurable from 1.5 V to 5.5 V. This allows voltage logic signals on the V<sub>L</sub> side to be translated into lower, higher or equal value voltage logic signals on the V<sub>CC</sub> side, and vice-versa.

The NLSX4302E translator uses external pull-up resistors on the I/O lines. The external pull-up resistors are used to pull up the I/O lines to either  $V_L$  or  $V_{CC}$ . The NLSX4302E is an excellent match for open-drain applications such as the I<sup>2</sup>C communication bus.

#### Features

- $V_L$  can be Less than, Greater than or Equal to  $V_{CC}$
- Wide V<sub>CC</sub> Operating Range: 1.5 V to 5.5 V Wide V<sub>L</sub> Operating Range: 1.5 V to 5.5 V
- High-Speed with 20 Mb/s Guaranteed Date Rate
- Low Bit-to-Bit Skew
- Enable Input and I/O Pins are Overvoltage Tolerant (OVT) to 5.5 V
- Non-preferential Powerup Sequencing
- Power-Off Protection
- Small Space Saving Package: 1.4 mm x 1.2 mm UQFN8 Package
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- I<sup>2</sup>C, SMBus
- Low Voltage ASIC Level Translation
- Mobile Phones, PDAs, Cameras

#### Important Information

- ESD Protection for All Pins
  - Human Body Model (HBM) > 6000 V
  - Machine Model (MM) > 400 V



#### **ON Semiconductor®**

http://onsemi.com





#### \_ .... \_ . . .





#### **ORDERING INFORMATION**

| Device          | Package            | Shipping <sup>†</sup> |
|-----------------|--------------------|-----------------------|
| NLSX4302EBMUTCG | UQFN8<br>(Pb-Free) | 3000/Tape &<br>Reel   |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.









#### **PIN ASSIGNMENT**

| Pins                  | Description                             |
|-----------------------|-----------------------------------------|
| V <sub>CC</sub>       | V <sub>CC</sub> Supply Voltage          |
| VL                    | V <sub>L</sub> Supply Voltage           |
| GND                   | Ground                                  |
| EN                    | Output Enable, Referenced to $V_L$      |
| I/O V <sub>CC</sub> n | I/O Port, Referenced to V <sub>CC</sub> |
| I/O V <sub>L</sub> n  | I/O Port, Referenced to V <sub>L</sub>  |

#### **FUNCTION TABLE**

| EN | Operating Mode      |
|----|---------------------|
| L  | Hi–Z                |
| Н  | I/O Buses Connected |

#### MAXIMUM RATINGS

| Symbol              | Parameter                                                  | Value                           | Condition  | Unit |
|---------------------|------------------------------------------------------------|---------------------------------|------------|------|
| V <sub>CC</sub>     | High-side DC Supply Voltage                                | -0.3 to +7.0                    |            | V    |
| VL                  | High-side DC Supply Voltage                                | -0.3 to +7.0                    |            | V    |
| I/O V <sub>CC</sub> | V <sub>CC</sub> -Referenced DC Input/Output Voltage        | –0.3 to (V <sub>CC</sub> + 0.3) |            | V    |
| I/O VL              | V <sub>L</sub> -Referenced DC Input/Output Voltage         | –0.3 to (V <sub>L</sub> + 0.3)  |            | V    |
| V <sub>EN</sub>     | Enable Control Pin DC Input Voltage                        | -0.3 to +7.0                    |            | V    |
| I <sub>I/O_SC</sub> | Short–Circuit Duration (I/O $V_L$ and I/O $V_{CC}$ to GND) | 40                              | Continuous | mA   |
| T <sub>STG</sub>    | Storage Temperature                                        | -65 to +150                     |            | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol              | Parameter                                                                                                               | Min | Мах             | Unit |
|---------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>     | High-side Positive DC Supply Voltage                                                                                    | 1.5 | 5.5             | V    |
| VL                  | High-side Positive DC Supply Voltage                                                                                    | 1.5 | 5.5             | V    |
| V <sub>EN</sub>     | Enable Control Pin Voltage                                                                                              | GND | 5.5             | V    |
| V <sub>IO_VCC</sub> | I/O Pin Voltage (Side referred to V <sub>CC</sub> )                                                                     | GND | V <sub>CC</sub> | V    |
| V <sub>IO_VL</sub>  | I/O Pin Voltage (Side referred to VL)                                                                                   | GND | VL              | V    |
| Δt/ΔV               | Input Transition Rise and Fall Rate I/O V <sub>L</sub> - or I/O V <sub>L</sub> - Ports, Push-Pull Driving Control Input |     | 10<br>10        | ns/V |
| T <sub>A</sub>      | Operating Temperature Range                                                                                             | -40 | +85             | °C   |

|                     |                                         |                                               |                                                                   |                    |                     | –40°C to +85°C       |     |                      |      |
|---------------------|-----------------------------------------|-----------------------------------------------|-------------------------------------------------------------------|--------------------|---------------------|----------------------|-----|----------------------|------|
| Symbol              | Parameter                               | Test Co                                       | onditions (Note 2)                                                | V <sub>L</sub> (V) | V <sub>CC</sub> (V) | Min                  | Тур | Max                  | Unit |
| V <sub>IH_VL</sub>  | I/O High Level I/O_VL                   | Data Inputs                                   | I/O_VL <sub>n</sub>                                               | 1.65–5.50          | 1.65–5.50           | $V_L - 0.4$          |     |                      | V    |
|                     |                                         | Control Inpu                                  | ıt EN                                                             | 1.65–5.50          | 1.65–5.50           | V <sub>L</sub> x 0.7 |     |                      |      |
| V <sub>IH_VCC</sub> | I/O High Level I/O_VCC                  | Data Inputs                                   | I/O_VCC <sub>n</sub>                                              | 1.65–5.50          | 1.65–5.50           | $V_{CC} - 0.4$       |     |                      | V    |
| V <sub>IL_VL</sub>  | I/O Low Level I/O_VL                    | Data Inputs                                   | Data Inputs I/O_VL <sub>n</sub>                                   |                    | 1.65–5.50           |                      |     | 0.4                  | V    |
|                     |                                         | Control Inpu                                  | Control Input EN                                                  |                    | 1.65–5.50           |                      |     | V <sub>L</sub> x 0.3 | 1    |
| V <sub>IL_VCC</sub> | I/O Low Level I/O_VCC                   | Data Inputs                                   | I/O_VCC <sub>n</sub>                                              | 1.65–5.50          | 1.65–5.50           |                      |     | 0.4                  | V    |
| V <sub>OL</sub>     | Low Level Output<br>Voltage             | V <sub>IL</sub> = 0.15 V                      | $I_{\rm IL} = 0.15 \text{ V}, I_{\rm OL} = 6 \text{ mA}$ 1        |                    | 1.65–5.50           |                      |     | 0.4                  | V    |
| ١L                  | Input Leakage Current                   | Control Inpu                                  | Control Input EN, $V_{IN} = V_L$ or GND 1                         |                    | 1.65–5.50           |                      |     | ±1                   | μA   |
| I <sub>OFF</sub>    | Power-Off Leakage<br>Current            | I/O_VL <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> | $V_{IN}$ or $V_O = 0$ to 5.5 V                                    | 0                  | 0                   |                      | ±2  |                      | μA   |
|                     |                                         | I/O_VLn                                       |                                                                   | 0                  | 5.50                |                      |     | 1                    |      |
|                     |                                         | I/O_VCC <sub>n</sub>                          |                                                                   | 5.50               | 0                   |                      |     |                      |      |
| I <sub>OZ</sub>     | Tristate Output Mode<br>Leakage Current | I/O_VL <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> | $V_{O} = 0$ to 5.5 V,<br>EN = V <sub>IL</sub>                     | 5.50               | 5.50                |                      |     | ±2                   | μΑ   |
|                     | (NOLE 3)                                | I/O_VL <sub>n</sub>                           | V <sub>O</sub> = 0 to 5.5 V,                                      | 5.50               | 0                   |                      |     |                      |      |
|                     |                                         | I/O_VCC <sub>n</sub>                          | EN = Don't Care                                                   | 0                  | 5.50                |                      |     |                      |      |
| I <sub>CC</sub>     | Quiescent Supply                        | VL                                            | $V_{IN} = V_{CCI}$ or GND,                                        | 1.65–5.50          | 1.65–5.50           |                      |     | 5.0                  | μA   |
|                     | (Notes 4, 5)                            | V <sub>CC</sub>                               | $I_0 = 0$ , EN = $V_{IH}V_L$                                      |                    |                     |                      |     |                      |      |
| I <sub>CCZ</sub>    | Quiescent Supply                        | VL                                            | $V_{IN} = V_{CCI}$ or GND,                                        | 1.65-5.50          | 1.65-5.50           |                      |     | 5.0                  | μA   |
|                     | Current, Standby Mode<br>(Notes 4, 5)   | V <sub>CC</sub>                               | $I_O = 0$ , EN = $V_{IL_VL}$                                      |                    |                     |                      |     | -                    |      |
| I <sub>CC_OFF</sub> | Quiescent Supply<br>Current, Power–Off  | VL                                            | V <sub>IN</sub> = 5.5 V or GND,<br>I <sub>O</sub> = 0, EN = Don't | 0                  | 1.65–5.50           |                      |     | 2.0                  | μA   |
|                     | (Notes 3, 5)                            |                                               | Care, I/O_VCC to<br>I/O_VL                                        | 1.65–5.50          | 0                   |                      |     |                      |      |
|                     |                                         | V <sub>CC</sub>                               | $V_{IN} = 5.5 V \text{ or GND},$<br>$I_O = 0, EN = Don't$         | 1.65–5.50          | 0                   |                      |     |                      |      |
|                     |                                         |                                               | Care, I/O_VL to<br>I/O_VCC                                        | 0                  | 1.65–5.50           |                      |     |                      |      |

#### DC ELECTRICAL CHARACTERISTICS (V<sub>L</sub> = 1.5 V to 5.5 V and V<sub>CC</sub> = 1.5 V to 5.5 V, unless otherwise specified) (Note 1)

Typical values are for V<sub>L</sub> = +1.8 V, V<sub>CC</sub> = +3.3 V and T<sub>A</sub> = +25°C.
 All units are production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design.
 "Don't care" indicates any valid logic level.
 V<sub>CCI</sub> is the power supply associated with the input side.
 Reflects current per supply, V<sub>L</sub> or V<sub>CC</sub>.

#### DYNAMIC OUTPUT ELECTRICAL CHARACTERISTICS

|                   |                                                              |              | V <sub>CCO</sub> (Note 7) |              |                |      |  |  |
|-------------------|--------------------------------------------------------------|--------------|---------------------------|--------------|----------------|------|--|--|
|                   |                                                              | 4.5 to 5.5 V | 3.0 to 3.6 V              | 2.3 to 2.7 V | 1.65 to 1.95 V |      |  |  |
| Symbol            | Parameter                                                    | Тур          | Тур                       | Тур          | Тур            | Unit |  |  |
| t <sub>RISE</sub> | Output Rise Time, I/O_VL <sub>n</sub> , I/O_VCC <sub>n</sub> | 6.4          | 5                         | 6.5          | 10.7           | ns   |  |  |
| t <sub>FALL</sub> | Output Fall Time, I/O_VL <sub>n</sub> , I/O_VCC <sub>n</sub> | 10           | 9.5                       | 8.6          | 9.5            | ns   |  |  |

**OUTPUT RISE** / **FALL TIMES** (Output Load:  $C_L = 50 \text{ pF}$ ,  $R_{PU} = 2.2 \text{ k}\Omega$ , push/pull driver,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ) (Note 6)

6. Output rise and fall times guaranteed by design and are not production tested. 7.  $V_{CCO}$  is the V<sub>L</sub> or V<sub>CC</sub> power supply associated with the output side.

| <b>MAXIMUM DATA RATE</b> (Output Load: C <sub>1</sub> = 50 pF, R <sub>PU</sub> = 2.2 k $\Omega$ , push/pull driver, T <sub>A</sub> = -40°C to - |
|-------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------------------|

|                |                                                                         | V <sub>CC</sub> |              |              |                |      |  |
|----------------|-------------------------------------------------------------------------|-----------------|--------------|--------------|----------------|------|--|
|                |                                                                         | 4.5 to 5.5 V    | 3.0 to 3.6 V | 2.3 to 2.7 V | 1.65 to 1.95 V |      |  |
| VL             | Parameter                                                               | Min             | Min          | Min          | Min            | Unit |  |
| 4.5 to 5.5 V   |                                                                         | 50              | 41           | 31           | 17             | MHz  |  |
| 3.0 to 3.6 V   | I/O VL <sub>n</sub> ,to I/O VCC <sub>n</sub> or I/O VCC <sub>n</sub> to | 34              | 35           | 36           | 23             | MHz  |  |
| 2.3 to 2.7 V   | I/O_VLn                                                                 | 25              | 27           | 30           | 24             | MHz  |  |
| 1.65 to 1.95 V |                                                                         | 14              | 16           | 22           | 21             | MHz  |  |

8. Maximum frequency guaranteed by design and is not production tested.

|                               |                                                                                                        | V <sub>cc</sub> |       |        |         |        |       |         | 1      |      |
|-------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-------|--------|---------|--------|-------|---------|--------|------|
|                               |                                                                                                        | 4.5 to          | 5.5 V | 3.0 to | 9 3.6 V | 2.3 to | 2.7 V | 1.65 to | 1.95 V |      |
| Symbol                        | Parameter                                                                                              | Тур             | Max   | Тур    | Max     | Тур    | Max   | Тур     | Max    | Unit |
| V <sub>L</sub> = 4.5          | to 5.5 V                                                                                               | ł               | 1     |        | 1       |        |       |         |        |      |
| t <sub>PLH</sub>              | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub>           | 2.5             | 4.3   | 3      | 5       | 3      | 6.4   | 4       | 8.6    | ns   |
| t <sub>PHL</sub>              | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub>           | 5               | 8.1   | 8      | 13      | 8      | 17.3  | 15      | 28.5   | ns   |
| t <sub>PZL</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 14              | 19.6  | 16     | 20      | 22     | 26.5  | 33      | 44     | ns   |
| t <sub>PLZ</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 24              | 31.4  | 25     | 32      | 24     | 31.8  | 28      | 36.2   | ns   |
| t <sub>skew</sub>             | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub> (Note 10) | 0.3             | 0.3   | 0.5    | 0.6     | 0.8    | 0.8   | 1.2     | 1.9    | ns   |
| V <sub>L</sub> = 3.0 to 3.6 V |                                                                                                        |                 |       |        |         |        |       |         |        |      |
| t <sub>PLH</sub>              | $\begin{array}{c} I/O\_VL_n \text{ to } I/O\_VCC_n,\\ I/O\_VCC_n \text{ to } I/O\_VL_n \end{array}$    | 2.5             | 4.7   | 3      | 5.4     | 3      | 6.5   | 5       | 9.3    | ns   |
| t <sub>PHL</sub>              | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub>           | 7               | 14.2  | 6      | 10.1    | 8      | 14.6  | 15      | 27     | ns   |
| t <sub>PZL</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 15              | 18.8  | 18     | 22.3    | 19     | 23.5  | 29      | 38.3   | ns   |
| t <sub>PLZ</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 25              | 34.9  | 22     | 27.6    | 22     | 27.9  | 23      | 28.8   | ns   |
| t <sub>skew</sub>             | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub> (Note 10) | 0.4             | 0.5   | 0.5    | 0.6     | 0.6    | 0.7   | 2.5     | 3.0    | ns   |
| V <sub>L</sub> = 2.3          | to 2.7 V                                                                                               |                 |       |        |         |        |       |         |        | •    |
| t <sub>PLH</sub>              | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub>           | 3               | 5.6   | 4      | 6       | 4      | 7.3   | 6       | 10.3   | ns   |
| t <sub>PHL</sub>              | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub>           | 12              | 18.1  | 11     | 14.1    | 8      | 11.9  | 15      | 22.1   | ns   |
| t <sub>PZL</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 16              | 23.7  | 17     | 21.5    | 25     | 30    | 31      | 36.6   | ns   |
| t <sub>PLZ</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 28              | 33.8  | 26     | 31      | 25     | 30.8  | 25      | 30     | ns   |
| t <sub>skew</sub>             | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub> (Note 10) | 0.5             | 0.7   | 0.8    | 1       | 0.6    | 0.6   | 2.3     | 2.7    | ns   |
| V <sub>L</sub> = 1.65         | 5 to 1.95 V                                                                                            |                 |       |        |         |        |       |         |        |      |
| tplh                          | $I/O_VL_n$ to $I/O_VCC_n$ ,<br>$I/O_VCC_n$ to $I/O_VL_n$                                               | 5               | 9     | 5      | 9.2     | 6      | 9.2   | 7       | 12.7   | ns   |
| t <sub>PHL</sub>              | $I/O_VL_n$ to $I/O_VCC_n$ ,<br>$I/O_VCC_n$ to $I/O_VL_n$                                               | 19              | 28.3  | 15     | 25.5    | 12     | 17.3  | 14      | 19     | ns   |
| t <sub>PZL</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 23              | 32.2  | 22     | 26.5    | 25     | 32    | 40      | 72     | ns   |
| t <sub>PLZ</sub>              | OE to I/O_VI <sub>n</sub> , OE to I/O_VCC <sub>n</sub>                                                 | 35              | 44    | 32     | 38.7    | 33     | 36.7  | 30      | 36.5   | ns   |
| t <sub>skew</sub>             | I/O_VL <sub>n</sub> to I/O_VCC <sub>n</sub> ,<br>I/O_VCC <sub>n</sub> to I/O_VL <sub>n</sub> (Note 10) | 0.5             | 1.1   | 1.4    | 1.5     | 0.8    | 1.1   | 2.0     | 2.5    | ns   |

9. AC characteristics are guaranteed by design and are not production tested.
10. Skew is the variation of propagation delay between output signals and applies only to output signals on the same port (I/O\_VL<sub>n</sub> or I/O\_VCC<sub>n</sub>) and switching with the same polarity (LOW-to-HIGH or HIGH-to-LOW). Skew is defined by applying a single input to the two input channels and measuring the difference in propagation delays between the output channels.

#### **CAPACITANCE** ( $T_A = 25^{\circ}C$ )

| Symbol          | Parameter                                                                   | Test Condition                                                                                                          | Typical | Unit |
|-----------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------|------|
| C <sub>IN</sub> | Input Capacitance, Control Pin (EN)                                         | $V_L = V_{CC} = GND$                                                                                                    | 2       | pF   |
| C <sub>IO</sub> | Input / Output Capacitance<br>(I/O_VL <sub>n</sub> , I/O_VCC <sub>n</sub> ) | $V_L = V_{CC} = 5 V, EN = GND, I/O_VL_n = I/O_VCC_n = 5 V$                                                              | 3       | pF   |
| C <sub>PD</sub> | Power Dissipation Capacitance (Note 11)                                     | $V_L = V_{CC} = 5 \text{ V}, \text{EN} = 5 \text{ V}, V_{IN} = 5 \text{ V} \text{ or GND}, \text{ f} = 400 \text{ KHz}$ | 17      | pF   |

 $\overline{11. C_{PD}}$  is defined as the value of the internal equivalent capacitance per channel.

#### TEST SETUP AND TIMING DEFINITIONS







Figure 4. Propagation Delays and Tri-State Measurements







Figure 6. Definition of Output Skew





#### APPLICATIONS INFORMATION

#### Level Translator Architecture

The NLSX4302E auto sense translator provides bi-directional voltage level shifting to transfer data in multiple supply voltage systems. This device has two supply voltages,  $V_L$  and  $V_{CC}$ , which set the logic levels on the input and output sides of the translator. When used to transfer data from the  $V_L$  to the  $V_{CC}$  ports, input signals referenced to the  $V_L$  supply are translated to output signals with a logic level matched to  $V_{CC}$ . In a similar manner, the  $V_{CC}$  to  $V_L$  translation shifts input signals with a logic level compatible to  $V_{CC}$  to an output signal matched to  $V_L$ .

The NLSX4302E consists of two bi-directional channels that independently determine the direction of the data flow without requiring a directional pin. The one-shot circuits are used to detect the rising or falling input signals. In addition, the one shots decrease the rise and fall time of the output signal for high-to-low and low-to-high transitions. Each input/output channel requires external pullup resistors.

#### Enable Input (EN)

The NLSX4302E has an Enable pin (EN) that can be used to minimize the power consumption of the device

when the transmitter is not transmitting data. Normal translation operation occurs when the EN pin is equal to a logic high signal. The EN pin is referenced to the  $V_L$  supply and has Overvoltage Tolerant (OVT) protection.

#### Power Supply Guidelines

The sequencing of the power supplies will not damage the device during the power up operation. In addition, the I/O V<sub>CC</sub> and I/O V<sub>L</sub> pins are in the high impedance state if either supply voltage is equal to 0 V. For optimal performance, 0.01  $\mu$ F to 0.1  $\mu$ F decoupling capacitors should be used on the V<sub>L</sub> and V<sub>CC</sub> power supply pins. Ceramic capacitors are a good design choice to filter and bypass any noise signals on the voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces.

#### PACKAGE DIMENSIONS

UQFN8 1.4x1.2, 0.4P CASE 523AS ISSUE A



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC is product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC's products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended for use as components in systems intended for surgical implant into the body, or other applications narmed to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 700 2010

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative