# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Wireless mouse, keyboard, joystick

Wireless data communication

Alarm and security systems

Intelligent sports equipment

APPLICATIONS

Keyless entry

Home Automation

Remote control

Industrial sensors

Surveillance

Automotive

Telemetry

Toys

# Single chip 2.4 GHz Transmitter

# nRF2402

# FEATURES

- True single chip GFSK transmitter in a small 16-pin package (QFN16 4x4)
- Adjustable output power up to 0dBm
- Data rate 0 to 1Mbps
- Low Bill of Material
- Multi Channel operation
  - 128 channels
  - Support frequency hopping
  - Channel switching time <200µs.
  - Power supply range: 1.9 to 3.6 V
- CRC computation

•

- ShockBurst<sup>™</sup> mode for ultra-low power operation
- Low supply current, typical 10mA peak
   @ -5dBm output power
- 100% RF tested
- World wide use

# **GENERAL DESCRIPTION**

nRF2402 is a single-chip radio transmitter for the world wide 2.4 - 2.5 GHz ISM band. The transmitter consists of a fully integrated frequency synthesizer, a power amplifier, a crystal oscillator and a modulator. Output power and frequency channel is easily programmable by use of the 3-wire interface. Current consumption is very low, only 10 mA at an output power of -5dBm. Built-in ShockBurst<sup>™</sup> and Power Down modes make power saving easily realizable.

| Parameter                                            | Value | Unit |  |  |  |  |  |
|------------------------------------------------------|-------|------|--|--|--|--|--|
| Minimum supply voltage                               | 1.9   | V    |  |  |  |  |  |
| Maximum output power                                 | 0     | dBm  |  |  |  |  |  |
| Maximum GFSK data rate                               | 1000  | kbps |  |  |  |  |  |
| Supply current GFSK transmitter @ -5dBm output power | 10    | mA   |  |  |  |  |  |
| Supply current in Power Down mode                    | 200   | nA   |  |  |  |  |  |

**QUICK REFERENCE DATA** 

Table 1 nRF2402 quick reference data

•

•

•



# **BLOCK DIAGRAM**



Figure 1 nRF2402 with external components.

# **PIN FUNCTIONS**

| Pin | Name   | Pin function | Description                                             |
|-----|--------|--------------|---------------------------------------------------------|
| 1   | CE     | Input        | Chip Enable Activates TX mode                           |
| 2   | CS     | Input        | Chip Select Activates Configuration Mode                |
| 3   | CLK    | Input        | Clock Input TX Data and 3-wire Interface                |
| 4   | DIN    | Input        | TX Data Input / Configuration Data Input                |
| 5   | VSS    | Power        | Ground (0V)                                             |
| 6   | XC2    | Output       | Crystal pin 2                                           |
| 7   | XC1    | Input        | Crystal pin 1                                           |
| 8   | VDD    | Power        | Power Supply (1.9-3.6V)                                 |
| 9   | VSS_PA | Power        | Ground (0V)                                             |
| 10  | ANT1   | Power/RF     | Antenna output 1                                        |
| 11  | ANT2   | Power/RF     | Antenna output 2                                        |
| 12  | VDD_PA | Power Output | Power Supply (+1.8V) output to internal Power Amplifier |
| 13  | VDD    | Power        | Power Supply (1.9-3.6V)                                 |
| 14  | IREF   | Input        | Reference current                                       |
| 15  | VSS    | Power        | Ground (0V)                                             |
| 16  | PWR_UP | Input        | Power Up                                                |

Table 2 nRF2402 pin functions

# PIN ASSIGNMENT



Figure 2 nRF2402 pin assignment (top view).





# **ELECTRICAL SPECIFICATIONS**

| Symbol               | Parameter (condition)                                                 | Notes | Min.     | Typ. | Max.    | Units |
|----------------------|-----------------------------------------------------------------------|-------|----------|------|---------|-------|
|                      | Operating conditions                                                  |       |          |      |         |       |
| VDD                  | Supply voltage                                                        |       | 1.9      | 3.0  | 3.6     | V     |
| TEMP                 | Operating Temperature                                                 |       | -40      | +27  | +85     | °C    |
|                      | Digital input pin                                                     |       |          |      |         |       |
| V <sub>IH</sub>      | HIGH level input voltage                                              |       | 0.7·VDD  |      | VDD     | V     |
| V <sub>IL</sub>      | LOW level input voltage                                               |       | Vss      |      | 0.3·VDD | V     |
|                      | Digital output pin                                                    |       |          |      |         |       |
| V <sub>OH</sub>      | HIGH level output voltage (I <sub>OH</sub> =-0.5mA)                   |       | VDD- 0.3 |      | VDD     | V     |
| V <sub>OL</sub>      | LOW level output voltage (I <sub>OL</sub> =0.5mA)                     |       | Vss      |      | 0.3     | V     |
|                      | General RF conditions                                                 |       |          |      |         |       |
| f <sub>OP</sub>      | Operating frequency                                                   | 1)    | 2400     |      | 2527    | MHz   |
| f <sub>XTAL</sub>    | Crystal frequency                                                     | 2)    | 4        |      | 20      | MHz   |
| $\Delta f$           | Frequency deviation                                                   |       |          | ±156 |         | kHz   |
| R <sub>GFSK</sub>    | GFSK data rate ShockBurst <sup>TM</sup>                               |       | >0       |      | 1000    | kbps  |
| R <sub>GFSK</sub>    | GFSK data rate Direct Mode                                            | 3)    | 250      |      | 1000    | kbps  |
| F <sub>CHANNEL</sub> | Channel spacing                                                       |       |          | 1    |         | MHz   |
|                      | Transmitter operation                                                 |       |          |      |         |       |
| P <sub>RF</sub>      | Maximum Output Power                                                  | 4)    |          | 0    | +4      | dBm   |
| P <sub>RFC</sub>     | RF Power Control Range                                                |       | 16       | 20   |         | dB    |
| P <sub>RFCR</sub>    | RF Power Range Control Resolution                                     |       |          |      | ±3      | dB    |
| $P_{BW}$             | 20dB Bandwidth for Modulated Carrier                                  |       |          |      | 1000    | kHz   |
| P <sub>RF2</sub>     | 2 <sup>nd</sup> Adjacent Channel Transmit Power 2MHz                  |       |          |      | -20     | dBc   |
| P <sub>RF3</sub>     | 3 <sup>rd</sup> Adjacent Channel Transmit Power 3MHz                  |       |          |      | -40     | dBc   |
| I <sub>VDD</sub>     | Supply current @ 0dBm output power                                    | 5)    |          | 11.5 |         | mA    |
| I <sub>VDD</sub>     | Supply current @ -5dBm output power                                   | 5)    |          | 10.0 |         | mA    |
| I <sub>VDD</sub>     | Supply current @ -10dBm output power                                  | 5)    |          | 8.5  |         | mA    |
| I <sub>VDD</sub>     | Supply current @ -20dBm output power                                  | 5)    |          | 7.0  |         | mA    |
| $I_{VDD}$            | Average Supply current @ -5dBm output power, ShockBurst <sup>TM</sup> | 6)    |          | 500  |         | μA    |
| I <sub>VDD</sub>     | Supply current in stand-by mode                                       |       |          | 12   |         | μΑ    |
| I <sub>VDD</sub>     | Supply current in power down                                          |       |          | 200  |         | nA    |

#### Conditions: VDD = +3V, VSS = 0V, $T_A = -40^{\circ}C$ to $+85^{\circ}C$

NOTES:

1) Usable band is determined by local regulations

2) The crystal frequency may be chosen from 5 different values (4, 8, 12, 16, and 20MHz) which are specified in the configuration word, see Table 7. 16MHz is required for 1Mbps operation.

3) Data rate must be either 250kbps or 1000kbps.

4) Antenna load impedance =  $100\Omega + j175\Omega$ 

5) Antenna load impedance =  $100\Omega$ +j175 $\Omega$ . Effective data rate 250kbps or 1Mbps.

6) Antenna load impedance =  $100\Omega$ +j175 $\Omega$ . Effective data rate 10kbps.

#### Table 3 nRF2402 electrical specifications



# PACKAGE OUTLINE

nRF2402G, uses the QFN16 4x4 package, with matt tin plating. The nRF2402 complies with the EU directives WEEE (Waste Electrical and Electronic Equipment), and RoHS (Restriction of use of Certain Hazardous Substances) and also the "green partner" program of SONY, SS-00259.









| Package Type |      | Α    | A1   | A3   | K    | D/E     | e    | D2/E2 | L    | b    |
|--------------|------|------|------|------|------|---------|------|-------|------|------|
| SAW          | Min  | 0.80 | 0.00 |      | 0.20 |         |      | 2.00  | 0.45 | 0.25 |
| QFN16        | Тур. | 0.85 | 0.02 | 0.20 | min  | 4.0     | 0.65 | 2.10  | 0.50 | 0.30 |
| (4x4 mm)     | Max  | 0.90 | 0.05 | REF. |      | $BSC^1$ | BSC  | 2.20  | 0.55 | 0.35 |

Figure 3 nRF2402 Package outline, dimensions in mm.

<sup>1</sup> BSC: Basic Spacing between Centers, ref. JEDEC standard 95, page 4.17-11/A

#### nRF2402 Single Chip 2.4 GHz Radio Transmitter



# Package marking:

| n | R | F |   | В | X |
|---|---|---|---|---|---|
| 2 | 4 | 0 | 2 | G |   |
| Y | Y | W | W | L | L |

#### Abbreviations:

| В  | – Build Code, i.e. unique code for production sites, |
|----|------------------------------------------------------|
|    | package type and test platform                       |
| Х  | – "X" grade, i.e. Engineering Samples (optional)     |
| YY | – 2 digit Year number                                |
| WW | – 2 digit Week number                                |
| LL | <ul> <li>2 letter wafer lot number code</li> </ul>   |

# **Ordering Information**

| Ordering code  | Description        | Package        | Container                  | MOQ <sup>1</sup> |
|----------------|--------------------|----------------|----------------------------|------------------|
| nRF2402G-REEL  | 1 Mbps Transmitter | 16 pin QFN 4x4 | Tape and reel <sup>2</sup> | 4000             |
| nRF2402G-REEL7 | 1 Mbps Transmitter | 16 pin QFN 4x4 | Tape and reel <sup>3</sup> | 1500             |
| nRF2402G       | 1 Mbps Transmitter | 16 pin QFN 4x4 | Tray                       | 490              |
| nRF2402G-EVKIT | Evaluation kit     | N/A            | N/A                        | 1                |

Table nRF2402 ordering information

<sup>1</sup> MOQ = Minimum order quantity <sup>2</sup> Moisture Sensitivity Level: MSL2@260°C, three times reflow

nRF2402 Single Chip 2.4 GHz Radio Transmitter



# ABSOLUTE MAXIMUM RATINGS

#### Supply voltages

VDD.....- 0.3V to + 3.6V VSS...... 0V

#### Input voltage

 $V_{\rm I}....$  - 0.3V to VDD + 0.3V

### **Output voltage**

 $V_0$ ..... - 0.3V to VDD + 0.3V

### **Total Power Dissipation**

# Temperatures

Operating Temperature.... - 40°C to + 85°C Storage Temperature..... - 40°C to + 125°C

Note: Stress exceeding one or more of the limiting values may cause permanent damage to the device.

#### **ATTENTION!**

Electrostatic Sensitive Device Observe Precaution for handling.



# **GLOSSARY OF TERMS**

| Term    | Description                     |
|---------|---------------------------------|
| CLK     | Clock                           |
| CRC     | Cyclic Redundancy Check         |
| CS      | Chip Select                     |
| CE      | Chip Enable                     |
| GFSK    | Gaussian Frequency Shift Keying |
| ISM     | Industrial-Scientific-Medical   |
| MCU     | Micro Controller Unit           |
| OD      | Overdrive                       |
| PWR_DWN | Power Down                      |
| PWR_UP  | Power Up                        |
| RX      | Receive                         |
| ST_BY   | Standby                         |
| TX      | Transmit                        |

Table 4 Glossary





# **MODES OF OPERATION**

# **Overview of Operational Modes**

The nRF2402 can be set in the following main modes depending on three control pins:

| Mode          | PWR_UP | СЕ | CS |
|---------------|--------|----|----|
| Active        | 1      | 1  | 0  |
| Configuration | 1      | 0  | 1  |
| Stand By      | 1      | 0  | 0  |
| Power Down    | 0      | Х  | Х  |

Table 5 Overview of Operational Modes of nRF2402.

#### Active Modes

The nRF2402 has two transmit modes:

- ShockBurst<sup>TM</sup>
- Direct Mode

The device functionality in these modes is determined by the content of a configuration word. This configuration word is presented in the configuration section.

# **ShockBurst**<sup>TM</sup>

The ShockBurst<sup>™</sup> technology uses on-chip FIFO to clock in data at a low data rate and transmit at a very high rate thus enabling extreme reduction in power consumption.

When operating the nRF2402 (in co-operation with nRF2401/nRF24E1) in ShockBurst<sup>TM</sup>, you gain access to the high data rates (1 Mbps) offered by the 2.4 GHz band without the need of a costly, high-speed micro controller (MCU) for data processing.

By putting all high speed signal processing related to RF protocol on-chip, the nRF2402 offers the following benefits:

- Highly reduced current consumption
- Lower system cost (facilitates use of less expensive micro controller)
- Greatly reduced risk of 'on-air' collisions due to short transmission time

The nRF2402 can be programmed using a simple 3-wire interface where the data rate is decided by the speed of the micro controller.

By allowing the digital part of the application to run at low speed while maximizing the data rate on the RF link, the nRF ShockBurst<sup>TM</sup> mode reduces the average current consumption in applications considerably.

#### **ShockBurst**<sup>TM</sup> **principle**

When the nRF2402 is configured in ShockBurst<sup>TM</sup>, TX operation is conducted in the following way (10 kbps for this example only).



Figure 4 Clocking in data with MCU and sending with ShockBurst<sup>™</sup> technology





#### nRF2402 ShockBurst<sup>TM</sup> Transmit:

MCU interface pins: CE, CLK, DIN

- 1. When the application MCU has data to send, set CE high. This activates RF2402 on-board data processing.
- 2. The address of the receiving node (RX address) and payload data is clocked into the nRF2402. The application protocol or MCU sets the speed (ex: 10kbps).
- 3. MCU sets CE low, this activates a nRF2402 ShockBurst<sup>TM</sup> transmission.
- 4. nRF2402 ShockBurst<sup>TM</sup>:
  - RF front end is powered up
  - RF package is completed (preamble added, CRC calculated)
  - Data is transmitted at high speed (250 kbps or 1 Mbps configured by user).
  - nRF2402 returns to stand-by when finished

#### nRF2402 Single Chip 2.4 GHz Radio Transmitter





Figure 6 Flow Chart ShockBurst<sup>TM</sup> Transmit of nRF2402 with CRC and preamble.



# **Direct Mode**

In direct mode the nRF2402 works like a traditional RF device. The data rate must be 1Mbps  $\pm$ 200ppm, or 250kbps  $\pm$ 200ppm at low data rate setting, for the receiver (nRF2401A/nRF24E1) to detect the signals.

MCU interface pins: CE, DIN

- 1. When application MCU has data to send, set CE high
- 2. The nRF2402 RF front end is now immediately activated, and after 200 µs settling time, signal on the DIN pin will modulate the carrier directly.
- 3. All RF protocol parts must hence be implemented in MCU firmware (preamble, address and CRC).

# **Configuration Mode**

In configuration mode a configuration word of up to 20 bits is downloaded to nRF2402. This is done through a simple 3-wire interface (CS, CLK and DIN). For more information on configuration please refer to the nRF2402 device configuration chapter, page14.

# **Power Down Mode**

Power down mode is used to achieve very low current consumption. Effectively the chip is disabled with minimal leakage current consumption, typically less than 200nA. Operating in this mode when not transmitting data significantly increases battery lifetime.

# **Stand-By Mode**

Stand by mode is used to achieve low current consumption. In this mode only a part of the crystal oscillator is running  $(12\mu A)$  to guarantee a short start-up time. Operating in this mode when not transmitting data increases battery lifetime while keeping start up delays short.

| nRF2402 MODES               |        |    | INPU | <b>T PINS</b>         |             |
|-----------------------------|--------|----|------|-----------------------|-------------|
| Pin Name                    | PWR_UP | CE | CS   | CLK                   | DIN         |
| Power down                  | 0      | 0  | X    | Х                     | Х           |
| Stand by                    | 1      | 0  | 0    | Х                     | Х           |
| Configuration               | 1      | 0  | 1    | CLK                   | CONFIG DATA |
| TX ShockBurst <sup>TM</sup> | 1      | 1  | 0    | CLK                   | TX DATA     |
| TX Direct                   | 1      | 1  | 0    | Set to 0 <sup>*</sup> | TX DATA     |

# Pin configuration for the different modes of nRF2402

Table 6 Pin configuration of nRF2402.

<sup>\*</sup> CLK not used in direct mode.

nRF2402 Single Chip 2.4 GHz Radio Transmitter



# **DEVICE CONFIGURATION**

All configuration of the nRF2402 is done via a 3-wire interface to a single configuration register. The configuration word can be up to 20 bits long for ShockBurst<sup>TM</sup> use and up to 14 bits long for direct mode.

# Configuration for ShockBurst<sup>TM</sup> operation

The configuration word in ShockBurst<sup>™</sup> enables the nRF2402 to handle the RF protocol (in co-operation with nRF2401A/nRF24E1). Once the protocol is completed and loaded into nRF2402 only seven bits, also used in direct mode, needs to be updated during operation.

The configuration bits dedicated to ShockBurst<sup>TM</sup> is as follows:

- <u>Preamble</u>: Generation of 8 bit preamble in transmitted data.
- <u>CRC</u>: Enables nRF2402 on-chip CRC generation.

#### NOTE:

The MCU must generate an address and a payload section that fits the configuration of the nRF2401A/nRF24E1 that is to receive the data.

When using the nRF2402 on-chip CRC feature ensure that CRC is enabled and uses the same length for both the nRF2402 and the receiving nRF2401A/nRF24E1 devices.

| PRE-AMBLE A | ADDRESS | PAYLOAD | CRC |
|-------------|---------|---------|-----|
|-------------|---------|---------|-----|

Figure 7 Data packet set-up



# **Configuration for Direct Mode operation**

For direct mode operation only the 14 first bits (bit[13:0]) of the configuring word is relevant.

|                                | Bit<br>position | Number<br>of bits | Name        | Function                                                 |
|--------------------------------|-----------------|-------------------|-------------|----------------------------------------------------------|
|                                |                 |                   |             |                                                          |
|                                | 19              | 6                 | PLL Control | Close the PLL for test.                                  |
|                                | 18              | 1                 |             | UNUSED                                                   |
| n ice                          | 17              | 1                 | PREAMBLE    | Enable on-chip PREAMBLE generation                       |
| device<br>ration               | 16              | 1                 | PREAMBLE    | UNUSED, must be 1                                        |
|                                | 15              | 1                 | CRC         | 8 or 16 bit CRC                                          |
| g Ia                           | 14              | 1                 | CRC         | Enable on-chip CRC generation                            |
| General devic<br>configuration | 13              | 1                 | СМ          | Communication mode (Direct or ShockBurst <sup>TM</sup> ) |
| Ge Ge                          | 12              | 1                 | RFDR_SB     | RF data rate (1Mbps requires 16MHz crystal)              |
| Ŭ                              | 11:9            | 3                 | XO_F        | Crystal frequency                                        |
|                                | 8:7             | 2                 | RF_PWR      | RF output power                                          |
|                                | 6:0             | 7                 | RF_CH#      | Frequency channel (0 to 127)                             |

# **Configuration Word overview**

Table 7 Table of configuration words.

The configuration word is shifted in MSB first on positive CLK edges. New configuration is enabled on the negative edge of CS.

### NOTE!

On the negative edge of CS, the nRF2402 updates the number of bits actually shifted in during the last configuration.

Ex:

If the nRF2402 is to be configured for Preamble and CRC in ShockBurst<sup>TM</sup>, a total of 17 bits must be shifted in during the first configuration after VDD is applied. Once the wanted "protocol" and modus are set there is no need to update this part of

the configuration during operation. If RF channel is to be changed, only the RF\_CH# bits need to be updated.





# **Configuration Word Detailed Description**

The following describes the function of the 32 bits (bit 31 = MSB) that is used to configure the nRF2402. General Device Configuration: bit[13:0] ShockBurst<sup>TM</sup> Configuration: bit[17:14]

Test Configuration: bit[19:18]

| TI  | EST |        | Shoo |     |     |         |
|-----|-----|--------|------|-----|-----|---------|
| D19 | D18 | D17    | D16  | D15 | D14 |         |
| PLL |     | PRE_EN |      | C   |     |         |
| 0   | 0   | 1      | 1    | 0   | 0   | Default |

|       | RF-Programming |     |        |     |      |      |    |                   | LSB |    |    |    |    |         |
|-------|----------------|-----|--------|-----|------|------|----|-------------------|-----|----|----|----|----|---------|
| D13   | D12            | D11 | D10    | D9  | D8   | D7   | D6 | D5                | D4  | D3 | D2 | D1 | D0 |         |
| Burst | OD             | XC  | Freque | ncy | RF F | ower |    | Channel selection |     |    |    |    |    |         |
| 0     | 0              | 1   | 1      | 1   | 1    | 0    | 0  | 0                 | 0   | 0  | 0  | 1  | 0  | Default |

The MSB bit should be loaded first into the configuration register. Default configuration word: h30F02.

### **Test configuration**

#### Bit 19:

PLL: For test purposes the PLL may be closed to send a constant carrier Logic 0: Open loop (normal operation) Logic 1: Closed loop (test only)

Bit: 18:

Not used, must be set to logic 1



# ShockBurst<sup>TM</sup> configuration

The section bit[17:14] contains the segments of the configuration register dedicated to ShockBurst<sup>TM</sup> operation. After VDD is turned on ShockBurst<sup>TM</sup> configuration must be done once, but remains set whilst VDD is present. During operation only the 7 bits for frequency channel normally need to be changed.

| PREA | CRC |    |    |
|------|-----|----|----|
| 17   | 16  | 15 | 14 |

Table 8 Preamble and CRC settings.

| <b>Bit</b> | 17: |
|------------|-----|
| Du         | 1/. |

| PRE_EN:  | Preamble to be generated by nRF2402 in ShockBurst <sup>TM</sup> .    |
|----------|----------------------------------------------------------------------|
|          | Logic 0: No generation of Preamble                                   |
|          | Logic 1: Preamble generation enabled (default)                       |
|          |                                                                      |
| Bit: 16: |                                                                      |
|          | Not used, must be set to logic 1                                     |
|          | 100 00000, 11000 00 000 10 000 1                                     |
| Bit 15:  |                                                                      |
| CRC L:   | CPC length to be calculated by pPE2402 in Sheek PurstTM              |
| CKC_L.   | CRC length to be calculated by nRF2402 in ShockBurst <sup>TM</sup> . |
|          | Logic 0: 8 bit CRC (default)                                         |
|          | Logic 1: 16 bit CRC                                                  |
|          |                                                                      |
| Bit: 14: |                                                                      |
| CRC EN:  | Enables on-chip CRC generation (TX)                                  |
| —        |                                                                      |

Logic 0: On-chip CRC generation disabled (default) Logic 1: On-chip CRC generation enabled

#### NOTE:

An 8 bit CRC (compared to 16 bit) will increase the number of payload bits possible in each ShockBurst<sup>TM</sup> data packet, but will also reduce the communication integrity.

### General device configuration:

This section of the configuration word handles RF and device related parameters.

| Burst | OD | XO_F |    | <b>RF_PWR</b> |   |   |
|-------|----|------|----|---------------|---|---|
| 13    | 12 | 11   | 10 | 9             | 8 | 7 |

Table 9 RF operational settings.

#### Bit 13:

Burst:

Logic 0: nRF2402 operates in direct mode (default) Logic 1: nRF2402 operates in ShockBurst<sup>TM</sup> mode



#### Bit 12:

OD:

Logic 0: 250 kbps data rate Logic 1: 1 Mbps data rate

#### NOTE:

1Mbps requires 16MHz crystal.

# Bit 11-9:

XO\_F: Selects the nRF2402 crystal frequency to be used:

|                                    | <b>XO FREQUENCY SELECTION</b> |   |    |  |  |  |  |
|------------------------------------|-------------------------------|---|----|--|--|--|--|
| D11 D10 D9 Crystal Frequency [MHz] |                               |   |    |  |  |  |  |
| 0                                  | 0                             | 0 | 4  |  |  |  |  |
| 0                                  | 0                             | 1 | 8  |  |  |  |  |
| 0                                  | 1                             | 0 | 12 |  |  |  |  |
| 0                                  | 1                             | 1 | 16 |  |  |  |  |
| 1                                  | 0                             | 0 | 20 |  |  |  |  |

Table 10 Crystal frequency setting.

# Bit 8-7:

RF\_PWR: Sets nRF2402 RF output power:

| <b>RF OUTPUT POWER</b> |           |         |  |  |  |
|------------------------|-----------|---------|--|--|--|
| D8                     | <b>D7</b> | P [dBm] |  |  |  |
| 0                      | 0         | -20     |  |  |  |
| 0                      | 1         | -10     |  |  |  |
| 1                      | 0         | -5      |  |  |  |
| 1                      | 1         | 0       |  |  |  |

Table 11 RF output power setting.

Conditions: Load impedance =  $100+j175 \Omega$ .

## **RF** channel

| RF_CH# |   |   |   |   |   |   |  |
|--------|---|---|---|---|---|---|--|
| 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |

Table 12 Frequency channel setting.

*Bit 6 – 0:* 

RF\_CH#: Sets the frequency channel the nRF2402 transmits in.

The channel frequency is given by:

 $Channel_{RF} = 2400 MHz + RF \_ CH \# \cdot 1.0 MHz$ 

RF\_CH #: Frequencies between 2400MHz and 2527MHz may be set.



# DATA PACKAGE DESCRIPTION

| PRE-AMBLE ADDRESS | PAYLOAD | CRC |
|-------------------|---------|-----|
|-------------------|---------|-----|

#### Figure 8 Data Package Diagram

The data packet for both ShockBurst<sup>TM</sup> mode and direct mode communication is divided into 4 sections. These are:

| 1. | PREAMBLE | <ul> <li>The preamble field is a requirement for ShockBurst<sup>™</sup> and Direct modes</li> <li>Preamble is 8 bits in length and is dependent on the 1<sup>st</sup> data bit.<br/>PREAMBLE 1<sup>st</sup> Data Bit (Address)<br/>01010101 0<br/>10101010 1</li> <li>Preamble is automatically added to the data packet and thereby gives<br/>extra space for payload in ShockBurst<sup>™</sup>. Preamble must be added by<br/>MCU in Direct mode</li> </ul> |
|----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2  | ADDRESS  | <ul> <li>The address field is required in ShockBurst<sup>™</sup> mode.<sup>1</sup></li> <li>8 to 40 bits length.</li> <li>Address automatically removed from received packet in ShockBurst<sup>™</sup> mode. In Direct mode MCU must handle address.</li> </ul>                                                                                                                                                                                               |
| 3  | PAYLOAD  | <ul> <li>The data to be transmitted</li> <li>In ShockBurst<sup>™</sup> mode payload size is 256 bits minus the following: (Address: 8 to 40 bits. + CRC 8 or 16 bits).</li> <li>In Direct mode the maximum payload size is defined by 1Mbps for 4ms: 4000 bits minus the following: (Preamble: 8 bits. + Address: 0 to 40 bits. + CRC: 0, 8 or 16 bits).</li> </ul>                                                                                           |
| 4  | CRC      | <ul> <li>On chip CRC calculation is an option in ShockBurst<sup>TM</sup> mode, and is not used in Direct mode.</li> <li>8 or 16 bits length</li> </ul>                                                                                                                                                                                                                                                                                                        |

Table 13 Data package

<sup>&</sup>lt;sup>1</sup> Suggestions for the use of addresses in ShockBurst<sup>TM</sup>: In general more bits in the address gives less false detection, which in the end may give lower data packet loss.

<sup>•</sup> The address made by (5, 4, 3, or 2) equal bytes are not recommended because it in general will make the packet-error-rate increase.

<sup>•</sup> Addresses where the level shift only one time (i.e. 000FFFFFFF) could often be detected in noise that may give a false detection, which again may give raised packet-error-rate.

Direct mode will be dependent on the software used in the MCU, but it is recommended to have the same restrictions on addresses for this mode.



nRF2402 Single Chip 2.4 GHz Radio Transmitter

# **IMPORTANT TIMING DATA**

The following timing applies for operation of nRF2402.

# nRF2402 Timing Data

| nRF2402 timing                                  | Min.        | Max.  | Name      |
|-------------------------------------------------|-------------|-------|-----------|
| PWR_DWN $\rightarrow$ Configuration mode        |             | 3ms   | Tpd2cfgm  |
| PWR_DWN $\rightarrow$ Active mode (TX)          |             | 3ms   | Tpd2a     |
| ST_BY $\rightarrow$ TX ShockBurst <sup>TM</sup> |             | 195µs | Tsby2txSB |
| ST_BY → TX Direct Mode                          |             | 202µs | Tsby2txDM |
| Minimum delay from CS to data.                  | 5µs         |       | Tcs2data  |
| Minimum delay from CE to data.                  | 5µs         |       | Tce2data  |
| Delay between edges                             | 50ns        |       | Td        |
| Setup time                                      | 500ns       |       | Ts        |
| Hold time                                       | 500ns       |       | Th        |
| Delay to finish internal GFSK data              | 1/data rate |       | Tfd       |
| Minimum input clock high                        | 500ns       |       | Thmin     |
| Time on air, TX Direct mode                     |             | 4ms   | ToaDM     |

Table 14 Switching times for nRF2402

When the nRF2402 is powered up it must always settle in stand by for 3ms before it can enter configuration or active mode.



Figure 9 Timing diagram for power down (or VDD off) to configuration mode for nRF2402.



Figure 10 Power down (or VDD off) to active mode



Note that the configuration word will be lost when VDD is turned off and that the device then must be configured before going to active mode. If the device is configured one can go directly from power down to active mode.

#### Note:

CE and CS may <u>not</u> be high at the same time. Setting one <u>or</u> the other decides whether configuration or active mode is entered.

#### **Configuration Mode**

In configuration mode the transmitters output power, transmit frequency, data rate, CRC, and preamble is set. The configuring data will be loaded during the Chip Select period (CS="1"). A random number of bits between 1 and 20 may be shifted in to the register to configure the transmitter, but normally you would at least shift in the seven channel frequency bits. The new configuration is activated on the negative edge of CS.

When one or more of the bits in the configuration word needs to be changed the following timing apply.

### **Configuration Mode Timing**



Figure 11 Timing Diagram of Configuration Mode

If configuration mode is entered from power down, CS can be set high after Tpd2sby as shown in Figure 9.



## ShockBurst<sup>TM</sup> Mode Timing



Figure 12 Timing of ShockBurst<sup>™</sup> in nRF2402.

The package length and the data rate give the delay Toa (time on air), as shown in the equation.

 $T_{OA} = 1/datarate \cdot (\# databits + 1)$ 



nRF2402 Single Chip 2.4 GHz Radio Transmitter

## **Direct Mode Timing**



Figure 13 Timing Diagram of Direct Mode

In direct mode the input data will be sampled by nRF2402 and therefore no clock is needed. The clock must be stable at low level during transmission due to noise considerations. The exact delay  $T_{sby2txDM}$  is given by the equation:

 $T_{sbv2txDM} = 194us + 1/F_{x0} \cdot 20 + 2.25us$ 

The maximum length of a package (ToaDM) over all voltages and temperatures is 4ms. This is limited by frequency drift in the transmitter and is independent of data rate and frequency channel.



# PERIPHERAL RF INFORMATION

# Antenna output

The ANT1 and ANT2 output pins provide a balanced RF output to the antenna. The pins must have a DC path to VDD\_PA, either via a RF choke or via the center point in a balanced antenna. Differential load impedance between the ANT1 and ANT2 pins,  $100\Omega$ +j175 $\Omega$ , is recommended for maximum output power. Antennas with lower load impedance (for example 50 $\Omega$ ) can be matched to nRF2402 by using a simple matching network.

# Antenna matching networks

The recommended 50 $\Omega$  matching network is shown in Figure 14. This is a low pass network improving higher harmonic suppression.



Figure 14 Low pass antenna matching network

A somewhat simpler matching network is shown in Figure 15.



Figure 15 High pass antenna matching network

This network utilizes one component less and uses few inductors, but performance of this network requires very careful PCB ground plane layout. The value of capacitor  $C_{out}$  is dependent on PCB ground plane layout and parasitics in the layout, and must hence be matched to a given application layout. The value of  $C_{out}$  will typically be in the range 1.0pF – 1.8pF.  $C_{out}$  must be tuned while checking that the harmonics output is below frequency regulatory limits.



# **Output Power adjustment**

| Power setting bits of<br>configuring word | RF output power                   | DC current consumption |
|-------------------------------------------|-----------------------------------|------------------------|
| 11                                        | 0 dBm ±3dB                        | 11.5 mA                |
| 10                                        | -5 dBm ±3dB                       | 10.0 mA                |
| 01                                        | -10 dBm ±3dB                      | 8.5 mA                 |
| 00                                        | $-20 \text{ dBm} \pm 3 \text{dB}$ | 7.0 mA                 |

Conditions: Load impedance =  $100+j175 \Omega$ .

Table 15 RF output power setting for the nRF2402.

# **Crystal Specification**

Tolerance includes initially accuracy and tolerance over temperature and aging.

| Frequency | CL         | ESR  | C <sub>0max</sub> | Tolerance |
|-----------|------------|------|-------------------|-----------|
| 4MHz      | 8pF – 16pF | 150Ω | 7.0pF             | ±30ppm    |
| 8MHz      | 8pF – 16pF | 100Ω | 7.0pF             | ±30ppm    |
| 12MHz     | 8pF – 16pF | 100Ω | 7.0pF             | ±30ppm    |
| 16MHz     | 8pF – 16pF | 100Ω | 7.0pF             | ±30ppm    |
| 20MHz     | 8pF – 16pF | 100Ω | 7.0pF             | ±30ppm    |

Table 16 Crystal specification of the nRF2402

To achieve a crystal oscillator solution with low power consumption and fast start-up time, it is recommended to specify the crystal with a low value of crystal load capacitance. Specifying a lower value of crystal parallel equivalent capacitance, Co=1.5pF is also good, but this can increase the price of the crystal itself. Typically Co=1.5pF at a crystal specified for Co\_max=7.0pF.

The crystal load capacitance, C<sub>L</sub>, is given by:

$$C_L = \frac{C_1 C_2'}{C_1 + C_2'}$$
, where  $C_1 = C_1 + C_{PCB1} + C_{I1}$  and  $C_2 = C_2 + C_{PCB2} + C_{I2}$ 

 $C_1$  and  $C_2$  are SMD capacitors as shown in the application schematics.  $C_{PCB1}$  and  $C_{PCB2}$  are the layout parasitic on the circuit board.  $C_{I1}$  and  $C_{I2}$  are the capacitance seen into the XC1 and XC2 pin respectively; the value is typical 1pF.