

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# NX5DV713E

# **Dual supply 1-of-2 VGA switch**

Rev. 1 — 24 November 2011

**Product data sheet** 

## 1. General description

The NX5DV713E is a dual supply 1-to-2 VGA switch. It integrates high-bandwidth SPDT switches with level-translating buffers and level translating switches to provide switching of input RGB, H-sync, V-sync and DDC signals to either of two output channels.

The NX5DV713E is characterized for operation from -40 °C to +85 °C.

#### 2. Features and benefits

- RGB switches:
  - ◆ Low ON resistance (4 Ω typical)
  - ◆ Low ON capacitance (12 pF typical)
  - Low output skew (50 ps)
- Low power consumption (< 2 μA)</p>
- Level translation of sync and DDC signals
- Over-voltage tolerant inputs
- ESD protection:
  - HBM JESD22-A114F Class 3A exceeds 4 kV
  - ♦ MM JESD22-A115-A exceeds 200 V
  - ◆ CDM JESD22-C101D exceeds 1000 V
  - ◆ IEC61000-4-2 contact discharge exceeds 4 kV for I/Os
- Specified from -40 °C to +85 °C

## 3. Applications

- Notebook Computers
- Docking stations
- Digital projectors
- Computer monitors
- Servers
- Storage



## 4. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                                                                 |           |
|-------------|-------------------|---------|-----------------------------------------------------------------------------------------------------------------|-----------|
|             | Temperature range | Name    | Description                                                                                                     | Version   |
| NX5DV713EHF | −40 °C to +85 °C  | HWQFN32 | plastic thermal enhanced very very thin quad flat package; no leads; 32 terminals; body $3\times6\times0.75$ mm | SOT1180-1 |

## 5. Functional diagram



## 6. Pinning information

#### 6.1 Pinning



<sup>(1)</sup> This is not a supply pin, the substrate is attached to this pad using conductive die attach material. There is no electrical or mechanical requirement to solder this pad however if it is soldered the solder land should remain floating or be connected to GND.

#### Fig 2. Pin configuration SOT1180-1 (HWQFN32)

### 6.2 Pin description

Table 2. Pin description

| R0, G0, B0       1, 2, 5       RGB input or output         GND       3, 11, 28, 31       ground (0 V)         V <sub>CC(A)</sub> 4, 23, 32       supply voltage A         H0       6       horizontal sync input         V0       7       vertical sync input         n.c.       8       not connected         SDA0       9       SDA0 input or output         SCL0       10       SCL0 input or output         SDA1, SDA2       12, 13       SDAn input or output         SCL1, SCL2       14, 15       SCLn input or output         V <sub>CC(B)</sub> 16       supply voltage B         V1, V2       18, 17       vertical sync output |             |               |                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|------------------------|
| GND       3, 11, 28, 31       ground (0 V)         V <sub>CC(A)</sub> 4, 23, 32       supply voltage A         H0       6       horizontal sync input         V0       7       vertical sync input         n.c.       8       not connected         SDA0       9       SDA0 input or output         SCL0       10       SCL0 input or output         SDA1, SDA2       12, 13       SDAn input or output         SCL1, SCL2       14, 15       SCLn input or output         V <sub>CC(B)</sub> 16       supply voltage B         V1, V2       18, 17       vertical sync output                                                            | Symbol      | Pin           | Description            |
| V <sub>CC(A)</sub> 4, 23, 32         supply voltage A           H0         6         horizontal sync input           V0         7         vertical sync input           n.c.         8         not connected           SDA0         9         SDA0 input or output           SCL0         10         SCL0 input or output           SDA1, SDA2         12, 13         SDAn input or output           SCL1, SCL2         14, 15         SCLn input or output           V <sub>CC(B)</sub> 16         supply voltage B           V1, V2         18, 17         vertical sync output                                                         | R0, G0, B0  | 1, 2, 5       | RGB input or output    |
| H0 6 horizontal sync input  V0 7 vertical sync input  n.c. 8 not connected  SDA0 9 SDA0 input or output  SCL0 10 SCL0 input or output  SDA1, SDA2 12, 13 SDAn input or output  SCL1, SCL2 14, 15 SCLn input or output  VCC(B) 16 supply voltage B  V1, V2 18, 17 vertical sync output                                                                                                                                                                                                                                                                                                                                                     | GND         | 3, 11, 28, 31 | ground (0 V)           |
| V0         7         vertical sync input           n.c.         8         not connected           SDA0         9         SDA0 input or output           SCL0         10         SCL0 input or output           SDA1, SDA2         12, 13         SDAn input or output           SCL1, SCL2         14, 15         SCLn input or output           V <sub>CC(B)</sub> 16         supply voltage B           V1, V2         18, 17         vertical sync output                                                                                                                                                                              | $V_{CC(A)}$ | 4, 23, 32     | supply voltage A       |
| n.c.       8       not connected         SDA0       9       SDA0 input or output         SCL0       10       SCL0 input or output         SDA1, SDA2       12, 13       SDAn input or output         SCL1, SCL2       14, 15       SCLn input or output         V <sub>CC(B)</sub> 16       supply voltage B         V1, V2       18, 17       vertical sync output                                                                                                                                                                                                                                                                       | H0          | 6             | horizontal sync input  |
| SDA0         9         SDA0 input or output           SCL0         10         SCL0 input or output           SDA1, SDA2         12, 13         SDAn input or output           SCL1, SCL2         14, 15         SCLn input or output           V <sub>CC(B)</sub> 16         supply voltage B           V1, V2         18, 17         vertical sync output                                                                                                                                                                                                                                                                                | V0          | 7             | vertical sync input    |
| SCL0         10         SCL0 input or output           SDA1, SDA2         12, 13         SDAn input or output           SCL1, SCL2         14, 15         SCLn input or output           V <sub>CC(B)</sub> 16         supply voltage B           V1, V2         18, 17         vertical sync output                                                                                                                                                                                                                                                                                                                                      | n.c.        | 8             | not connected          |
| SDA1, SDA2       12, 13       SDAn input or output         SCL1, SCL2       14, 15       SCLn input or output         V <sub>CC(B)</sub> 16       supply voltage B         V1, V2       18, 17       vertical sync output                                                                                                                                                                                                                                                                                                                                                                                                                 | SDA0        | 9             | SDA0 input or output   |
| SCL1, SCL2       14, 15       SCLn input or output         V <sub>CC(B)</sub> 16       supply voltage B         V1, V2       18, 17       vertical sync output                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SCL0        | 10            | SCL0 input or output   |
| VCC(B)16supply voltage BV1, V218, 17vertical sync output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SDA1, SDA2  | 12, 13        | SDAn input or output   |
| V1, V2 18, 17 vertical sync output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SCL1, SCL2  | 14, 15        | SCLn input or output   |
| • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $V_{CC(B)}$ | 16            | supply voltage B       |
| H1, H2 20, 19 horizontal sync output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V1, V2      | 18, 17        | vertical sync output   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | H1, H2      | 20, 19        | horizontal sync output |

NX5DV713E

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

Table 2. Pin description ... continued

| Symbol                 | Pin                    | Description           |
|------------------------|------------------------|-----------------------|
| R1, G1, B1, R2, G2, B2 | 27, 25, 22, 26, 24, 21 | RGB input or output   |
| TEST[1]                | 29                     | test pin (active LOW) |
| SEL                    | 30                     | select input          |

<sup>[1]</sup> Test pin used to enable test mode. For normal usage, this pin must be connected to V<sub>CC(A)</sub>.

### 7. Functional description

The NX5DV713E integrates high-bandwidth SPDT switches, level-translating buffers and level translating SPDT switches to provide a complete solution for 1-to-2 switching of VGA signals. An select input (SEL) is used to determine which output is selected.

#### 7.1 RGB switches

The NX5DV713E provides three identical single pole double throw high-bandwidth switches to route standard VGA RGB signals (see Table 3).

Table 3. Function table RGB

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = Don't \ care; \ Z = high-impedance \ OFF-state.$ 

| Input<br>SEL | Switch                       |
|--------------|------------------------------|
| JEL          |                              |
| L            | R0 to R1; G0 to G1; B0 to B1 |
| Н            | R0 to R2; G0 to G2; B0 to B2 |

#### 7.2 H-Sync/V-Sync level translator

The horizontal and vertical synchronization buffers have inputs (H0, V0) referenced to  $V_{CC(A)}$  and outputs (H1, V1 and H2,V2) that are referenced to  $V_{CC(B)}$ . This allows level translation of synchronization signals from as low as 2.0 V up to 5.5 V and supports low-voltage CMOS or TTL-compatible graphics controllers meeting the VESA specification for output drive of  $\pm 8$  mA.

Table 4. Function table HV

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = Don't \ care; \ Z = high-impedance \ OFF-state.$ 

| Input | Switch                       |
|-------|------------------------------|
| SEL   |                              |
| L     | H1 = H0; V1 = V0; H2, V2 = Z |
| Н     | H2 = H0; V2 = V0; H1, V1 = Z |

#### 7.3 Display-Data Channel Multiplexer

The NX5DV713E provides two identical SPDT active-level translating switches to route DDC signals (See <u>Table 5</u>). The switch outputs are limited to a diode drop less than the voltage applied on  $V_{CC(A)}$ . To provide VESA I<sup>2</sup>C-compatible signals 3.3 V should be applied to  $V_{CC(A)}$ . If voltage translation is not required  $V_{CC(A)}$  should be connected to  $V_{CC(B)}$ .

Table 5. Function table DDC

 $H = HIGH \text{ voltage level}; L = LOW \text{ voltage level}; Z = high-impedance OFF-state.}$ 

| Input | Switch                     |
|-------|----------------------------|
| SEL   |                            |
| L     | SDA0 to SDA1, SCL0 to SCL1 |
| Н     | SDA0 to SDA2, SCL0 to SCL2 |

## 8. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                                                   | Min             | Max  | Unit |
|------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|------|------|
| $V_{CC(A)}$      | supply voltage A        |                                                                                                              | -0.5            | +6   | V    |
| $V_{CC(B)}$      | supply voltage B        |                                                                                                              | -0.5            | +6   | V    |
| $V_{I}$          | input voltage           |                                                                                                              | <u>[1]</u> –0.5 | +6   | V    |
| $V_{SW}$         | switch voltage          |                                                                                                              | <u>[1]</u> –0.5 | +6   | V    |
| I <sub>IK</sub>  | input clamping current  | $V_1 < -0.5 \text{ V}$                                                                                       | -50             | -    | mA   |
| I <sub>SK</sub>  | switch clamping current | $V_1 < -0.5 \text{ V}$                                                                                       | -50             | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V                                                                                         | -50             | -    | mA   |
| Io               | output current          | $V_O = 0 V \text{ to } V_{CC(B)}$                                                                            | -               | ±50  | mA   |
| I <sub>CC</sub>  | supply current          | I <sub>CC(A)</sub> or I <sub>CC(B)</sub>                                                                     | -               | 100  | mA   |
| I <sub>GND</sub> | ground current          |                                                                                                              | -100            | -    | mA   |
| I <sub>SW</sub>  | switch current          | $V_{SW} > -0.5 \text{ V or } V_{SW} < 6 \text{ V};$ source or sink current                                   | -               | ±30  | mA   |
|                  |                         | $V_{SW} > -0.5 \text{ V or } V_{SW} < 6 \text{ V};$ pulsed at 1 ms duration, < 10 % duty cycle; peak current | -               | ±90  | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                                                              | -65             | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$                                          | [2] _           | 250  | mW   |

<sup>[1]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed.

<sup>[2]</sup> For HWQFN32 package: above 137 °C the value of Ptot derates linearly with 20.5 mW/K.

## 9. Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol              | Parameter                           | Conditions                                    | Min          | Тур | Max | Unit |
|---------------------|-------------------------------------|-----------------------------------------------|--------------|-----|-----|------|
| $V_{CC(A)}$         | supply voltage A                    |                                               | 2            | 3.3 | 5.5 | V    |
| $V_{CC(B)}$         | supply voltage B                    |                                               | 4.5          | 5.0 | 5.5 | V    |
| T <sub>amb</sub>    | ambient temperature                 | operating in free-air                         | -40          | +25 | +85 | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC(A)} = 2.3 \text{ V to } 2.7 \text{ V}$ | <u>[1]</u> - | 20  | -   | ns/V |
|                     |                                     | $V_{CC(A)} = 3 \text{ V to } 3.6 \text{ V}$   | <u>[1]</u> - | 10  | -   | ns/V |
|                     |                                     | $V_{CC(A)} = 4.5 \text{ V to } 5.5 \text{ V}$ | <u>[1]</u> - | 5   | -   | ns/V |

<sup>[1]</sup> Applies to control signal levels.

### 10. Static characteristics

**Static characteristics** 

 $V_{CC(B)} = 4.5 \text{ V}$  to 5.5 V;  $V_{CC(A)} = 2 \text{ V}$  to 5.5 V, unless otherwise specified; Voltages are referenced to GND (ground = 0 V)

| Symbol                | Parameter                               | Conditions                                                                                                                                                     | T <sub>amb</sub> =       | $T_{amb}$ = -40 °C to +85 °C |     |    |
|-----------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|-----|----|
|                       |                                         |                                                                                                                                                                | Min                      | Typ[1]                       | Max |    |
| General               |                                         |                                                                                                                                                                |                          |                              |     | '  |
| $I_{CC(A)}$           | supply current A                        | $V_{CC(A)} = 3.3 \text{ V}$ ; for H1, H2, V1, V2: $I_O = 0 \text{ A}$                                                                                          | -                        | -                            | 2.0 | μΑ |
| I <sub>CC(B)</sub>    | supply current B                        | $V_{CC(B)} = 5.0 \text{ V}$ ; for H1, H2, V1, V2: $I_O = 0 \text{ A}$                                                                                          | -                        | -                            | 2.0 | μΑ |
| HV buffe              | r                                       |                                                                                                                                                                |                          |                              |     |    |
| V <sub>IH</sub>       | HIGH-level input voltage                | $V_{CC(A)} = 3 \text{ V to } 3.6 \text{ V}$                                                                                                                    | 2                        | -                            | -   | V  |
| $V_{IL}$              | LOW-level input voltage                 | $V_{CC(A)} = 3 \text{ V to } 3.6 \text{ V}$                                                                                                                    | -                        | -                            | 0.8 | V  |
| $V_{H}$               | hysteresis voltage                      |                                                                                                                                                                | -                        | 50                           | -   | mV |
| I <sub>1</sub>        | input leakage current                   | $V_{CC(B)} = V_{CC(A)} = 5.5 \text{ V};$<br>$V_I = \text{GND to } V_{CC(A)}$                                                                                   | -                        | -                            | ±1  | μΑ |
| $V_{OH}$              | HIGH-level output voltage               | $I_O = -8 \text{ mA}$                                                                                                                                          | V <sub>CC(B)</sub> - 0.5 | -                            | -   | V  |
| $V_{OL}$              | LOW-level output voltage                | $I_O = 8 \text{ mA}$                                                                                                                                           | -                        | -                            | 0.5 | V  |
| I <sub>OFF</sub>      | power-off leakage current               | $V_{I}$ or $V_{O}$ = 0 V to 5.5 V; $V_{CC(B)}$ = 0 V; $V_{CC(A)}$ = 0 V to 5.5 V                                                                               | -                        | -                            | ±1  | μΑ |
| RGB swi               | tches                                   |                                                                                                                                                                |                          |                              |     |    |
| I <sub>S(OFF)</sub>   | OFF-state leakage current               | $V_{CC(B)} = 5.5 \text{ V}; V_I = 0.3 \text{ V or } 5.5 \text{ V}; V_O = 0 \text{ V to } V_{CC(B)}; \text{ See } \frac{\text{Figure 3}}{\text{Figure 3}}$      | -                        | -                            | ±1  | μΑ |
| I <sub>S(ON)</sub>    | ON-state leakage current                | $V_{CC(B)} = 5.5 \text{ V}; V_I = 0.3 \text{ V or } 5.5 \text{ V};$<br>$V_O = 0 \text{ V to } V_{CC(B)}; \text{ See } \frac{\text{Figure 4}}{\text{Figure 4}}$ | -                        | -                            | ±1  | μΑ |
| R <sub>ON</sub>       | ON resistance                           | $V_I = 0.7 \text{ V}; I_{SW} = -10 \text{ mA}; \text{See } \frac{\text{Figure 5}}{\text{and } \frac{\text{Figure 6}}{\text{Figure 6}}}$                        | <u>[4]</u> _             | 4                            | -   | Ω  |
| $\Delta R_{ON}$       | ON resistance mismatch between channels | $V_I = GND$ to 0.7 V; $I_{SW} = -10$ mA                                                                                                                        | [2] _                    | 0.5                          | -   | Ω  |
| R <sub>ON(flat)</sub> | ON resistance (flatness)                | $V_I = GND$ to 0.7 V; $I_{SW} = -10$ mA                                                                                                                        | [3] _                    | 0.5                          | -   | Ω  |
| C <sub>S(OFF)</sub>   | OFF-state capacitance                   |                                                                                                                                                                | -                        | 4.5                          | -   | pF |
| C <sub>S(ON)</sub>    | ON-state capacitance                    |                                                                                                                                                                | -                        | 12                           | -   | pF |

Table 8. Static characteristics ... continued

 $V_{CC(B)} = 4.5 \text{ V}$  to 5.5 V;  $V_{CC(A)} = 2 \text{ V}$  to 5.5 V, unless otherwise specified; Voltages are referenced to GND (ground = 0 V)

| Symbol              | Parameter                 | Conditions                                                                                                                                                                                                                        |            | $T_{amb} = -$         | o +85 °C | Unit                  |    |
|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|----------|-----------------------|----|
|                     |                           |                                                                                                                                                                                                                                   |            | Min                   | Typ[1]   | Max                   |    |
| SDAn, S             | CLn                       |                                                                                                                                                                                                                                   |            |                       |          | '                     |    |
| I <sub>S(OFF)</sub> | OFF-state leakage current | $\begin{split} &V_{CC(B)} = 5.5 \text{ V; } V_{CC(A)} = 3.6 \text{ V; SCL0,} \\ &SDA0, \text{ SCL1, SCL2, SDA1, SDA2} = \\ &V_{CC(A)} \text{ or GND; } V_O = 0 \text{ V to } V_{CC(B)}; \\ &See \underline{Figure 3} \end{split}$ | <u>[5]</u> | -                     | -        | ±1                    | μΑ |
| R <sub>ON</sub>     | ON resistance             | $V_{CC(A)} = 2 \text{ V}; V_I = 0.4 \text{ V}; I_{SW} = \pm 2 \text{ mA};$<br>See Figure 5 and Figure 7                                                                                                                           |            | -                     | 9        | -                     | Ω  |
| C <sub>S(ON)</sub>  | ON-state capacitance      |                                                                                                                                                                                                                                   |            | -                     | 15       | -                     | pF |
| Control I           | Logic (SEL)               |                                                                                                                                                                                                                                   |            |                       |          |                       |    |
| $V_{IH}$            | HIGH-level input voltage  | $V_{CC(A)} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                                                                                                                     |            | 1.7                   | -        |                       | V  |
|                     |                           | $V_{CC(A)} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                                                                                                                     |            | 2.0                   | -        |                       | ٧  |
|                     |                           | $V_{CC(A)} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                                                                                                     |            | 0.7V <sub>CC(A)</sub> | -        |                       | ٧  |
| $V_{IL}$            | LOW-level input voltage   | $V_{CC(A)} = 2.3 \text{ V to } 2.7 \text{ V}$                                                                                                                                                                                     |            | -                     | -        | 0.7                   | ٧  |
|                     |                           | $V_{CC(A)} = 3.0 \text{ V to } 3.6 \text{ V}$                                                                                                                                                                                     |            | -                     | -        | 8.0                   | ٧  |
|                     |                           | $V_{CC(A)} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                                                                                                     |            | -                     | -        | 0.3V <sub>CC(A)</sub> | V  |
| $V_{H}$             | hysteresis voltage        |                                                                                                                                                                                                                                   |            | -                     | 50       | -                     | mV |
| l <sub>l</sub>      | input leakage current     | $V_{CC(A)} = 5.5 \text{ V}; V_I = \text{GND to } V_{CC(A)}$                                                                                                                                                                       |            | -                     | -        | ±1                    | μΑ |

- [1] All typical values are measured at  $V_{CC(B)} = 5 \text{ V}$ ,  $V_{CC(A)} = 3.3 \text{ V}$  and  $T_{amb} = 25 \text{ °C}$  unless otherwise specified.
- [2] Measured at identical V<sub>CC</sub>, temperature and input voltage.
- [3] Flatness is defined as the difference between the maximum and minimum value of ON resistance measured at identical V<sub>CC</sub> and temperature.
- [4] Guarantees the LOW level.
- [5] Guarantees the HIGH level.

#### 10.1 Test circuits and waveforms









- (1)  $T_{amb} = 85 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 6. ON resistance as a function of input voltage (RGB switches)



- (1)  $T_{amb} = 85 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 7. ON resistance as a function of input voltage (DDC switches)

## 11. Dynamic characteristics

Table 9. Dynamic characteristics

At recommended operating conditions; Voltages are referenced to GND (ground = 0 V;  $V_{CC(B)}$  = 4.5 V to 5.5 V;  $V_{CC(A)}$  = 2 V to 5.5 V.

| Symbol           | Parameter Conditions      |                                                             |     | T <sub>amb</sub> = | -40 °C to | +85 °C | Unit |
|------------------|---------------------------|-------------------------------------------------------------|-----|--------------------|-----------|--------|------|
|                  |                           |                                                             |     | Min                | Typ[1]    | Max    |      |
| t <sub>pd</sub>  | propagation delay         | H0 to H1, H2 and V0 to V1, V2;<br>See Figure 8 and Figure 9 | [2] | -                  | 3         | -      | ns   |
| t <sub>en</sub>  | enable time               | SEL to all outputs; See Figure 9, Figure 10 and Figure 11   |     | -                  | 15        | -      | ns   |
| t <sub>dis</sub> | disable time              | SEL to all outputs; See Figure 9, Figure 10 and Figure 11   |     | -                  | 5         | -      | ns   |
| t <sub>b-m</sub> | break-before-make<br>time | See Figure 9, Figure 10 and Figure 12                       |     | -                  | 10        | -      | ns   |
| $t_{sk(o)} \\$   | output skew time          | Skew between any Rn, Gn and Bn ports; see Figure 8          | [3] | -                  | 50        | -      | ps   |

- [1] All typical values are measured at  $V_{CC(B)} = 5 \text{ V}$ ;  $V_{CC(A)} = 3.3 \text{ V}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ .
- [2]  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .
- [3] Guaranteed by design.

#### 11.1 Test circuits and waveforms



Table 10. Measurement points

| Input                 |                           | Output             |                       |  |
|-----------------------|---------------------------|--------------------|-----------------------|--|
| $V_{M}$               | VI                        | V <sub>X</sub>     | V <sub>M</sub>        |  |
| 0.5V <sub>CC(A)</sub> | GND to V <sub>CC(A)</sub> | 0.9V <sub>OH</sub> | 0.5V <sub>CC(B)</sub> |  |



Test data is given in Table 11.

Definitions:

DUT = Device Under Test.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

 $C_L$  = Load capacitance including test jig and probe.

R<sub>L</sub> = Load resistance.

Fig 9. Test circuit for measuring propagation delay times, enable and disable times (SEL to H1, H2, V1, V2), break-before-make times (H1 to H2, V1 to V2)

Table 11. Test data

| Input                           | Load           |                |
|---------------------------------|----------------|----------------|
| t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> | R <sub>L</sub> |
| ≤ 2.5 ns                        | 10 pF          | 1 kΩ           |



Measurement points are given in Table 10.

Logic level: V<sub>OH</sub> is typical output voltage level that occurs with the output load.

Fig 10. Enable and disable times (all outputs) and break-before-make times



Table 12. Test data

| Input                           |                           | Load  |       |  |
|---------------------------------|---------------------------|-------|-------|--|
| t <sub>r</sub> , t <sub>f</sub> | V <sub>I</sub>            | CL    | $R_L$ |  |
| ≤ 2.5 ns                        | GND to V <sub>CC(A)</sub> | 10 pF | 100 Ω |  |



a. Test circuit





b. Input and output measurement points

Test data is given in <u>Table 12</u>. x0 refers to R0, G0, B0, SCL0, SDA0 x1 refers to R1, G1, B1, SCL1, SDA1 x2 refers to R2, G2, B2, SCL2, SDA2

Fig 12. Test circuit for measuring break-before-make time (R1 to R2, G1 to G2, B1 to B2, SCL1 to SCL2, SDA1 to SDA2)

## 12. Additional dynamic characteristics

Table 13. Additional dynamic characteristics

 $V_{CC(B)} = 5.0 \text{ V} \pm 10 \%$ ,  $V_{CC(A)} = 2 \text{ V}$  to 5.5 V, unless otherwise specified; Voltages are referenced to GND (ground = 0 V)

| Symbol         | Parameter                | Conditions                                                                   |     | $T_{amb} = -40$ °C to +85 °C |            |     | Unit |
|----------------|--------------------------|------------------------------------------------------------------------------|-----|------------------------------|------------|-----|------|
|                |                          |                                                                              |     | Min                          | Тур        | Max |      |
| $f_{(-3dB)}$   | -3 dB frequency response | $R_L = 50 \Omega$ ; see Figure 13                                            | [1] | -                            | 600        | -   | MHz  |
| $\alpha_{ins}$ | Insertion loss           | $f_i$ = 1 MHz;<br>$R_L$ = $R_S$ =50 $\Omega$ ; see <u>Figure 13</u>          |     | -                            | 0.6        | -   | dB   |
| Xtalk          | crosstalk                | between switches; $f_i = 50 \text{ MHz}$ ; $R_L = 50 \Omega$ ; see Figure 13 | [1] | -                            | <b>-50</b> | -   | dB   |

[1]  $f_i$  is biased at  $0.5V_{CC}$ .

#### 12.1 Test circuits



Insertion loss is measured between R0 and R1 or R2 on each switch; crosstalk is measured from one channel to the other channel.

Fig 13. Test circuit for measuring crosstalk and insertion loss

## 13. Application information

The NX5DV713E provides the level shifting necessary to drive two standard VGA ports from a graphic controller as low as 2.2 V. Internal buffers drive the HSYNC and VSYNC signals to VGA standard TTL levels. The DDC multiplexer provides level shifting by clamping signals to a diode drop less than  $V_{CC(A)}$  (See Figure 14). Connect  $V_{CC(A)}$  to 3.3 V for normal operation, or to  $V_{\text{CC}(B)}$  to disable voltage clamping for DDC signals



Fig 14. Typical operating circuit

## 14. Package outline



Fig 15. Package outline SOT1180-1 (HWQFN32)

NX5DV713E

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

## 15. Abbreviations

#### Table 14. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| DDC     | Display Data Channel                    |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |
| RGB     | Red Green Blue                          |
| SPDT    | Single-Pole Double-Throw                |
| TTL     | Transistor-Transistor Logic             |
| VESA    | Video Electronics Standards Association |

## 16. Revision history

#### Table 15. Revision history

| Document ID   | Release date | Data sheet status  | Change notice | Supersedes |
|---------------|--------------|--------------------|---------------|------------|
| NX5DV713E v.1 | 20111124     | Product data sheet | -             | -          |

### 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

NX5DV713E

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.



Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **NX5DV713E**

#### **Dual supply 1-of-2 VGA switch**

### 19. Contents

| 1    | General description                   |
|------|---------------------------------------|
| 2    | Features and benefits                 |
| 3    | Applications                          |
| 4    | Ordering information                  |
| 5    | Functional diagram 2                  |
| 6    | Pinning information                   |
| 6.1  | Pinning                               |
| 6.2  | Pin description                       |
| 7    | Functional description 4              |
| 7.1  | RGB switches 4                        |
| 7.2  | H-Sync/V-Sync level translator 4      |
| 7.3  | Display-Data Channel Multiplexer 5    |
| 8    | Limiting values 5                     |
| 9    | Recommended operating conditions 6    |
| 10   | Static characteristics 6              |
| 10.1 | Test circuits and waveforms 7         |
| 11   | Dynamic characteristics 10            |
| 11.1 | Test circuits and waveforms 10        |
| 12   | Additional dynamic characteristics 14 |
| 12.1 | Test circuits14                       |
| 13   | Application information               |
| 14   | Package outline                       |
| 15   | Abbreviations                         |
| 16   | Revision history                      |
| 17   | Legal information                     |
| 17.1 | Data sheet status                     |
| 17.2 | Definitions                           |
| 17.3 | Disclaimers                           |
| 17.4 | Trademarks19                          |
| 18   | Contact information                   |
| 10   | Contents 20                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.