# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





8-bit I<sup>2</sup>C-bus and SMBus I/O port with 2-kbit EEPROM

Rev. 4.1 — 5 May 2017

**Product data sheet** 

## 1. General description

The PCA9500 is an 8-bit I/O expander with an on-board 2-kbit EEPROM.

The I/O expander's eight quasi-bidirectional data pins can be independently assigned as inputs or outputs to monitor board level status or activate indicator devices such as LEDs. The system master writes to the I/O configuration bits in the same way as for the PCF8574. The data for each input or output is kept in the corresponding Input or Output register. The system master can read all registers.

The EEPROM can be used to store error codes or board manufacturing data for read-back by application software for diagnostic purposes and is included in the I/O expander package.

The PCA9500 has three address pins with internal pull-up resistors allowing up to eight devices to share the common two-wire I<sup>2</sup>C software protocol serial data bus. The fixed GPIO I<sup>2</sup>C-bus address is the same as the PCF8574 and the fixed EEPROM I<sup>2</sup>C-bus address is the same as the PCF8582C-2, so the PCA9500 appears as two separate devices to the bus master.

The PCA9500 supports hot insertion to facilitate usage in removable cards on backplane systems.

The PCA9501 is an alternative to the functionally similar PCA9500 for systems where a higher number of devices are required to share the same  $I^2C$ -bus or an interrupt output is required.

### 2. Features and benefits

- Eight general purpose input/output expander/collector
- Drop-in replacement for PCF8574 with integrated 2-kbit EEPROM
- Internal 256 × 8 EEPROM
- Self timed write cycle
- 4 byte page write operation
- I<sup>2</sup>C-bus and SMBus interface logic
- Internal power-on reset
- Noise filter on SCL/SDA inputs
- Three address pins allowing up to eight devices on the I<sup>2</sup>C-bus/SMBus
- No glitch on power-up
- Supports hot insertion
- Power-up with all channels configured as inputs
- Low standby current



- Operating power supply voltage range of 2.5 V to 3.6 V
- 5 V tolerant inputs/outputs
- 0 Hz to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Packages offered: SO16, TSSOP16, HVQFN16

## 3. Applications

- Board version tracking and configuration
- Board health monitoring and status reporting
- Multi-card systems in telecommunications, networking, and base station infrastructure equipment
- Field recall and troubleshooting functions for installed boards
- General-purpose integrated I/O with memory
- Drop-in replacement for PCF8574 with integrated 2-kbit EEPROM
- Bus master sees GPIO and EEPROM as two separate devices
- Three hardware address pins allow up to eight PCA9500s to be located in the same I<sup>2</sup>C-bus/SMBus

## 4. Ordering information

#### Table 1. **Ordering information** Type number Topside Package marking Name Description Version PCA9500BS 9500 HVQFN16 plastic thermal enhanced very thin quad flat package; SOT629-1 no leads; 16 terminals; body $4 \times 4 \times 0.85$ mm PCA9500D PCA9500D SO16 plastic small outline package; 16 leads; SOT162-1 body width 7.5 mm PCA9500PW PCA9500 TSSOP16 plastic thin shrink small outline package; 16 leads; SOT403-1 body width 4.4 mm

### 4.1 Ordering options

#### Table 2. Ordering options

| Type number | Orderable<br>part number | Package | Packing method                                        | Minimum<br>order quantity | Temperature                                        |
|-------------|--------------------------|---------|-------------------------------------------------------|---------------------------|----------------------------------------------------|
| PCA9500BS   | PCA9500BS,118            | HVQFN16 | REEL 13" Q1/T1<br>*STANDARD MARK<br>SMD               | 6000                      | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |
|             | PCA9500BSHP              | HVQFN16 | REEL 13" Q2/T3<br>*STANDARD MARK<br>SMD               | 6000                      | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$      |
| PCA9500D    | PCA9500D,112             | SO16    | STANDARD<br>MARKING * IC'S<br>TUBE - DSC BULK<br>PACK | 1920                      | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |
|             | PCA9500D,118             | SO16    | REEL 13" Q1/T1<br>*STANDARD MARK<br>SMD               | 1000                      | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$      |
| PCA9500PW   | PCA9500PW,112            | TSSOP16 | STANDARD<br>MARKING * IC'S<br>TUBE - DSC BULK<br>PACK | 2400                      | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$      |
|             | PCA9500PW,118            | TSSOP16 | REEL 13" Q1/T1<br>*STANDARD MARK<br>SMD               | 2500                      | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |

### 5. Block diagram



### 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

#### Table 3. Pin description

| Symbol | Pin           |         | Description                      |
|--------|---------------|---------|----------------------------------|
|        | SO16, TSSOP16 | HVQFN16 |                                  |
| A0     | 1             | 15      | address lines (internal pull-up) |
| A1     | 2             | 16      |                                  |
| A2     | 3             | 1       |                                  |
| IO0    | 4             | 2       | quasi-bidirectional I/O pins     |
| IO1    | 5             | 3       |                                  |
| IO2    | 6             | 4       |                                  |
| IO3    | 7             | 5       |                                  |
| IO4    | 9             | 7       |                                  |
| IO5    | 10            | 8       |                                  |
| IO6    | 11            | 9       |                                  |
| 107    | 12            | 10      |                                  |

| Symbol          | Pin           |         | Description                       |  |  |  |
|-----------------|---------------|---------|-----------------------------------|--|--|--|
|                 | SO16, TSSOP16 | HVQFN16 |                                   |  |  |  |
| V <sub>SS</sub> | 8             | 6[1]    | supply ground                     |  |  |  |
| WC              | 13            | 11      | active LOW write control pin      |  |  |  |
| SCL             | 14            | 12      | I <sup>2</sup> C-bus serial clock |  |  |  |
| SDA             | 15            | 13      | I <sup>2</sup> C-bus serial data  |  |  |  |
| V <sub>DD</sub> | 16            | 14      | supply voltage                    |  |  |  |

#### Table 3. Pin description ...continued

[1] HVQFN16 package supply ground is connected to both V<sub>SS</sub> pin and exposed center pad. V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the printed-circuit board in the thermal pad region.

### 7. Functional description



Refer also to Figure 1 "Block diagram of PCA9500".

### 7.1 Device addressing

Following a START condition, the bus master must output the address of the slave it is accessing. The address of the PCA9500 is shown in <u>Figure 6</u>. Internal pull-up resistors are incorporated on the hardware selectable address pins.

The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.



### 7.2 Control register

The PCA9500 contains a single 8-bit register called the Control register, which can be written and read via the l<sup>2</sup>C-bus. This register is sent after a successful acknowledgment of the slave address. It contains the I/O operation information.

### 7.3 I/O operations

(Refer also to Figure 5.)

Each of the PCA9500's eight I/Os can be independently used as an input or output. Output data is transmitted to the port by the I/O Write mode (see Figure 7). Input I/O data is transferred from the port to the microcontroller by the Read mode (see Figure 8).





### 7.3.1 Quasi-bidirectional I/Os

A quasi-bidirectional I/O can be used as an input or output without the use of a control signal for data direction. At power-on the I/Os are HIGH. In this mode, only a current source to  $V_{DD}$  is active. An additional strong pull-up to  $V_{DD}$  allows fast rising edges into heavily loaded outputs. These devices turn on when an output is written HIGH, and are switched off by the negative edge of SCL. The I/Os should be HIGH before being used as inputs. See Figure 9.



### 7.4 Memory operations

### 7.4.1 Write operations

Write operations require an additional address field to indicate the memory address location to be written. The address field is eight bits long, providing access to any one of the 256 words of memory. There are two types of write operations, 'byte write' and 'page write'.

Write operation is possible when the Write Control pin ( $\overline{WC}$ ) is put at a LOW logic level (0). When this control signal is set at 1, write operation is not possible and data in the memory is protected.

'Byte write' and 'page write' explained below assume that  $\overline{WC}$  is set to 0.

#### 7.4.1.1 Byte write

To perform a byte write the START condition is followed by the memory slave address and the R/W bit set to 0. The PCA9500 will respond with an acknowledge and then consider the next eight bits sent as the word address and the eight bits after the word address as the data. The PCA9500 will issue an acknowledge after the receipt of both the word address and the data. To terminate the data transfer the master issues the STOP condition, initiating the internal write cycle to the non-volatile memory. Only write and read operations to the quasi-bidirectional I/Os are allowed during the internal write cycle.



### 7.4.1.2 Page write

A page write is initiated in the same way as the byte write. If after sending the first word of data, the STOP condition is not received, the PCA9500 considers subsequent words as data. After each data word the PCA9500 responds with an acknowledge and the two least significant bits of the memory address field are incremented. Should the master not send a STOP condition after four data words, the address counter will return to its initial value and overwrite the data previously written. After the receipt of the STOP condition the inputs will behave as with the byte write during the internal write cycle.



### 7.4.2 Read operations

PCA9500 read operations are initiated in an identical manner to write operations with the exception that the memory slave address R/W bit is set to '1'. There are three types of read operations: current address read, random read and sequential read.

### 7.4.2.1 Current address read

The PCA9500 contains an internal address counter that increments after each read or write access and as a result, if the last word accessed was at address 'n', then the address counter contains the address 'n + 1'.

When the PCA9500 receives its memory slave address with the R/W bit set to one it issues an acknowledge and uses the next eight clocks to transmit the data contained at the address stored in the address counter. The master ceases the transmission by issuing the STOP condition after the eighth bit. There is no ninth clock cycle for the acknowledge. See Figure 12.



### 7.4.2.2 Random read

The PCA9500's random read mode allows the address to be read from to be specified by the master. This is done by performing a dummy write to set the address counter to the location to be read. The master must perform a byte write to the address location to be read, but instead of transmitting the data after receiving the acknowledge from the PCA9500, the master re-issues the START condition and memory slave address with the R/W bit set to one. The PCA9500 will then transmit an acknowledge and use the next eight clock cycles to transmit the data contained in the addressed location. The master ceases the transmission by issuing the STOP condition after the eighth bit, omitting the ninth clock cycle acknowledge.



### 7.4.2.3 Sequential read

The PCA9500 sequential read is an extension of either the current address read or random read. If the master does not issue a STOP condition after it has received the eighth data bit, but instead issues an acknowledge, the PCA9500 will increment the address counter and use the next eight cycles to transmit the data from that location. The master can continue this process to read the contents of the entire memory. Upon reaching address 255 the counter will return to address 0 and continue transmitting data until a STOP condition is received. The master ceases the transmission by issuing the STOP condition after the eighth bit, omitting the ninth clock cycle acknowledge.



### 8. Characteristics of the l<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

### 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 15).



### 8.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 16).



### 8.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 17).



### 8.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold time must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



## 9. Application design-in information

A central processor/controller typically located on the system main board can use the 400 kHz I<sup>2</sup>C-bus/SMBus to poll the PCA9500 devices located on the system cards for status or version control type of information. The PCA9500 may be programmed at manufacturing to store information regarding board build, firmware version, manufacturer identification, configuration option data, and so on. Alternately, these devices can be used as convenient interface for board configuration, thereby utilizing the I<sup>2</sup>C-bus/SMBus as an intra-system communication bus.





## 10. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                    | Conditions | Min          | Max  | Unit |
|------------------|------------------------------|------------|--------------|------|------|
| V <sub>DD</sub>  | supply voltage               |            | -0.5         | +4.0 | V    |
| VI               | input voltage                |            | $V_{SS}-0.5$ | 5.5  | V    |
| l <sub>l</sub>   | input current                |            | -20          | +20  | mA   |
| I <sub>O</sub>   | output current               |            | -25          | +25  | mA   |
| I <sub>DD</sub>  | supply current               |            | -100         | +100 | mA   |
| I <sub>SS</sub>  | ground supply current        |            | -100         | +100 | mA   |
| P <sub>tot</sub> | total power dissipation      |            | -            | 400  | mW   |
| P/out            | power dissipation per output |            | -            | 100  | mW   |
| T <sub>stg</sub> | storage temperature          |            | -65          | +150 | °C   |
| T <sub>amb</sub> | ambient temperature          | operating  | -40          | +85  | °C   |

### 11. Static characteristics

### Table 5. Static characteristics

| Symbol                | Parameter                               | Conditions                                |     | Min                | Тур | Max                 | Unit |
|-----------------------|-----------------------------------------|-------------------------------------------|-----|--------------------|-----|---------------------|------|
| Supply                |                                         | · · ·                                     |     |                    |     |                     |      |
| V <sub>DD</sub>       | supply voltage                          |                                           |     | 2.5                | 3.3 | 3.6                 | V    |
| I <sub>DDQ</sub>      | standby current                         | A0, A1, A2, WC = HIGH                     |     | -                  | -   | 60                  | μA   |
| I <sub>DD1</sub>      | supply current read                     |                                           |     | -                  | -   | 1                   | mA   |
| I <sub>DD2</sub>      | supply current write                    |                                           |     | -                  | -   | 2                   | mA   |
| V <sub>POR</sub>      | power-on reset voltage                  |                                           |     | -                  | -   | 2.4                 | V    |
| Input SC              | L; input/output SDA                     |                                           |     |                    |     |                     |      |
| V <sub>IL</sub>       | LOW-level input voltage                 |                                           |     | -0.5               | -   | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                |                                           |     | $0.7V_{DD}$        | -   | 5.5                 | V    |
| I <sub>OL</sub>       | LOW-level output current                | V <sub>OL</sub> = 0.4 V                   |     | 3                  | -   | -                   | mA   |
| ILI                   | input leakage current                   | $V_{I} = V_{DD} \text{ or } V_{SS}$       |     | -1                 | -   | +1                  | μA   |
| Ci                    | input capacitance                       | $V_{I} = V_{SS}$                          |     | -                  | -   | 7                   | pF   |
| I/O expan             | der port                                |                                           |     |                    |     |                     |      |
| V <sub>IL</sub>       | LOW-level input voltage                 |                                           |     | -0.5               | -   | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                |                                           |     | $0.7V_{DD}$        | -   | 5.5                 | V    |
| I <sub>IHL(max)</sub> | input current through protection diodes |                                           |     | -400               | -   | +400                | μA   |
| I <sub>OL</sub>       | LOW-level output current                | V <sub>OL</sub> = 1 V                     | [1] | 10                 | 25  | -                   | mA   |
| I <sub>OH</sub>       | HIGH-level output current               | $V_{OH} = V_{SS}$                         |     | 30                 | 100 | 300                 | μA   |
| I <sub>OHt</sub>      | transient pull-up current               |                                           |     | -                  | 2   | -                   | mA   |
| Ci                    | input capacitance                       |                                           |     | -                  | -   | 10                  | pF   |
| Co                    | output capacitance                      |                                           |     | -                  | -   | 10                  | pF   |
| Address               | inputs A0, A1, A2; WC input             |                                           |     |                    |     |                     |      |
| V <sub>IL</sub>       | LOW-level input voltage                 |                                           |     | -0.5               | -   | +0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                |                                           |     | 0.7V <sub>DD</sub> | -   | 5.5                 | V    |
| ILI                   | input leakage current                   | $V_I = V_{DD}$                            |     | -1                 | -   | +1                  | μA   |
|                       |                                         | pull-up; V <sub>I</sub> = V <sub>SS</sub> |     | 10                 | 25  | 100                 | μA   |

[1] Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.

**PCA9500** 



**Remark:** Rapid fall-off in V<sub>OH</sub> at current inception is due to a diode that provides 5 V overvoltage protection for the GPIO I/O pins. When the GPIO I/O are being used as inputs, the internal current source V<sub>OH</sub> should be evaluated to determine if external pull-up resistors are required to provide sufficient V<sub>IH</sub> threshold noise margin.

**Product data sheet** 

## 12. Dynamic characteristics

| Symbol                   | Parameter                                                            | Conditions               |     | Min | Тур | Max | Unit |
|--------------------------|----------------------------------------------------------------------|--------------------------|-----|-----|-----|-----|------|
| I <sup>2</sup> C-bus tin | ning <sup>[1]</sup> (see <u>Figure 22</u> )                          | 1                        |     |     |     |     |      |
| f <sub>SCL</sub>         | SCL clock frequency                                                  |                          |     | -   | -   | 400 | kHz  |
| t <sub>SP</sub>          | pulse width of spikes that must be<br>suppressed by the input filter |                          |     | -   | -   | 50  | ns   |
| t <sub>BUF</sub>         | bus free time between a STOP and START condition                     |                          |     | 1.3 | -   | -   | μS   |
| t <sub>SU;STA</sub>      | set-up time for a repeated START condition                           |                          |     | 0.6 | -   | -   | μS   |
| t <sub>HD;STA</sub>      | hold time (repeated) START condition                                 |                          |     | 0.6 | -   | -   | μS   |
| t <sub>r</sub>           | rise time of both SDA and SCL signals                                |                          |     | -   | -   | 0.3 | μS   |
| t <sub>f</sub>           | fall time of both SDA and SCL signals                                |                          |     | -   | -   | 0.3 | μs   |
| t <sub>SU;DAT</sub>      | data set-up time                                                     |                          |     | 250 | -   | -   | ns   |
| t <sub>HD;DAT</sub>      | data hold time                                                       |                          |     | 0   | -   | -   | ns   |
| t <sub>VD;DAT</sub>      | data valid time                                                      | SCL LOW to data output   |     | -   | -   | 1.0 | μs   |
| t <sub>SU;STO</sub>      | set-up time for STOP condition                                       |                          |     | 0.6 | -   | -   | μS   |
| Port timing              | ]                                                                    |                          |     |     |     |     |      |
| t <sub>v(Q)</sub>        | data output valid time                                               | $C_L \le 100 \ pF$       |     | -   | -   | 4   | μS   |
| t <sub>su(D)</sub>       | data input set-up time                                               | $C_L \le 100 \text{ pF}$ |     | 0   | -   | -   | μs   |
| t <sub>h(D)</sub>        | data input hold time                                                 | $C_L \leq 100 \ pF$      |     | 4   | -   | -   | μs   |
| Power-up                 | liming                                                               |                          |     |     |     |     | ·    |
| t <sub>pu(R)</sub>       | read power-up time                                                   |                          | [2] | -   | -   | 1   | ms   |
| t <sub>pu(W)</sub>       | write power-up time                                                  |                          | [2] | -   | -   | 5   | ms   |
| Write cycle              | e limits (see <u>Figure 23</u> )                                     |                          |     |     |     |     |      |
| T <sub>cy(W)</sub>       | write cycle time                                                     |                          | [3] | -   | 5   | 10  | ms   |

[1] All the timing values are valid within the operating supply voltage and ambient temperature range and refer to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub>.

 $t_{pu(R)}$  and  $t_{pu(W)}$  are the delays required from the time  $V_{DD}$  is stable until the specified operation can be initiated. These parameters are [2] guaranteed by design.

[3]  $T_{cy(W)}$  is the maximum time that the device requires to perform the internal write operation.

#### Non-volatile storage specifications Table 7.

| Parameter                          | Specification          |
|------------------------------------|------------------------|
| memory cell data retention         | 10 years minimum       |
| number of memory cell write cycles | 100,000 cycles minimum |





### 13. Package outline



#### Fig 24. Package outline SOT162-1 (SO16)

**PCA9500** 



#### Fig 25. Package outline SOT403-1 (TSSOP16)



#### HVQFN16: plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body 4 x 4 x 0.85 mm

Fig 26. Package outline SOT629-1 (HVQFN16)

### 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 27) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

| Table 8. | SnPb eutectic | process (fi | rom J | -STD-020C) | ) |
|----------|---------------|-------------|-------|------------|---|
|----------|---------------|-------------|-------|------------|---|

| Package thickness (mm) | Package reflow temperature (°C) |              |  |  |
|------------------------|---------------------------------|--------------|--|--|
|                        | Volume (mm <sup>3</sup> )       |              |  |  |
|                        | < 350                           | ≥ <b>350</b> |  |  |
| < 2.5                  | 235                             | 220          |  |  |
| ≥ 2.5                  | 220                             | 220          |  |  |

#### Table 9. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|--|
|                        |                                                              |             |        |  |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 27.



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

### **15. Abbreviations**

| Table 10. Abbre      | viations                                            |
|----------------------|-----------------------------------------------------|
| Acronym              | Description                                         |
| ASIC                 | Application Specific Integrated Circuit             |
| CBT                  | Cross-Bar Technology                                |
| CDM                  | Charged-Device Model                                |
| CPU                  | Central Processing Unit                             |
| EEPROM               | Electrically Erasable Programmable Read-Only Memory |
| ESD                  | ElectroStatic Discharge                             |
| FF                   | Flip-Flop                                           |
| GPIO                 | General Purpose Input/Output                        |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus                        |
| I/O                  | Input/Output                                        |
| HBM                  | Human Body Model                                    |
| LED                  | Light-Emitting Diode                                |
| MM                   | Machine Model                                       |
| SMBus                | System Management Bus                               |

#### . . .... .... .....