

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# PCA9554B; PCA9554C

Low-voltage 8-bit  $I^2C$ -bus and SMBus low power I/O port with interrupt, weak pull-up

Rev. 2 — 4 August 2015

**Product data sheet** 

### 1. General description

The PCA9554B and PCA9554C are low-voltage 8-bit General Purpose Input/Output (GPIO) expanders with interrupt and weak pull-up resistors for I<sup>2</sup>C-bus/SMBus applications. The only difference between the PCA9554B and PCA9554C is their I<sup>2</sup>C fixed address allowing a larger number of the same device on the I<sup>2</sup>C-bus with no chance of address conflict. NXP I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum, for example, in ACPI power switches, sensors, push buttons, LEDs, fan control, etc.

In addition to providing a flexible set of GPIOs, the wide  $V_{DD}$  range of 1.65 V to 5.5 V allow the PCA9554B/PCA9554C to interface with next-generation microprocessors and microcontrollers where supply levels are dropping down to conserve power.

The PCA9554B/PCA9554C contain a register set of 8-bit Configuration, Input, Output, and Polarity Inversion registers.

The PCA9554B is a pin-to-pin replacement for the PCA9554, while the PCA9554C replaces the PCA9554A. Both of these devices replace other industry-standard part numbers. More fully-featured parts PCAL9554B and PCAL9554C are also available with Agile I/O features. See the respective data sheet for more details.

The PCA9554B/PCA9554C open-drain interrupt (INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed.

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C-bus. Thus, the PCA9554B/PCA9554C can remain a simple slave device.

The device outputs have 25 mA sink capabilities for directly driving LEDs while consuming low device current.

The power-on reset sets the registers to their default values and initializes the device state machine.

All input/output pins have weak pull-up resistors connected to them to eliminate external components.

Three hardware pins (A0, A1, A2) select the fixed I<sup>2</sup>C-bus address and allow up to eight devices to share the same I<sup>2</sup>C-bus/SMBus. The PCA9554B and PCA9554C differ only in their base I<sup>2</sup>C-bus addresses permitting a total of 16 devices on the I<sup>2</sup>C-bus, minimizing the chance for address conflict, even in the most complex system.



#### 2. Features and benefits

- I<sup>2</sup>C-bus to parallel port expander
- Operating power supply voltage range of 1.65 V to 5.5 V
- Low standby current consumption:
  - 1.5 μA (typical at 5 V V<sub>DD</sub>)
  - 1.0 μA (typical at 3.3 V V<sub>DD</sub>)
- Schmitt-trigger action allows slow input transition and better switching noise immunity at the SCL and SDA inputs
  - $\bullet$  V<sub>hvs</sub> = 0.10 × V<sub>DD</sub> (typical)
- 5 V tolerant I/Os
- Open-drain active LOW interrupt output (INT)
- 400 kHz Fast-mode I<sup>2</sup>C-bus
- Input/output configuration register
- Polarity inversion register
- Internal power-on reset
- Power-up with all channels configured as inputs with weak pull-up resistors
- No glitch on power-up
- Latched outputs with 25 mA drive maximum capability for directly driving LEDs
- Latch-up performance exceeds 100 mA per JESD78, Class II
- ESD protection exceeds JESD22
  - ◆ 2000 V Human Body Model (A114-A)
  - ◆ 1000 V Charged-Device Model (C101)
- Packages offered: TSSOP16 and HVQFN16

## 3. Ordering information

Table 1. Ordering information

| Type number | Topside | Package |                                                                                                                  |          |  |  |  |  |  |
|-------------|---------|---------|------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | mark    | Name    | Description                                                                                                      | Version  |  |  |  |  |  |
| PCA9554BBS  | P4B     | HVQFN16 | plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body 3 $\times$ 3 $\times$ 0.85 mm | SOT758-1 |  |  |  |  |  |
| PCA9554BPW  | PA9554B | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                           | SOT403-1 |  |  |  |  |  |
| PCA9554CBS  | P4C     | HVQFN16 | plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body 3 $\times$ 3 $\times$ 0.85 mm | SOT758-1 |  |  |  |  |  |
| PCA9554CPW  | PA9554C | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                           | SOT403-1 |  |  |  |  |  |

#### 3.1 Ordering options

Table 2. Ordering options

|             | <u> </u>              |         |                                    |                        |                                                                     |
|-------------|-----------------------|---------|------------------------------------|------------------------|---------------------------------------------------------------------|
| Type number | Orderable part number | Package | Packing method                     | Minimum order quantity | Temperature range                                                   |
| PCA9554BBS  | PCA9554BBSHP          | HVQFN16 | Reel pack, SMD,<br>13-inch, Turned | 6000                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |
| PCA9554BPW  | PCA9554BPWJ           | TSSOP16 | Reel pack, SMD,<br>13-inch         | 2500                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |
| PCA9554CBS  | PCA9554CBSHP          | HVQFN16 | Reel pack, SMD,<br>13-inch, Turned | 6000                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |
| PCA9554CPW  | PCA9554CPWJ           | TSSOP16 | Reel pack, SMD,<br>13-inch         | 2500                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |

## 4. Block diagram



## 5. Pinning information

#### 5.1 Pinning



#### 5.2 Pin description

Table 3. Pin description

| Symbol   | Pin     |              | Description                   |
|----------|---------|--------------|-------------------------------|
|          | TSSOP16 | HVQFN16      |                               |
| A0       | 1       | 15           | address input 0               |
| A1       | 2       | 16           | address input 1               |
| A2       | 3       | 1            | address input 2               |
| P0[1]    | 4       | 2            | Port P input/output 0         |
| P1[1]    | 5       | 3            | Port P input/output 1         |
| P2[1]    | 6       | 4            | Port P input/output 2         |
| P3[1]    | 7       | 5            | Port P input/output 3         |
| $V_{SS}$ | 8       | 6 <u>[2]</u> | supply ground                 |
| P4[1]    | 9       | 7            | Port P input/output 4         |
| P5[1]    | 10      | 8            | Port P input/output 5         |
| P6[1]    | 11      | 9            | Port P input/output 6         |
| P7[1]    | 12      | 10           | Port P input/output 7         |
| ĪNT      | 13      | 11           | interrupt output (open-drain) |
| SCL      | 14      | 12           | serial clock line             |
| SDA      | 15      | 13           | serial data line              |
| $V_{DD}$ | 16      | 14           | supply voltage                |

<sup>[1]</sup> All I/O are configured as input at power-on.

<sup>[2]</sup> HVQFN16 package die supply ground is connected to both the V<sub>SS</sub> pin and the exposed center pad. The V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board-level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board, and for proper heat conduction through the board thermal vias need to be incorporated in the printed-circuit board in the thermal pad region.

### 6. Functional description

Refer to Figure 1 "Block diagram of PCA9554B; PCA9554C".

#### 6.1 Device address



A2, A1 and A0 are the hardware address package pins and are held to either HIGH (logic 1) or LOW (logic 0) to assign one of the eight possible slave addresses. The last bit of the slave address (R/W) defines the operation (read or write) to be performed. A HIGH (logic 1) selects a read operation, while a LOW (logic 0) selects a write operation.

#### 6.2 Pointer register and command byte

Following the successful acknowledgement of the address byte, the bus master sends a command byte, which is stored in the Pointer register in the PCA9554B/PCA9554C. The lower two bits of this data byte state the operation (read or write) and the internal registers (Input, Output, Polarity Inversion, or Configuration) that will be affected. This register is write only.



Table 4. Command byte

|    |    | Point | ter re | giste | r bits |    |    | Command byte  | Register           | Protocol        | Power-up     |  |
|----|----|-------|--------|-------|--------|----|----|---------------|--------------------|-----------------|--------------|--|
| B7 | B6 | B5    | B4     | В3    | B2     | B1 | В0 | (hexadecimal) |                    |                 | default      |  |
| 0  | 0  | 0     | 0      | 0     | 0      | 0  | 0  | 00h           | Input port         | read byte       | XXXX XXXX[1] |  |
| 0  | 0  | 0     | 0      | 0     | 0      | 0  | 1  | 01h           | Output port        | read/write byte | 1111 1111    |  |
| 0  | 0  | 0     | 0      | 0     | 0      | 1  | 0  | 02h           | Polarity Inversion | read/write byte | 0000 0000    |  |
| 0  | 0  | 0     | 0      | 0     | 0      | 1  | 1  | 03h           | Configuration      | read/write byte | 1111 1111    |  |

[1] Undefined.

#### 6.3 Interface definition

Table 5. Interface definition

| Byte                                           | Bit     |    |    |    |    |    |    |         |  |
|------------------------------------------------|---------|----|----|----|----|----|----|---------|--|
|                                                | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |
| PCA9554B<br>I <sup>2</sup> C-bus slave address | L       | Н  | L  | L  | A2 | A1 | A0 | R/W     |  |
| PCA9554C<br>I <sup>2</sup> C-bus slave address | L       | Н  | Н  | Н  | A2 | A1 | A0 | R/W     |  |
| I/O data bus                                   | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |  |

#### 6.4 Register descriptions

#### 6.4.1 Input port register (00h)

The Input port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. The Input port register is read only; writes to this register have no effect. The default value 'X' is determined by the externally applied logic level. An Input port register read operation is performed as described in Section 7.2 "Read commands".

Table 6. Input port register (address 00h)

| Bit     | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|----|----|----|----|----|----|----|----|
| Symbol  | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
| Default | Х  | Х  | X  | Х  | Х  | Х  | Х  | Х  |

#### 6.4.2 Output port register (01h)

The Output port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in these registers have no effect on pins defined as inputs. In turn, reads from this register reflect the value that was written to this register, **not** the actual pin value.

Table 7. Output port register (address 01h)

| Bit     | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|----|----|----|----|----|----|----|----|
| Symbol  | 07 | O6 | O5 | O4 | О3 | O2 | O1 | O0 |
| Default | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

#### 6.4.3 Polarity inversion register (02h)

The Polarity inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with '1'), the corresponding port pin's polarity is inverted. If a bit in this register is cleared (written with a '0'), the corresponding port pin's original polarity is retained.

Table 8. Polarity inversion register (address 02h)

| Bit     | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|----|----|----|----|----|----|----|----|
| Symbol  | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

#### 6.4.4 Configuration register (03h)

The Configuration register (register 3) configures the direction of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as a high-impedance input. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output.

Table 9. Configuration register (address 03h)

| Bit     | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|----|----|----|----|----|----|----|----|
| Symbol  | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
| Default | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

#### 6.5 I/O port

When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high-impedance input. The input voltage may be raised above  $V_{DD}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the Output port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{DD}$  or  $V_{SS}$ . The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.



#### 6.6 Power-on reset

When power (from 0 V) is applied to  $V_{DD}$ , an internal power-on reset holds the PCA9554B/PCA9554C in a reset condition until  $V_{DD}$  has reached  $V_{POR}$ . At that time, the reset condition is released and the PCA9554B/PCA9554C registers and I²C-bus/SMBus state machine initialize to their default states. After that,  $V_{DD}$  must be lowered to below  $V_{PORF}$  and back up to the operating voltage for a power-reset cycle. See Section 8.2 "Power-on reset requirements".

## 6.7 Interrupt output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the Input mode. After time  $t_{v(INT)}$ , the signal INT is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting or when data is read from the port that generated the interrupt (see Figure 10). Resetting occurs in the Read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the reset of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as  $\overline{INT}$ .

A pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input port register.

The  $\overline{\text{INT}}$  output has an open-drain structure and requires a pull-up resistor to  $V_{DD}$ .  $\overline{\text{INT}}$  should be connected to the voltage source of the device that requires the interrupt information. When using the input latch feature, the input pin state is latched. The interrupt is reset only when data is read from the port that generated the interrupt. The reset occurs in the Read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal.

#### 7. Bus transactions

The PCA9554B/PCA9554C is an I<sup>2</sup>C-bus slave device. Data is exchanged between the master and PCA9554B/PCA9554C through write and read commands using I<sup>2</sup>C-bus. The two communication lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 7.1 Write commands

Data is transmitted to the PCA9554B/PCA9554C by sending the device address and setting the Least Significant Bit (LSB) to a logic 0 (see <u>Figure 4</u> for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. There is no limitation on the number of data bytes sent in one write transmission.





#### 7.2 Read commands

To read data from the PCA9554B/PCA9554C, the bus master must first send the PCA9554B/PCA9554C address with the least significant bit set to a logic 0 (see <u>Figure 4</u> for device address). The command byte is sent after the address and determines which register is to be accessed.

After a restart the device address is sent again, but this time the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9554B/PCA9554C (see Figure 9 and Figure 10).

Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limit on the number of data bytes received in one read transmission, but on the final byte received the bus master must not acknowledge the data.





Transfer of data can be stopped at any time by a STOP condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte has previously been programmed with 00h (read Input port register).

This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from P port (see Figure 9).

(1) PCA9554B address shown. Address for PCA9554C is 0111,A2,A1,A0.

Fig 10. Read Input port register

PCA9554B PCA9554C

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved.

## 8. Application design-in information



#### Fig 11. Typical application

### 8.1 Minimizing I<sub>DD</sub> when the I/Os are used to control LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{DD}$  through a resistor as shown in <u>Figure 11</u>. Since the LED acts as a diode, when the LED is off the I/O  $V_{I}$  is about 1.2 V less than  $V_{DD}$ . The supply current,  $I_{DD}$ , increases as  $V_{I}$  becomes lower than  $V_{DD}$ .

Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to  $V_{DD}$  when the LED is off. Figure 12 and Figure 13 show typical solutions to minimizing current consumption. Figure 12 shows a high value resistor in parallel with the LED. Figure 13 shows  $V_{DD}$  less than the LED supply voltage by at least 1.2 V. However, the PCA9554B/PCA9554C needs no external resistors due to the integrated 100 k $\Omega$  pull-up resistors.



#### 8.2 Power-on reset requirements

In the event of a glitch or data corruption, PCA9554B/PCA9554C can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 14 and Figure 15.



<u>Table 10</u> specifies the performance of the power-on reset feature for PCA9554B/PCA9554C for both types of power-on reset.

Table 10. Recommended supply sequencing and ramp rates

 $T_{amb}$  = 25 °C (unless otherwise noted). Not tested; specified by design.

| Symbol                 | Parameter                         | Condition                                                                      |     | Min | Тур | Max  | Unit |
|------------------------|-----------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|------|
| $(dV/dt)_f$            | fall rate of change of voltage    | Figure 14                                                                      |     | 0.1 | -   | 2000 | ms   |
| $(dV/dt)_r$            | rise rate of change of voltage    | Figure 14                                                                      |     | 0.1 | -   | 2000 | ms   |
| t <sub>d(rst)</sub>    | reset delay time                  | $\frac{\text{Figure 14}}{\text{V}_{\text{DD}}} \text{ drops to V}_{\text{SS}}$ |     | 1   | -   | -    | μS   |
|                        |                                   | Figure 15; re-ramp time when $V_{DD}$ drops to $V_{POR(min)} - 50 \text{ mV}$  |     | 1   | -   | -    | μS   |
| $\Delta V_{DD(gl)}$    | glitch supply voltage difference  | Figure 16                                                                      | [1] | -   | -   | 1.0  | V    |
| t <sub>w(gl)VDD</sub>  | supply voltage glitch pulse width | Figure 16                                                                      | [2] | -   | -   | 10   | μS   |
| V <sub>POR(trip)</sub> | power-on reset trip voltage       | falling V <sub>DD</sub>                                                        |     | 0.7 | -   | -    | V    |
|                        |                                   | rising V <sub>DD</sub>                                                         |     | -   | -   | 1.4  | ٧    |

- [1] Level that V<sub>DD</sub> can glitch down to with a ramp rate of 0.4 μs/V, but not cause a functional disruption when t<sub>w(gl)VDD</sub> < 1 μs.
- [2] Glitch width that will not cause a functional disruption when  $\Delta V_{DD(gl)} = 0.5 \times V_{DD}$ .

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(t_{W(gl)VDD})$  and glitch height  $(\Delta V_{DD(gl)})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 16 and Table 10 provide more information on how to measure these specifications.



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C-bus/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{DD}$  being lowered to or from 0 V. Figure 17 and Table 10 provide more details on this specification.



PCA9554B\_PCA9554C

#### 8.3 Device current consumption with internal pull-up resistors

The PCA9554B/PCA9554C integrates pull-up resistors to eliminate external components when pins are configured as inputs and pull-up resistors are required (for example, nothing is driving the inputs to the power supply rails). Since these pull-up resistors are internal to the device itself, they contribute to the current consumption of the device and must be considered in the overall system design.

The internal pull-up resistor is connected to  $V_{DD}$ , a current will flow from the  $V_{DD}$  pin through the resistor to ground when the pin is held LOW. This current will appear as additional  $I_{DD}$  upsetting any current consumption measurements.

The pull-up resistors are simple resistors and the current is linear with voltage. The resistance specification for these devices spans from 50 k $\Omega$  with a nominal 100 k $\Omega$  value. Any current flow through these resistors is additive by the number of pins held LOW and the current can be calculated by Ohm's law. See Figure 21 for a graph of supply current versus the number of pull-up resistors.

## 9. Limiting values

Table 11. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                     | Conditions                                |     | Min  | Max  | Unit |
|---------------------|-------------------------------|-------------------------------------------|-----|------|------|------|
| $V_{DD}$            | supply voltage                |                                           |     | -0.5 | +6.5 | V    |
| VI                  | input voltage                 |                                           | [1] | -0.5 | +6.5 | V    |
| Vo                  | output voltage                |                                           | [1] | -0.5 | +6.5 | V    |
| I <sub>IK</sub>     | input clamping current        | A0, A1, A2, SCL; V <sub>I</sub> < 0 V     |     | -    | ±20  | mA   |
| I <sub>OK</sub>     | output clamping current       | INT; V <sub>O</sub> < 0 V                 |     | -    | ±20  | mA   |
| I <sub>IOK</sub>    | input/output clamping current | P port; $V_O < 0 V$ or $V_O > V_{DD}$     |     | -    | ±20  | mA   |
|                     |                               | SDA; $V_O < 0 \text{ V or } V_O > V_{DD}$ |     | -    | ±20  | mA   |
| I <sub>OL</sub>     | LOW-level output current      | continuous; I/O port                      |     | -    | 50   | mA   |
|                     |                               | continuous; SDA, INT                      |     | -    | 25   | mA   |
| I <sub>OH</sub>     | HIGH-level output current     | continuous; P port                        |     | -    | 25   | mA   |
| I <sub>DD</sub>     | supply current                |                                           |     | -    | 160  | mA   |
| I <sub>SS</sub>     | ground supply current         |                                           |     | -    | 200  | mA   |
| P <sub>tot</sub>    | total power dissipation       |                                           |     | -    | 200  | mW   |
| T <sub>stg</sub>    | storage temperature           |                                           |     | -65  | +150 | °C   |
| T <sub>j(max)</sub> | maximum junction temperature  |                                           |     | -    | 125  | °C   |

<sup>[1]</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 10. Recommended operating conditions

Table 12. Operating conditions

| Symbol           | Parameter                 | Conditions            | Min                 | Max                 | Unit |
|------------------|---------------------------|-----------------------|---------------------|---------------------|------|
| $V_{DD}$         | supply voltage            |                       | 1.65                | 5.5                 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage  | SCL, SDA              | $0.7 \times V_{DD}$ | 5.5                 | V    |
|                  |                           | A0, A1, A2, P port    | $0.7 \times V_{DD}$ | 5.5                 | V    |
| V <sub>IL</sub>  | LOW-level input voltage   | SCL, SDA              | -0.5                | $0.3 \times V_{DD}$ | V    |
|                  |                           | A0, A1, A2, P port    | -0.5                | $0.3 \times V_{DD}$ | V    |
| I <sub>OH</sub>  | HIGH-level output current | P port                | -                   | 10                  | mA   |
| I <sub>OL</sub>  | LOW-level output current  | P port                | -                   | 25                  | mA   |
| T <sub>amb</sub> | ambient temperature       | operating in free air | -40                 | +85                 | °C   |

#### 11. Thermal characteristics

Table 13. Thermal characteristics

| Symbol        | Parameter                                            | Conditions      |            | Max | Unit |
|---------------|------------------------------------------------------|-----------------|------------|-----|------|
| $Z_{th(j-a)}$ | transient thermal impedance from junction to ambient | HVQFN16 package |            | 53  | K/W  |
|               |                                                      | TSSOP16 package | <u>[1]</u> | 108 | K/W  |

<sup>[1]</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

PCA9554B\_PCA9554C

### 12. Static characteristics

#### Table 14. Static characteristics

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD}$  = 1.65 V to 5.5 V; unless otherwise specified.

| Symbol          | Parameter                 | Conditions                                                  |     | Min  | Typ[1] | Max  | Unit |
|-----------------|---------------------------|-------------------------------------------------------------|-----|------|--------|------|------|
| $V_{IK}$        | input clamping voltage    | I <sub>I</sub> = -18 mA                                     |     | -1.2 | -      | -    | V    |
| $V_{POR}$       | power-on reset voltage    | $V_I = V_{DD}$ or $V_{SS}$ ; $I_O = 0$ mA                   |     | -    | 1.1    | 1.4  | ٧    |
| I <sub>OL</sub> | LOW-level output current  | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 1.65 V to 5.5 V  |     |      | ·      |      |      |
|                 |                           | SDA                                                         |     | 3    | -      | -    | mA   |
|                 |                           | ĪNT                                                         |     | 3    | 15[2]  | -    | mA   |
|                 |                           | P port                                                      |     |      | ·      |      |      |
|                 |                           | V <sub>OL</sub> = 0.5 V; V <sub>DD</sub> = 1.65 V           | [3] | 8    | 10     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 1.65 V           | [3] | 10   | 13     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.5 V; V <sub>DD</sub> = 2.3 V            | [3] | 8    | 10     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 2.3 V            | [3] | 10   | 13     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.5 V; V <sub>DD</sub> = 3.0 V            | [3] | 8    | 14     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 3.0 V            | [3] | 10   | 19     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.5 V; V <sub>DD</sub> = 4.5 V            | [3] | 8    | 17     | -    | mA   |
|                 |                           | V <sub>OL</sub> = 0.7 V; V <sub>DD</sub> = 4.5 V            | [3] | 10   | 24     | -    | mA   |
| $V_{OH}$        | HIGH-level output voltage | P port                                                      |     |      |        |      | _    |
|                 |                           | $I_{OH} = -8 \text{ mA}; V_{DD} = 1.65 \text{ V}$           | [4] | 1.2  | -      | -    | V    |
|                 |                           | $I_{OH} = -10 \text{ mA}; V_{DD} = 1.65 \text{ V}$          | [4] | 1.1  | -      | -    | V    |
|                 |                           | $I_{OH} = -8 \text{ mA}; V_{DD} = 2.3 \text{ V}$            | [4] | 1.8  | -      | -    | V    |
|                 |                           | $I_{OH} = -10 \text{ mA}; V_{DD} = 2.3 \text{ V}$           | [4] | 1.7  | -      | -    | V    |
|                 |                           | $I_{OH} = -8 \text{ mA}; V_{DD} = 3.0 \text{ V}$            | [4] | 2.6  | -      | -    | V    |
|                 |                           | $I_{OH} = -10 \text{ mA}; V_{DD} = 3.0 \text{ V}$           | [4] | 2.5  | -      | -    | V    |
|                 |                           | $I_{OH} = -8 \text{ mA}; V_{DD} = 4.75 \text{ V}$           | [4] | 4.1  | -      | -    | V    |
|                 |                           | $I_{OH} = -10 \text{ mA}; V_{DD} = 4.75 \text{ V}$          | [4] | 4.0  | -      | -    | V    |
| I <sub>I</sub>  | input current             | V <sub>DD</sub> = 1.65 V to 5.5 V                           |     |      |        |      | _    |
|                 |                           | SCL, SDA; $V_I = V_{DD}$ or $V_{SS}$                        |     | -    | -      | 0.1  | μΑ   |
|                 |                           | A0, A1, A2; $V_I = V_{DD}$ or $V_{SS}$                      |     | -    | -      | ±1   | μΑ   |
| I <sub>IH</sub> | HIGH-level input current  | P port; $V_1 = V_{DD}$ ; $V_{DD} = 1.65 \text{ V}$ to 5.5 V |     | -    | -      | 1    | μΑ   |
| I <sub>IL</sub> | LOW-level input current   | P port; $V_I = V_{SS}$ ; $V_{DD} = 1.65 \text{ V}$ to 5.5 V |     | -    | -      | -100 | μΑ   |

Table 14. Static characteristics ... continued

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD}$  = 1.65 V to 5.5 V; unless otherwise specified.

| Symbol               | Parameter                           | Conditions                                                                                                                                                                                                                           | Min | Typ[1] | Max  | Unit |
|----------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------|
| I <sub>DD</sub>      | supply current                      | SDA, P port, A0, A1, A2;<br>$V_I$ on SCL, SDA = $V_{DD}$ or $V_{SS}$ ;<br>$V_I$ on P port and A0, A1, A2 = $V_{DD}$ ;<br>$I_O$ = 0 mA; I/O = inputs; f <sub>SCL</sub> = 400 kHz                                                      |     |        |      |      |
|                      |                                     | V <sub>DD</sub> = 3.6 V to 5.5 V                                                                                                                                                                                                     | -   | 10     | 25   | μΑ   |
|                      |                                     | V <sub>DD</sub> = 2.3 V to 3.6 V                                                                                                                                                                                                     | -   | 6.5    | 15   | μΑ   |
|                      |                                     | V <sub>DD</sub> = 1.65 V to 2.3 V                                                                                                                                                                                                    | -   | 4      | 9    | μΑ   |
|                      |                                     | SCL, SDA, P port, A0, A1, A2;<br>$V_I$ on SCL, SDA = $V_{DD}$ or $V_{SS}$ ;<br>$V_I$ on P port and A0, A1, A2 = $V_{DD}$ ;<br>$I_O$ = 0 mA; I/O = inputs; $f_{SCL}$ = 0 kHz                                                          |     |        |      |      |
|                      |                                     | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$                                                                                                                                                                                           | -   | 1.5    | 7    | μΑ   |
|                      |                                     | V <sub>DD</sub> = 2.3 V to 3.6 V                                                                                                                                                                                                     | -   | 1      | 3.2  | μΑ   |
|                      |                                     | V <sub>DD</sub> = 1.65 V to 2.3 V                                                                                                                                                                                                    | -   | 0.5    | 1.7  | μΑ   |
|                      |                                     | Active mode; P port, A0, A1, A2; $V_I$ on P port and A0, A1, A2 = $V_{DD}$ ; $I_O$ = 0 mA; $I/O$ = inputs; $f_{SCL}$ = 400 kHz, continuous register read                                                                             |     |        |      |      |
|                      |                                     | V <sub>DD</sub> = 3.6 V to 5.5 V                                                                                                                                                                                                     | -   | 60     | 125  | μΑ   |
|                      |                                     | V <sub>DD</sub> = 2.3 V to 3.6 V                                                                                                                                                                                                     | -   | 40     | 75   | μΑ   |
|                      |                                     | V <sub>DD</sub> = 1.65 V to 2.3 V                                                                                                                                                                                                    | -   | 20     | 45   | μΑ   |
|                      |                                     | with pull-ups;<br>P port, A0, A1, A2;<br>$V_I$ on SCL, SDA = $V_{DD}$ or $V_{SS}$ ;<br>$V_I$ on P port = $V_{SS}$ ;<br>$V_I$ on A0, A1, A2 = $V_{DD}$ or $V_{SS}$ ;<br>$I_O$ = 0 mA; I/O = inputs with pull-up;<br>$f_{SCL}$ = 0 kHz |     |        |      |      |
|                      |                                     | V <sub>DD</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                    | -   | 0.55   | 0.75 | mA   |
| Δl <sub>DD</sub>     | additional quiescent supply current | SCL, SDA; one input at $V_{DD}$ – 0.6 V, other inputs at $V_{DD}$ or $V_{SS}$ ; $V_{DD}$ = 1.65 V to 5.5 V                                                                                                                           | -   | -      | 25   | μА   |
|                      |                                     | P port, A0, A1, A2; one input at $V_{DD}$ – 0.6 V, other inputs at $V_{DD}$ or $V_{SS}$ ; $V_{DD}$ = 1.65 V to 5.5 V                                                                                                                 | -   | -      | 80   | μА   |
| Ci                   | input capacitance                   | $V_I = V_{DD}$ or $V_{SS}$ ; $V_{DD} = 1.65$ V to 5.5 V                                                                                                                                                                              | -   | 6      | 7    | рF   |
| C <sub>io</sub>      | input/output capacitance            | $V_{I/O} = V_{DD}$ or $V_{SS}$ ; $V_{DD} = 1.65 \text{ V}$ to 5.5 V                                                                                                                                                                  | -   | 7      | 8    | рF   |
|                      |                                     | $V_{I/O} = V_{DD}$ or $V_{SS}$ ; $V_{DD} = 1.65 \text{ V}$ to 5.5 V                                                                                                                                                                  | -   | 7.5    | 8.5  | pF   |
| R <sub>pu(int)</sub> | internal pull-up resistance         | input/output                                                                                                                                                                                                                         | 50  | 100    | 150  | kΩ   |

<sup>[1]</sup> For  $I_{DD}$ , all typical values are at nominal supply voltage (1.8 V, 2.5 V, 3.3 V, 3.6 V or 5 V  $V_{DD}$ ) and  $T_{amb}$  = 25 °C. Except for  $I_{DD}$ , the typical values are at  $V_{DD}$  = 3.3 V and  $T_{amb}$  = 25 °C.

<sup>[2]</sup> Typical value for  $T_{amb}$  = 25 °C.  $V_{OL}$  = 0.4 V and  $V_{DD}$  = 3.3 V. Typical value for  $V_{DD}$  < 2.5 V,  $V_{OL}$  = 0.6 V.

<sup>[3]</sup> Each I/O must be externally limited to a maximum of 25 mA and the device must be limited to a maximum current of 100 mA.

<sup>[4]</sup> The total current sourced by all I/Os must be limited to 85 mA.

## 12.1 Typical characteristics



Fig 18. Supply current versus ambient temperature



Fig 19. Standby supply current versus ambient temperature



Fig 20. Supply current versus supply voltage



Fig 21. Supply current versus number of I/O held LOW







c.  $V_{DD} = 2.5 \text{ V}$ 



e.  $V_{DD} = 5.0 \text{ V}$ 

Fig 22. I/O sink current versus LOW-level output voltage



b.  $V_{DD} = 1.8 \text{ V}$ 



d.  $V_{DD} = 3.3 \text{ V}$ 



f.  $V_{DD} = 5.5 V$ 





- (1)  $V_{DD} = 1.8 \text{ V}$ ;  $I_{sink} = 10 \text{ mA}$
- (2)  $V_{DD} = 5 \text{ V}; I_{sink} = 10 \text{ mA}$
- (3)  $V_{DD} = 1.8 \text{ V}; I_{sink} = 1 \text{ mA}$
- (4)  $V_{DD} = 5 \text{ V}; I_{sink} = 1 \text{ mA}$

Fig 24. LOW-level output voltage versus temperature



Fig 25. I/O high voltage versus temperature

## 13. Dynamic characteristics

Table 15. I<sup>2</sup>C-bus interface timing requirements

Over recommended operating free air temperature range, unless otherwise specified. See Figure 26.

| Symbol              | Parameter                                                         | Conditions                                     | Standar<br>I <sup>2</sup> C- | d-mode<br>bus | Fast-mode<br>I <sup>2</sup> C-bus       |     | Unit |
|---------------------|-------------------------------------------------------------------|------------------------------------------------|------------------------------|---------------|-----------------------------------------|-----|------|
|                     |                                                                   |                                                | Min                          | Max           | Min                                     | Max |      |
| f <sub>SCL</sub>    | SCL clock frequency                                               |                                                | 0                            | 100           | 0                                       | 400 | kHz  |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                      |                                                | 4                            | -             | 0.6                                     | -   | μS   |
| $t_{LOW}$           | LOW period of the SCL clock                                       |                                                | 4.7                          | -             | 1.3                                     | -   | μS   |
| t <sub>SP</sub>     | pulse width of spikes that must be suppressed by the input filter |                                                | 0                            | 50            | 0                                       | 50  | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                                  |                                                | 250                          | -             | 100                                     | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                                                    |                                                | 0                            | -             | 0                                       | -   | ns   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                             |                                                | -                            | 1000          | 20                                      | 300 | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                             |                                                | -                            | 300           | $20 \times \\ (V_{DD} / 5.5 \text{ V})$ | 300 | ns   |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                  |                                                | 4.7                          | -             | 1.3                                     | -   | μS   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                        |                                                | 4.7                          | -             | 0.6                                     | -   | μS   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                              |                                                | 4                            | -             | 0.6                                     | -   | μS   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                    |                                                | 4                            | -             | 0.6                                     | -   | μS   |
| t <sub>VD;DAT</sub> | data valid time                                                   | SCL LOW to SDA output valid                    | -                            | 3.45          | -                                       | 0.9 | μS   |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                       | ACK signal from<br>SCL LOW to SDA<br>(out) LOW | -                            | 3.45          | -                                       | 0.9 | μS   |

#### Table 16. Switching characteristics

Over recommended operating free air temperature range;  $C_L \le 100$  pF; unless otherwise specified. See <u>Figure 26</u>.

| Symbol                | Parameter              | Conditions         |     | Standard-mode I <sup>2</sup> C-bus |     | Fast-mode<br>I <sup>2</sup> C-bus |    |
|-----------------------|------------------------|--------------------|-----|------------------------------------|-----|-----------------------------------|----|
|                       |                        |                    | Min | Max                                | Min | Max                               |    |
| $t_{v(INT)}$          | valid time on pin INT  | from P port to INT | -   | 1                                  | -   | 1                                 | μS |
| t <sub>rst(INT)</sub> | reset time on pin INT  | from SCL to INT    | -   | 1                                  | -   | 1                                 | μS |
| $t_{v(Q)}$            | data output valid time | from SCL to P port | -   | 400                                | -   | 400                               | ns |
| t <sub>su(D)</sub>    | data input set-up time | from P port to SCL | 0   | -                                  | 0   | -                                 | ns |
| t <sub>h(D)</sub>     | data input hold time   | from P port to SCL | 300 | -                                  | 300 | -                                 | ns |

#### 14. Parameter measurement information



#### a. SDA load configuration



002aag952

#### b. Transaction format



#### c. Voltage waveforms

C<sub>L</sub> includes probe and jig capacitance.

All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0 = 50~\Omega$ ;  $t_r/t_f \leq 30~ns$ .

All parameters and waveforms are not applicable to all devices.

Byte 1 =  $I^2C$ -bus address; Byte 2, byte 3 = P port data.

(1) See Figure 9.

Fig 26. I<sup>2</sup>C-bus interface load circuit and voltage waveforms



Fig 27. Interrupt load circuit and voltage waveforms



#### a. P port load configuration



#### b. Write mode $(R/\overline{W} = 0)$



#### c. Read mode $(R/\overline{W} = 1)$

 $C_L$  includes probe and jig capacitance.

 $t_{v(Q)}$  is measured from 0.7  $\times$   $V_{DD}$  on SCL to 50 % I/O (Pn) output.

All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0$  = 50  $\Omega$ ;  $t_r/t_f \leq$  30 ns.

The outputs are measured one at a time, with one transition per measurement.

All parameters and waveforms are not applicable to all devices.

Fig 28. P port load circuit and voltage waveforms