Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **PCA9575** # 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt Rev. 4.2 — 16 April 2015 **Product data sheet** ## 1. General description The PCA9575 is a CMOS device that provides 16 bits of General Purpose parallel Input/Output (GPIO) expansion in low voltage processor and handheld battery powered mobile applications and was developed to enhance the NXP family of I<sup>2</sup>C-bus I/O expanders. The improvements include lower supply current, lower operating voltage of 1.1 V to 3.6 V, separate supply rails to allow voltage level translation anywhere between 1.1 V and 3.6 V, 400 kHz clock frequency, and smaller packaging. Any of the 16 I/O ports can be configured as an input or output independent of each other and default on start-up to inputs. I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum; for example in battery powered mobile applications and clamshell devices for interfacing to sensors, push buttons, keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection of a processor running at one voltage level to I/O devices operating at a different (usually higher) voltage level. PCA9575 has built-in level shifting feature that makes these devices extremely flexible in mixed signal environments where communication between incompatible I/Os is required. The core of PCA9575 can operate at a voltage as low as 1.1 V while each I/O bank can operate in the range 1.1 V to 3.6 V. Bus hold with programmable on-chip pull-up or pull-down feature for I/Os is also provided. The output stage consists of two banks each of 8-bit configuration registers, input registers, interrupt mask registers, output registers, bus-hold and pull-up/pull-down registers and polarity inversion registers. These registers allow the system master to program and configure 16 GPIOs through the I<sup>2</sup>C-bus. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read registers can be inverted with the Polarity Inversion register (active HIGH or active LOW operation). Either a bus-hold function or pull-up/pull-down feature can be selected by programming corresponding registers. The bus-hold provides a valid logic level when the I/O bus is not actively driven. When bus-hold feature is not selected, the I/O ports can be configured to have pull-up or pull-down by programming the pull-up/pull-down configuration register. An open-drain interrupt output pin (INT) allows monitoring of the input pins and is asserted each time a change occurs on an input port unless that port is masked (default = masked). A 'GPIO All Call' command allows programming multiple PCA9575s at the same time even if they have different individual I<sup>2</sup>C-bus addresses. This command allows optimal code programming when more than one device must be programmed with the same instruction or if all outputs must be turned on or off at the same time. The #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO internal Power-On Reset (POR) or hardware reset pin $(\overline{RESET})$ initializes the two banks of 8 I/Os as inputs, sets the registers to their default values and initializes the device state machine. The I/O banks are held in its default state when the logic supply $(V_{DD})$ is off. The PCA9575 is available in 24-pin TSSOP, 28-pin TSSOP and HWQFN24 packages, and is specified over the -40 °C to +85 °C industrial temperature range. The 28-pin package provides four address select pins, allowing up to 16 PCA9575 devices to be connected with 16 different addresses on the same I<sup>2</sup>C-bus. #### 2. Features and benefits - Separate supply rails for core logic and each of the two I/O banks provides voltage level shifting - 1.1 V to 3.6 V operation with level shifting feature - Very low standby current: < 2 μA</p> - 16 configurable I/O pins organized as 2 banks that default to inputs at power-up - Outputs: - ◆ Totem pole: 1 mA source and 3 mA sink - Independently programmable 100 k $\Omega$ pull-up or pull-down for each I/O pin - ◆ Open-drain active LOW interrupt (INT) output pin allows monitoring of logic level change of pins programmed as inputs - Inputs: - Programmable bus hold provides valid logic level when inputs are not actively driven - Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change or to prevent spurious interrupts default to mask at power-up - Polarity Inversion register allows inversion of the polarity of the I/O pins when read - 400 kHz I<sup>2</sup>C-bus serial interface - Compliant with I<sup>2</sup>C-bus Standard-mode (100 kHz) - Active LOW reset (RESET) input pin resets device to power-up default state - GPIO All Call address allows programming of more than one device at the same time with the same parameters - 16 programmable slave addresses using 4 address pins (28-pin TSSOP only) - −40 °C to +85 °C operation - ESD protection exceeds 6000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101 - Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA - Packages offered: TSSOP28, TSSOP24, HWQFN24 #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO # 3. Applications - Cell phones - Media players - Multi-voltage environments - Battery operated mobile gadgets - Motherboards - Servers - RAID systems - Industrial control - Medical equipment - PLCs - Gaming machines - Instrumentation and test measurement # 4. Ordering information Table 1. Ordering information | Type number | Topside | Package | Package | | | | | | |-------------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | marking | Name | Description | Version | | | | | | PCA9575PW2 | PA9575PW2 | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | SOT361-1 | | | | | | PCA9575PW1 | PA9575PW1 | TSSOP24 | plastic thin shrink small outline package; 24 leads; body width 4.4 mm | SOT355-1 | | | | | | PCA9575HF | 575F | HWQFN24 | plastic thermal enhanced very very thin quad flat package; no leads; 24 terminals; body 4 $\times$ 4 $\times$ 0.75 mm | SOT994-1 | | | | | ## 4.1 Ordering options Table 2. Ordering options | Type number | Orderable part number | Package | Packing method | Minimum<br>order<br>quantity | Temperature | |-------------|-----------------------|---------|-----------------------------------|------------------------------|---------------------------------------------------------------------| | PCA9575PW2 | PCA9575PW2,118 | TSSOP28 | Reel 13" Q1/T1 *Standard mark SMD | 2500 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | PCA9575PW1 | PCA9575PW1,118 | TSSOP24 | Reel 13" Q1/T1 *Standard mark SMD | 2500 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | PCA9575HF | PCA9575HF,118 | HWQFN24 | Reel 13" Q1/T1 *Standard mark SMD | 6000 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO # 5. Block diagram #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO # 6. Pinning information #### 6.1 Pinning #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO # 6.2 Pin description Table 3. Pin description | Symbol | Symbol Pin | | Туре | Description | | |-----------------|------------|---------|---------|--------------|-------------------------------------------| | | TSSOP28 | TSSOP24 | HWQFN24 | _ | | | A0 | 1 | - | - | I | address input 0 | | $V_{DD}$ | 2 | 1 | 22 | power supply | supply voltage | | RESET | 3 | 2 | 23 | I | active LOW reset input | | P0_0 | 4 | 3 | 24 | I/O | port 0 input/output 0 | | P0_1 | 5 | 4 | 1 | I/O | port 0 input/output 1 | | P0_2 | 6 | 5 | 2 | I/O | port 0 input/output 2 | | P0_3 | 7 | 6 | 3 | I/O | port 0 input/output 3 | | A1 | 8 | - | - | I | address input 1 | | $V_{DD(IO)0}$ | 9 | 7 | 4 | power supply | I/O supply voltage for bank 0 | | P0_4 | 10 | 8 | 5 | I/O | port 0 input/output 0 | | P0_5 | 11 | 9 | 6 | I/O | port 0 input/output 1 | | P0_6 | 12 | 10 | 7 | I/O | port 0 input/output 2 | | P0_7 | 13 | 11 | 8 | I/O | port 0 input/output 3 | | ĪNT | 14 | 12 | 9 | 0 | interrupt output (open-drain; active LOW) | | A2 | 15 | - | - | I | address input 2 | | V <sub>SS</sub> | 16 | 13 | 10[1] | ground | supply ground | | P1_7 | 17 | 14 | 11 | I/O | port 1 input/output 4 | | P1_6 | 18 | 15 | 12 | I/O | port 1 input/output 5 | | P1_5 | 19 | 16 | 13 | I/O | port 1 input/output 6 | | P1_4 | 20 | 17 | 14 | I/O | port 1 input/output 7 | | $V_{DD(IO)1}$ | 21 | 18 | 15 | power supply | I/O supply voltage for bank 1 | | A3 | 22 | - | - | I | address input 3 | | P1_3 | 23 | 19 | 16 | I/O | port 1 input/output 3 | | P1_2 | 24 | 20 | 17 | I/O | port 1 input/output 2 | | P1_1 | 25 | 21 | 18 | I/O | port 1 input/output 1 | | P1_0 | 26 | 22 | 19 | I/O | port 1 input/output 0 | | SDA | 27 | 23 | 20 | I/O | serial data line | | SCL | 28 | 24 | 21 | I | serial clock line | <sup>[1]</sup> HWQFN24 package die supply ground is connected to both V<sub>SS</sub> pin and exposed center pad. V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad must be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias must be incorporated in the PCB in the thermal pad region. 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO ## 7. Functional description #### **7.1** I/O ports The 16 I/O ports are organized as two banks of 8 ports each. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read register can be inverted with the Polarity Inversion register. Either a bus-hold function or pull-up/pull-down feature can be selected by programming corresponding registers. A bus-hold provides a valid logic level when the I/O bus is not actively driven. It consists of a pair of buffers, one being weak (low drive-strength), that latch the input at the last driven value. This prevents the input from floating while it is being driven by a 3-state output. Latching the last valid logic state of input prevents it from settling at a midpoint between $V_{\rm DD}$ and ground that in turn consumes power. An active bus driver can easily override the logic level set by the bus-keeper. When bus-hold feature is not selected, the I/O ports can be configured to have pull-up or pull-down by programming the pull-up/pull-down configuration register. #### 7.2 Device address Following a START condition, the bus master must send the address of the slave it is accessing and the operation it wants to perform (read or write). Address configuration for the device depends on the package type chosen. The device offered in a 24-pin package has a fixed slave address for the PCA9575 as shown in Figure 6. The last bit of the first byte defines the operation to be performed. When set to logic 1 a read is selected, while logic 0 selects a write operation. The slave address for the 28-pin version of the PCA9575 is shown in Figure 7. #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.3 Command register Following the successful acknowledgement of the slave address + $R/\overline{W}$ bit, the bus master sends a byte to the PCA9575, which is stored in the Command register. The lowest 4 bits are used as a pointer to determine which register is accessed. Only a Command register code with the 4 least significant bits equal to the 16 allowable values as defined in <u>Table 4 "Register summary"</u> is acknowledged. Reserved or undefined command codes are not acknowledged. At power-up, this register defaults to 00h, with the Al bit set to logic 0, and the lowest 4 bits set to logic 0. If the Auto-Increment flag is set (AI = 1), the 4 least significant bits of the Command register are automatically incremented after a read or write. This allows the user to program and/or read the 16 command registers (listed in $\underline{\text{Table 4}}$ ) sequentially. It will then roll over to register 00h after the last register is accessed and the selected registers are overwritten or re-read. If the Auto-Increment flag is cleared (AI = 0), the 4 least significant bits are not incremented after data is read or written, only one register will be repeatedly read or written. #### 7.4 Register definitions Table 4. Register summary | Register number | D3 | D2 | D1 | D0 | Name | Туре | Function | |-----------------|----|----|----|----|--------|------------|--------------------------------------------| | 00h | 0 | 0 | 0 | 0 | IN0 | read only | Input port 0 register | | 01h | 0 | 0 | 0 | 1 | IN1 | read only | Input port 1 register | | 02h | 0 | 0 | 1 | 0 | INVRT0 | read/write | Polarity inversion port 0 register | | 03h | 0 | 0 | 1 | 1 | INVRT1 | read/write | Polarity inversion port 1 register | | 04h | 0 | 1 | 0 | 0 | BKEN0 | read/write | Bus-hold enable 0 register | | 05h | 0 | 1 | 0 | 1 | BKEN1 | read/write | Bus-hold enable 1 register | | 06h | 0 | 1 | 1 | 0 | PUPD0 | read/write | Pull-up/pull-down selector port 0 register | | 07h | 0 | 1 | 1 | 1 | PUPD1 | read/write | Pull-up/pull-down selector port 1 register | | 08h | 1 | 0 | 0 | 0 | CFG0 | read/write | Configuration port 0 register | | 09h | 1 | 0 | 0 | 1 | CFG1 | read/write | Configuration port 1 register | | 0Ah | 1 | 0 | 1 | 0 | OUT0 | read/write | Output port 0 register | | 0Bh | 1 | 0 | 1 | 1 | OUT1 | read/write | Output port 1 register | | 0Ch | 1 | 1 | 0 | 0 | MSK0 | read/write | Interrupt mask port 0 register | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO Table 4. Register summary ...continued | Register number | D3 | D2 | D1 | D0 | Name | Туре | Function | |-----------------|----|----|----|----|-------|------------|----------------------------------| | 0Dh | 1 | 1 | 0 | 1 | MSK1 | read/write | Interrupt mask port 1 register | | 0Eh | 1 | 1 | 1 | 0 | INTS0 | read only | Interrupt status port 0 register | | 0Fh | 1 | 1 | 1 | 1 | INTS1 | read only | Interrupt status port 1 register | #### 7.5 Writing to port registers Data is transmitted to the PCA9575 by sending the device address and setting the least significant bit to logic 0 (see <u>Figure 6</u> or <u>Figure 7</u> for device address). The command byte is sent after the address and determines which register receives the data following the command byte. Each 8-bit register may be updated independently of the other registers. ### 7.6 Reading the port registers In order to read data from the PCA9575, the bus master must first send the PCA9575 address with the least significant bit set to a logic 0 (see <u>Figure 6</u> or <u>Figure 7</u> for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but this time, the least significant bit is set to logic 1. Data from the register defined by the command byte will then be sent by the PCA9575. Data is clocked into the register on the falling edge of the acknowledge clock pulse. After the first byte is read, additional bytes may be read using the auto-increment feature. #### 7.6.1 Register 0 - Input port 0 register This register is read-only. It reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. Writes to this register are acknowledged but have no effect. The default 'X' is determined by the externally applied logic level. Table 5. Register 0 - Input port 0 register (address 00h) bit description | Bit | Symbol | Access | Value | Description | |-----|--------|-----------|-------|----------------------------------------------| | 7 | IO0.7 | read only | Х | determined by externally applied logic level | | 6 | IO0.6 | read only | X | | | 5 | IO0.5 | read only | X | | | 4 | IO0.4 | read only | X | | | 3 | IO0.3 | read only | Х | | | 2 | IO0.2 | read only | Х | | | 1 | IO0.1 | read only | Х | | | 0 | IO0.0 | read only | Х | | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.2 Register 1 - Input port 1 register This register is read-only. It reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. Writes to this register are acknowledged but have no effect. The default 'X' is determined by the externally applied logic level. Table 6. Register 1 - Input port 1 register (address 01h) bit description | Bit | Symbol | Access | Value | Description | |-----|--------|-----------|-------|----------------------------------------------| | 7 | IO1.7 | read only | Х | determined by externally applied logic level | | 6 | IO1.6 | read only | X | | | 5 | IO1.5 | read only | X | | | 4 | IO1.4 | read only | X | | | 3 | IO1.3 | read only | X | | | 2 | IO1.2 | read only | X | | | 1 | IO1.1 | read only | X | | | 0 | IO1.0 | read only | Х | | #### 7.6.3 Register 2 - Polarity inversion port 0 register This register allows the user to invert the polarity of the Input port register data. If a bit in this register is set (written with '1'), the corresponding Input port data is inverted. If a bit in this register is cleared (written with a '0'), the Input port data polarity is retained. Table 7. Register 2 - Polarity Inversion port 0 register (address 02h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------------------------| | 7 | N0.7 | R/W | 0* | inverts polarity of Input port 0 register data | | 6 | N0.6 | R/W | 0* | 0 = Input port 0 register data retained (default value) | | 5 | N0.5 | R/W | 0* | 1 = Input port 0 register data inverted | | 4 | N0.4 | R/W | 0* | | | 3 | N0.3 | R/W | 0* | | | 2 | N0.2 | R/W | 0* | | | 1 | N0.1 | R/W | 0* | | | 0 | N0.0 | R/W | 0* | | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.4 Register 3 - Polarity inversion port 1 register This register allows the user to invert the polarity of the Input port register data. If a bit in this register is set (written with '1'), the corresponding Input port data is inverted. If a bit in this register is cleared (written with a '0'), the Input port data polarity is retained. Table 8. Register 3 - Polarity Inversion port 1 register (address 03h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------------------------| | 7 | N1.7 | R/W | 0* | inverts polarity of Input port 1 register data | | 6 | N1.6 | R/W | 0* | 0 = Input port 1 register data retained (default value) | | 5 | N1.5 | R/W | 0* | 1 = Input port 1 register data inverted | | 4 | N1.4 | R/W | 0* | | | 3 | N1.3 | R/W | 0* | | | 2 | N1.2 | R/W | 0* | | | 1 | N1.1 | R/W | 0* | | | 0 | N1.0 | R/W | 0* | | #### 7.6.5 Register 4 - Bus-hold/pull-up/pull-down enable 0 register Bit 0 of this register allows the user to enable/disable the bus-hold feature for the I/O pins. Setting the bit 0 to logic 1 enables bus-hold feature for the I/O bank 0. In this mode, the pull-up/pull-downs are disabled for I/O bank 0. Setting the bit 0 to logic 0 disables bus-hold feature. Bit 1 of this register allows the user to enable/disable pull-up/pull-downs on the I/O pins. Setting the bit 1 to logic 1 enables selection of pull-up/pull-down using Register 6. Setting the bit 1 to logic 0 disables pull-up/pull-downs on the I/O bank 0 pins and contents of Register 6 have no effect on the I/O. Table 9. Register 4 - Bus-hold/pull-up/pull-down enable 0 register (address 04h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------| | 7 | E0.7 | R/W | Χ | not used | | 6 | E0.6 | R/W | Χ | | | 5 | E0.5 | R/W | Χ | | | 4 | E0.4 | R/W | Χ | | | 3 | E0.3 | R/W | Χ | | | 2 | E0.2 | R/W | Χ | | | 1 | E0.1 | R/W | 0* | allows the user to enable/disable pull-up/pull-downs on the I/O bank 0 pins | | | | | | 0 = disables pull-up/pull-downs on the I/O bank 0 pins and contents of Register 6 have no effect on the I/O bank 0 (default value) | | | | | | 1 = enables selection of pull-up/pull-down using Register 6 | | 0 | E0.0 | R/W | 0* | allows user to enable/disable the bus-hold feature for the I/O bank 0 pins | | | | | | 0 = disables bus-hold feature (default value) | | | | | | 1 = enables bus-hold feature | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.6 Register 5 - Bus-hold/pull-up/pull-down enable 1 register Bit 0 of this register allows the user to enable/disable the bus-hold feature for the I/O pins. Setting the bit 0 to logic 1 enables bus-hold feature for the I/O bank 1. In this mode, the pull-up/pull-downs are disabled for I/O bank 1. Setting the bit 0 to logic 0 disables bus-hold feature. Bit 1 of this register allows the user to enable/disable pull-up/pull-downs on the I/O pins. Setting the bit 1 to logic 1 enables selection of pull-up/pull-down using Register 7. Setting the bit 1 to logic 0 disables pull-up/pull-downs on the I/O bank 1 pins and contents of Register 7 have no effect on the I/O. Table 10. Register 5 - Bus-hold/pull-up/pull-down enable 1 register (address 05h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------| | 7 | E1.7 | R/W | Χ | not used | | 6 | E1.6 | R/W | Х | | | 5 | E1.5 | R/W | Χ | | | 4 | E1.4 | R/W | Χ | | | 3 | E1.3 | R/W | Χ | | | 2 | E1.2 | R/W | Χ | | | 1 | E1.1 | R/W | 0* | allows the user to enable/disable pull-up/pull-downs on the I/O bank 1 pins | | | | | | 0 = disables pull-up/pull-downs on the I/O bank 1 pins and contents of Register 7 have no effect on the I/O bank 0 (default value) | | | | | | 1 = enables selection of pull-up/pull-down using Register 7 | | 0 | E1.0 | R/W | 0* | allows user to enable/disable the bus-hold feature for the I/O bank 1 pins | | | | | | 0 = disables bus-hold feature (default value) | | | | | | 1 = enables bus-hold feature | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.7 Register 6 - Pull-up/pull-down select port 0 register When bus-hold feature is not selected and bit 1 of Register 4 is set to logic 1, the I/O port 0 can be configured to have pull-up or pull-down by programming the pull-up/pull-down register. Setting a bit to logic 1 selects a 100 k $\Omega$ pull-up resistor for that I/O pin. Setting a bit to logic 0 selects a 100 k $\Omega$ pull-down resistor for that I/O pin. If the bus-hold feature is enabled, writing to this register has no effect on pull-up/pull-down selection. Table 11. Register 6 - Pull-up/pull-down select port 0 register (address 06h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|------------------------------------------------------------------------| | 7 | P0.7 | R/W | 1* | configures I/O port 0 pin to have pull-up or pull-down when | | 6 | P0.6 | R/W | 1* | bus-hold feature not selected and bit 1 of Register 4 is logic 1 | | 5 | P0.5 | R/W | 1* | 0 = selects a 100 kΩ pull-down resistor for that I/O pin | | 4 | P0.4 | R/W | 1* | 1 = selects a 100 kΩ pull-up resistor for that I/O pin (default value) | | 3 | P0.3 | R/W | 1* | - value) | | 2 | P0.2 | R/W | 1* | | | 1 | P0.1 | R/W | 1* | | | 0 | P0.0 | R/W | 1* | | #### 7.6.8 Register 7 - Pull-up/pull-down select port 1 register When bus-hold feature is not selected and bit 1 of Register 5 is set to logic 1, the I/O port 1 can be configured to have pull-up or pull-down by programming the pull-up/pull-down register. Setting a bit to logic 1 selects a 100 k $\Omega$ pull-up resistor for that I/O pin. Setting a bit to logic 0 selects a 100 k $\Omega$ pull-down resistor for that I/O pin. If the bus-hold feature is enabled, writing to this register has no effect on pull-up/pull-down selection. Table 12. Register 7 - Pull-up/pull-down select port 1 register (address 07h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|------------------------------------------------------------------------| | 7 | P1.7 | R/W | 1* | configures I/O port 1 pin to have pull-up or pull-down when | | 6 | P1.6 | R/W | 1* | bus-hold feature not selected and bit 1 of Register 5 is logic 1 | | 5 | P1.5 | R/W | 1* | 0 = selects a 100 kΩ pull-down resistor for that I/O pin | | 4 | P1.4 | R/W | 1* | 1 = selects a 100 kΩ pull-up resistor for that I/O pin (default value) | | 3 | P1.3 | R/W | 1* | · value) | | 2 | P1.2 | R/W | 1* | | | 1 | P1.1 | R/W | 1* | | | 0 | P1.0 | R/W | 1* | | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.9 Register 8 - Configuration port 0 register This register configures the direction of the I/O pins. If a bit in this register is set (written with logic 1), the corresponding port 0 pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared (written with logic 0), the corresponding port 0 pin is enabled as an output. At reset, the device ports are inputs. Table 13. Register 8 - Configuration port 0 register (address 08h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | | | |-----|--------|--------|-------|-------------------------------------------------|--|--| | 7 | C0.7 | R/W | 1* | configures the direction of the I/O pins | | | | 6 | C0.6 | R/W | 1* | 0 = corresponding port pin enabled as an output | | | | 5 | C0.5 | R/W | 1* | 1 = corresponding port pin configured as input | | | | 4 | C0.4 | R/W | 1* | (default value) | | | | 3 | C0.3 | R/W | 1* | | | | | 2 | C0.2 | R/W | 1* | | | | | 1 | C0.1 | R/W | 1* | | | | | 0 | C0.0 | R/W | 1* | | | | #### 7.6.10 Register 9 - Configuration port 1 register This register configures the direction of the I/O pins. If a bit in this register is set (written with logic 1), the corresponding port 1 pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared (written with logic 0), the corresponding port 1 pin is enabled as an output. At reset, the device ports are inputs. Table 14. Register 9 - Configuration port 1 register (address 09h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|-------------------------------------------------| | 7 | C1.7 | R/W | 1* | configures the direction of the I/O pins | | 6 | C1.6 | R/W | 1* | 0 = corresponding port pin enabled as an output | | 5 | C1.5 | R/W | 1* | 1 = corresponding port pin configured as input | | 4 | C1.4 | R/W | 1* | (default value) | | 3 | C1.3 | R/W | 1* | | | 2 | C1.2 | R/W | 1* | | | 1 | C1.1 | R/W | 1* | | | 0 | C1.0 | R/W | 1* | | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.11 Register 10 - Output port 0 register This register is an output-only port. It reflects the outgoing logic levels of the pins defined as outputs by Register 8. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, **not** the actual pin value. Table 15. Register 10 - Output port 0 register (address 0Ah) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------------------| | 7 | O0.7 | R/W | 0* | reflects outgoing logic levels of pins defined as | | 6 | O0.6 | R/W | 0* | outputs by Register 8 | | 5 | O0.5 | R/W | 0* | | | 4 | O0.4 | R/W | 0* | | | 3 | O0.3 | R/W | 0* | | | 2 | O0.2 | R/W | 0* | | | 1 | O0.1 | R/W | 0* | | | 0 | O0.0 | R/W | 0* | | ## 7.6.12 Register 11 - Output port 1 register This register is an output-only port. It reflects the outgoing logic levels of the pins defined as outputs by Register 9. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, **not** the actual pin value. Table 16. Register 11 - Output port 1 register (address 0Bh) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------------------| | 7 | O1.7 | R/W | 0* | reflects outgoing logic levels of pins defined as | | 6 | O1.6 | R/W | 0* | outputs by Register 9 | | 5 | O1.5 | R/W | 0* | | | 4 | O1.4 | R/W | 0* | | | 3 | O1.3 | R/W | 0* | | | 2 | O1.2 | R/W | 0* | | | 1 | O1.1 | R/W | 0* | | | 0 | O1.0 | R/W | 0* | | #### 16-bit I2C-bus and SMBus, level translating, low voltage GPIO #### 7.6.13 Register 12 - Interrupt mask port 0 register All the bits of Interrupt mask port 0 register are set to logic 1 upon power-on or software reset, thus disabling interrupts. Interrupts may be enabled by setting corresponding mask bits to logic 0. Table 17. Register 12 - Interrupt mask port 0 register (address 0Ch) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------| | 7 | M0.7 | R/W | 1* | enable or disable interrupts | | 6 | M0.6 | R/W | 1* | 0 = enable interrupt | | 5 | M0.5 | R/W | 1* | 1 = disable interrupt (default value) | | 4 | M0.4 | R/W | 1* | | | 3 | M0.3 | R/W | 1* | | | 2 | M0.2 | R/W | 1* | | | 1 | M0.1 | R/W | 1* | | | 0 | M0.0 | R/W | 1* | | #### 7.6.14 Register 13 - Interrupt mask port 1 register All the bits of Interrupt mask port 1 register are set to logic 1 upon power-on or software reset, thus disabling interrupts. Interrupts may be enabled by setting corresponding mask bits to logic 0. Table 18. Register 13 - Interrupt mask port 1 register (address 0Dh) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|---------------------------------------| | 7 | M1.7 | R/W | 1* | enable or disable interrupts | | 6 | M1.6 | R/W | 1* | 0 = enable interrupt | | 5 | M1.5 | R/W | 1* | 1 = disable interrupt (default value) | | 4 | M1.4 | R/W | 1* | | | 3 | M1.3 | R/W | 1* | | | 2 | M1.2 | R/W | 1* | | | 1 | M1.1 | R/W | 1* | | | 0 | M1.0 | R/W | 1* | | #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.6.15 Register 14 - Interrupt status port 0 register This register is read-only. It is used to identify the source of interrupt. **Remark:** If the interrupts are masked, this register returns all zeros. Table 19. Register 14 - Interrupt status port 0 register (address 0Eh) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|-----------|-------|--------------------------------| | 7 | S0.7 | read only | 0* | identifies source of interrupt | | 6 | S0.6 | read only | 0* | | | 5 | S0.5 | read only | 0* | _ | | 4 | S0.4 | read only | 0* | _ | | 3 | S0.3 | read only | 0* | _ | | 2 | S0.2 | read only | 0* | _ | | 1 | S0.1 | read only | 0* | _ | | 0 | S0.0 | read only | 0* | _ | #### 7.6.16 Register 15 - Interrupt status port 1 register This register is read-only. It is used to identify the source of interrupt. **Remark:** If the interrupts are masked, this register returns all zeros. Table 20. Register 15 - Interrupt status port 1 register (address 0Fh) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|-----------|-------|--------------------------------| | 7 | S1.7 | read only | 0* | identifies source of interrupt | | 6 | S1.6 | read only | 0* | | | 5 | S1.5 | read only | 0* | | | 4 | S1.4 | read only | 0* | | | 3 | S1.3 | read only | 0* | | | 2 | S1.2 | read only | 0* | | | 1 | S1.1 | read only | 0* | | | 0 | S1.0 | read only | 0* | | #### 7.7 Power-on reset When power is applied to $V_{DD}$ , an internal Power-On Reset (POR) holds the PCA9575 in a reset condition until $V_{DD}$ has reached $V_{POR}$ . At that point, the reset condition is released and the PCA9575 registers and state machine initialize to their default states. The power-on reset typically completes the reset and enables the part by the time the power supply is above $V_{POR}$ . However, when it is required to reset the part by lowering the power supply, it is necessary to lower it below 0.2 V. # 7.8 RESET input A reset can be accomplished by holding the $\overline{\text{RESET}}$ pin LOW for a minimum of $t_{\text{W(rst)}}$ . The PCA9575 registers and I<sup>2</sup>C-bus state machine are held in their default state until the RESET input is once again HIGH. #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 7.9 Software reset The Software Reset Call allows all the devices in the I<sup>2</sup>C-bus to be reset to the power-up state value through a specific formatted I<sup>2</sup>C-bus command. To be performed correctly, it implies that the I<sup>2</sup>C-bus is functional and that there is no device hanging the bus. The Software Reset sequence is defined as following: - 1. A START command is sent by the I<sup>2</sup>C-bus master. - 2. The reserved General Call I<sup>2</sup>C-bus address '0000 000' with the $R/\overline{W}$ bit set to 0 (write) is sent by the I<sup>2</sup>C-bus master. - 3. The PCA9575 device(s) acknowledge(s) after seeing the General Call address '0000 0000' (00h) only. If the R/W bit is set to logic 1 (read), no acknowledge is returned to the I<sup>2</sup>C-bus master. - 4. Once the General Call address has been sent and acknowledged, the master sends 1 byte. The value of the byte must be equal to 06h (1000 0011). The PCA9575 acknowledges this value only. If the byte is not equal to 06h, the PCA9575 does not acknowledge it. If more than 1 byte of data is sent, the PCA9575 does not acknowledge anymore. - 5. Once the right byte has been sent and correctly acknowledged, the master sends a STOP command to end the Software Reset sequence: the PCA9575 then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time. If the master sends a Repeated START instead, no reset is performed. The I<sup>2</sup>C-bus master must interpret a non-acknowledge from the PCA9575 (at any time) as a 'Software Reset Abort'. The PCA9575 does not initiate a software reset. # 7.10 Interrupt output (INT) The open-drain active LOW interrupt is activated when one of the port pins changes state and the port pin is configured as an input and the interrupt on it is not masked. The interrupt is deactivated when the port pin input returns to its previous state or the Input Port register is read. It is highly recommended to program the MSK register, and the CFG registers during the initialization sequence after power-up, since any change to them during Normal mode operation may cause undesirable interrupt events to happen. **Remark:** Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register. Only a Read of the Input Port register that contains the bit(s) image of the input(s) that generated the interrupt clears the interrupt condition. #### 7.11 Standby The PCA9575 goes into standby when the $I^2C$ -bus is idle. Standby supply current is lower than 2.0 $\mu A$ (typical). 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO ## 8. Characteristics of the I<sup>2</sup>C-bus The $I^2C$ -bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. #### 8.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as control signals (see Figure 9). #### 8.1.1 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 10). #### 8.2 System configuration A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 11). #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 8.3 Acknowledge The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of 8 bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold time must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 9. Bus transactions Data is transmitted to the PCA9575 registers using 'Write Byte' transfers (see <u>Figure 13</u> and <u>Figure 14</u>). Data is read from the PCA9575 registers using 'Read Byte' transfers (see <u>Figure 15</u> and Figure 16). (1) Slave address shown in this example is for the 24-pin version. Fig 14. Write to Polarity inversion, Bus-hold enable, Pull-up/pull-down select, Configuration, Interrupt mask and Interrupt status registers #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO #### 16-bit I2C-bus and SMBus, level translating, low voltage GPIO # 10. Application design-in information # 11. Limiting values #### Table 21. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|-------------------------------|------------|--------------|-----------|------| | $V_{DD}$ | supply voltage | | -0.5 | +4.0 | V | | $V_{\text{DD(IO)0}}$ | input/output supply voltage 0 | | $V_{SS}-0.5$ | 4.0 + 0.5 | V | | $V_{DD(IO)1}$ | input/output supply voltage 1 | | $V_{SS}-0.5$ | 4.0 + 0.5 | V | | I <sub>I/O</sub> | input/output current | | - | ±5 | mA | | I <sub>I</sub> | input current | | - | ±20 | mA | | I <sub>DD</sub> | supply current | | - | 90 | mA | | I <sub>SS</sub> | ground supply current | | - | 90 | mA | | P <sub>tot</sub> | total power dissipation | | - | 75 | mW | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | PCA9575 #### 16-bit I<sup>2</sup>C-bus and SMBus, level translating, low voltage GPIO ## 12. Static characteristics #### Table 22. Static characteristics $V_{DD} = 1.1 \text{ V to } 3.6 \text{ V}; V_{DD(IO)0} = 1.1 \text{ V to } 3.6 \text{ V}; V_{DD(IO)1} = 1.1 \text{ V to } 3.6 \text{ V}; V_{SS} = 0 \text{ V}; T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}; unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------------------------|------| | Supplies | | | | | | | | $V_{DD}$ | supply voltage | | 1.1 | - | 3.6 | V | | $V_{DD(IO)0}$ | input/output supply voltage 0 | | 1.1 | - | 3.6 + 0.5 | V | | $V_{DD(IO)1}$ | input/output supply voltage 1 | | 1.1 | - | 3.6 + 0.5 | V | | I <sub>DD</sub> | supply current | operating mode; $V_{DD} = 3.6 \text{ V}$ ; no load; $f_{SCL} = 100 \text{ kHz}$ ; I/O = inputs | - | 135 | 200 | μА | | I <sub>stbL</sub> | LOW-level standby current | Standby mode; $V_{DD} = 3.6 \text{ V}$ ; no load; $V_{I} = V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$ ; $I/O = \text{inputs}$ | - | 0.25 | 2 | μА | | I <sub>stbH</sub> | HIGH-level standby current | $\begin{aligned} &\text{Standby mode; } V_{DD} = 3.6 \text{ V; no load;} \\ &V_{I} = V_{DD(IO)0} = V_{DD(IO)1}; \\ &f_{SCL} = 0 \text{ kHz; } I/O = inputs \end{aligned}$ | - | 0.25 | 2 | μА | | V <sub>POR</sub> | power-on reset voltage | no load; $V_I = V_{DD}$ or $V_{SS}$ (rising $V_{DD}$ ) | - | 0.7 | 1.0 | V | | Input SC | L; input/output SDA | | | | | _ | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | 3.6 | V | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.2 V; V <sub>DD</sub> = 1.1 V | 1 | - | - | mA | | | | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 2.3 V | 3 | - | - | mA | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_{I} = V_{SS}$ | - | 6 | 10 | pF | | I/Os | | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD(IO)</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD(IO)</sub> | - | 3.6 | ٧ | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.2 \text{ V}; V_{DD(IO)0} = 1.1 \text{ V}; V_{DD(IO)1} = 1.1 \text{ V}$ | 1 | - | - | mA | | | | $V_{OL} = 0.5 \text{ V}; V_{DD(IO)0} = 3.6 \text{ V}; V_{DD(IO)1} = 3.6 \text{ V}$ | 2 | 3 | - | mA | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -1 \text{ mA}; V_{DD(IO)0} = 1.1 \text{ V};$<br>$V_{DD(IO)1} = 1.1 \text{ V}$ | 0.8 | - | - | V | | R <sub>pu(int)</sub> | internal pull-up resistance | | 50 | 100 | 150 | kΩ | | I <sub>LIH</sub> | HIGH-level input leakage current | $V_{DD(IO)0} = 3.6 \text{ V}; V_{DD(IO)1} = 3.6 \text{ V}; V_{I} = V_{DD(IO)0}; V_{I} = V_{DD(IO)1}$ | - | - | 1 | μА | | I <sub>H</sub> | holding current | $V_I = 0.3 \text{ V}; V_{DD(IO)0} = 1.1 \text{ V}; V_{DD(IO)1} = 1.1 \text{ V}; V_{DD} = 3.6 \text{ V}$ | 10 | - | - | μА | | | | $V_{I} = 0.8 \text{ V}; V_{DD(IO)0} = 1.1 \text{ V}; \\ V_{DD(IO)1} = 1.1 \text{ V}; V_{DD} = 3.6 \text{ V}$ | -10 | - | - | μА | | I <sub>LIL</sub> | LOW-level input leakage current | $V_{DD(IO)0} = 3.6 \text{ V}; V_{DD(IO)1} = 3.6 \text{ V}; V_{I} = V_{SS}$ | - | - | -1 | μА | | C <sub>i</sub> | input capacitance | | - | 3.7 | 5 | pF | | C <sub>o</sub> | output capacitance | | - | 3.7 | 5 | pF |