# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







#### 1. General description

The PCA9605 is a monolithic CMOS integrated circuit for bus buffering in applications including I<sup>2</sup>C-bus, SMBus, DDC, PMBus, and other systems based on similar principles.

The buffer extends the bus load limit by buffering both the SCL and SDA lines, allowing the maximum permissible bus capacitance on both sides of the buffer.

The PCA9605 includes a unidirectional buffer for the clock signal, and a bidirectional buffer for the data signal. Slave devices which employ clock stretching are therefore not supported.

In its most basic implementation, the buffer will allow an extended number of slave devices to be attached to one (or more) master devices. In this case, all master devices would be positioned on the Sxx\_IN side of the PCA9605.

The direction pin (DIR) further enhances this function by allowing the unidirectional clock signal to be reversed, thus allowing master devices on both sides of the buffer.

The enable (EN) function allows sections of the bus to be isolated. Individual parts of the system can be brought on-line successively. This means a controlled start-up using a diverse range of components, operating speeds and loads is easily achieved.

#### 2. Features and benefits

- Simple impedance isolating buffer for 2-wire buses
- 30 mA maximum static open-drain pull-down capability supports a wide range of bus standards
- Works with I<sup>2</sup>C-bus (Standard-mode, Fast-mode, Fast-mode Plus), SMBus (standard and high power mode), and PMBus
- Fast switching times allow operation in excess of 1 MHz
- Enable allows bus segments to be disconnected
- Hysteresis on inputs provides noise immunity
- Operating voltages from 2.7 V to 5.5 V
- Very low supply current
- Uncomplicated characteristics suitable for quick implementation in most common 2-wire bus applications



## 3. Applications

- Electronic signs and displays
- Lighting control (including architectural and stage lighting)
- Game consoles/boxes
- Gaming machine networks
- Building automation
- TV/projector/monitor interconnection (DDC)
- Power management systems
- Desktop and portable computers
- Security systems
- Interfacing standard 3 mA I<sup>2</sup>C-bus parts to a 30 mA Fm+ bus

## 4. Ordering information

#### Table 1.Ordering information

| Type number | Topside | Package | Package                                                             |          |  |  |  |
|-------------|---------|---------|---------------------------------------------------------------------|----------|--|--|--|
|             | mark    | Name    | Description                                                         | Version  |  |  |  |
| PCA9605D    | PCA9605 | SO8     | plastic small outline package; 8 leads; body width 3.9 mm           | SOT96-1  |  |  |  |
| PCA9605DP   | 9605    | TSSOP8  | plastic thin shrink small outline package; 8 leads; body width 3 mm | SOT505-1 |  |  |  |

#### 5. Block diagram



## 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

| SymbolPinDescriptionEN1enableSCL_OUT2clock buffer, slave sideSCL_IN3clock buffer, master sideV <sub>SS</sub> 4supply groundDIR5clock directionSDA_IN6data buffer, master side                | Table 2.        | Pin description |                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|---------------------------|
| EN1enableSCL_OUT2clock buffer, slave sideSCL_IN3clock buffer, master sideV <sub>SS</sub> 4supply groundDIR5clock directionSDA_IN6data buffer, master side                                    | Symbol          | Pin             | Description               |
| SCL_OUT2clock buffer, slave sideSCL_IN3clock buffer, master sideV <sub>SS</sub> 4supply groundDIR5clock directionSDA_IN6data buffer, master side                                             | EN              | 1               | enable                    |
| SCL_IN       3       clock buffer, master side         V <sub>SS</sub> 4       supply ground         DIR       5       clock direction         SDA_IN       6       data buffer, master side | SCL_OUT         | 2               | clock buffer, slave side  |
| V <sub>SS</sub> 4     supply ground       DIR     5     clock direction       SDA_IN     6     data buffer, master side                                                                      | SCL_IN          | 3               | clock buffer, master side |
| DIR     5     clock direction       SDA_IN     6     data buffer, master side                                                                                                                | V <sub>SS</sub> | 4               | supply ground             |
| SDA_IN 6 data buffer, master side                                                                                                                                                            | DIR             | 5               | clock direction           |
|                                                                                                                                                                                              | SDA_IN          | 6               | data buffer, master side  |
| SDA_OUT 7 data buffer, slave side                                                                                                                                                            | SDA_OUT         | 7               | data buffer, slave side   |
| V <sub>DD</sub> 8 positive supply                                                                                                                                                            | V <sub>DD</sub> | 8               | positive supply           |

## 7. Functional description

Refer to Figure 1 "Block diagram of PCA9605".

#### 7.1 V<sub>DD</sub>, V<sub>SS</sub> — supply pins

The power supply voltage for the PCA9605 may be any voltage in the range 2.7 V to 5.5 V. The IC supply must be common with the supply for the bus. Hysteresis on the ports is a percentage of the IC's power supply, hence noise margin considerations should be taken into account when selecting an operating voltage.

#### 7.2 SCL\_IN, SCL\_OUT — clock signal inputs/outputs

The clock signal buffer is unidirectional, although the direction may be reversed under control of the direction pin (DIR). In normal bus operations, for example the l<sup>2</sup>C-bus, the master device generates a unidirectional clock signal to the slave. For lowest cost, the PCA9605 combines unidirectional buffering of the clock signal with a bidirectional buffer for the data signal. Clock stretching is therefore not supported and slave devices that may require clock stretching must be accommodated by the master adopting an appropriate

clocking when communicating with them. The buffer includes hysteresis to ensure clean switching signals are output, especially with slow rise times on high capacitively loaded buses. Output ports are open-drain type and require external pull-up resistors.

#### 7.3 SDA IN, SDA OUT — data signal inputs/outputs

The data signal buffer is bidirectional. The port (SDA IN, SDA OUT) which first falls below the 'lock voltage' Vlock, will take control of the buffer direction and 'lock out' signals coming from the opposite side. As the 'input' signal continues to fall, it will then drive the 'output' side LOW. Again, hysteresis is applied to the buffer to minimize the effects of noise.

At some points during the communication, the data direction will reverse, e.g., when the slave transmits an acknowledge (ACK), or responds with its register contents. During these times, the controlling 'input' side will have to rise back above the 'unlock voltage' (Vunlock) before it releases the 'lock', which then allows the 'output' side to gain control, and pull (what was) the 'input' side LOW again. This will cause a 'pulse' on the 'input' side, which can be guite a long duration in high capacitance buses. However, this pulse will not interfere with the actual data transmission, as it should not occur during times of clock line transition (during normal I<sup>2</sup>C-bus and SMBus protocols), and thus data signal set-up time requirements are still met. Ports are open-drain type and require external pull-up resistors.

#### 7.4 Enable (EN) — activate buffer operations

The active HIGH enable input (EN) can be used to disable the buffer, for the purpose of isolating sections of the bus. The IC should only be disabled when the bus is idle. This prevents truncation of commands which may confuse other devices on the bus. Enable (EN) may also be used to progressively activate sections of the bus during system start-up. Bus sections slow to respond on power-up can be kept isolated from the main system to avoid interference and collisions. The pin must be externally driven to a valid state.

#### 7.5 Direction (DIR) — clock buffer direction control

The direction input (DIR) is used to change the signal direction of the SCL ports. When the DIR pin is logic LOW, the clock signal input is SCL IN and the buffered output is SCL OUT. When the DIR pin is logic HIGH, the clock signal input is SCL OUT and the buffered output is SCL IN. The pin must be externally driven to a valid state.

## 8. Limiting values

| Iable 3.<br>In accordar | Limiting values<br>ace with the Absolute Maxim | num Rating System (II | EC 60134).                |                |      |
|-------------------------|------------------------------------------------|-----------------------|---------------------------|----------------|------|
| Symbol                  | Parameter                                      | Conditions            | Min                       | Max            | Unit |
| V <sub>DD</sub>         | supply voltage                                 |                       | <u>[1]</u> –0.3           | +7             | V    |
| V <sub>n</sub>          | voltage on any other pin                       |                       | [1] V <sub>SS</sub> – 0.5 | $V_{DD} + 0.5$ | V    |
| I <sub>I/O</sub>        | input/output current                           | any pin               | -                         | 50             | mA   |
| P <sub>tot</sub>        | total power dissipation                        |                       | -                         | 300            | mW   |
| T <sub>stg</sub>        | storage temperature                            |                       | -55                       | +125           | °C   |
| T <sub>amb</sub>        | ambient temperature                            | operating             | -40                       | +85            | °C   |

[1] Voltages are specified with respect to pin 4 ( $V_{SS}$ ).

## 9. Characteristics

#### Table 4. Characteristics

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ ; voltages are specified with respect to ground (V<sub>SS</sub>);  $V_{DD} = 5.5 \text{ V}$  unless otherwise specified.

| Symbol               | Parameter                    | Conditions                                           |     | Min | Тур | Max            | Unit |
|----------------------|------------------------------|------------------------------------------------------|-----|-----|-----|----------------|------|
| Power sup            | Power supply                 |                                                      |     |     |     |                |      |
| V <sub>DD</sub>      | supply voltage               | operating                                            |     | 2.7 | -   | 5.5            | V    |
| I <sub>DD</sub>      | supply current               | quiescent; $V_{DD} = V_{I(EN)} = 5.5 \text{ V}$      |     | -   | -   | 1              | μA   |
|                      |                              | SCL_IN, SDA_IN = 800 kHz;<br>V <sub>DD</sub> = 5.5 V | [1] | -   | 170 | -              | μA   |
| Buffer port          | ts (SDA_IN, SCL_IN, SDA_OU   | T, SCL_OUT)                                          |     |     |     |                |      |
| V <sub>I2C-bus</sub> | I <sup>2</sup> C-bus voltage |                                                      |     | -   | -   | $V_{DD} + 0.3$ | V    |
| V <sub>IL</sub>      | LOW-level input voltage      | V <sub>DD</sub> = 2.7 V                              | [2] | -   | -   | 0.4            | V    |
|                      |                              | $V_{DD} = 5.5 V$                                     | [2] | -   | -   | 0.5            | V    |
| V <sub>IH</sub>      | HIGH-level input voltage     | $V_{DD} = 2.7 V$                                     | [2] | 1.2 | -   | -              | V    |
|                      |                              | V <sub>DD</sub> = 5.5 V                              | [2] | 2.0 | -   | -              | V    |
| V <sub>I(hys)</sub>  | hysteresis of input voltage  | V <sub>DD</sub> = 2.7 V                              | [2] | 80  | -   | -              | mV   |
|                      |                              | V <sub>DD</sub> = 5.5 V                              | [2] | 200 | -   | -              | mV   |
| ILI                  | input leakage current        | $V_{I2C-bus} = V_{DD} \text{ or } GND$               |     | -1  | -   | +1             | μA   |
| I <sub>O(sink)</sub> | output sink current          | LOW-level; $V_{I2C-bus} < V_{IL}$                    |     | 30  | -   | -              | mA   |
| V <sub>OL</sub>      | LOW-level output voltage     | I <sub>OL</sub> = 30 mA                              |     | -   | 80  | 300            | mV   |
|                      |                              | I <sub>OL</sub> = 100 μA                             |     | -   | 1   | -              | mV   |
| Pins SDA_            | IN, SDA_OUT                  |                                                      |     |     |     |                |      |
| Vlock                | direction lock voltage       | $V_{DD} = 2.7 V$                                     | [2] | -   | -   | 1.3            | V    |
|                      |                              | V <sub>DD</sub> = 5.5 V                              | [2] | -   | -   | 3.0            | V    |
| V <sub>unlock</sub>  | direction unlock voltage     | $V_{DD} = 2.7 V$                                     | [2] | 2.0 | -   | -              | V    |
|                      |                              | V <sub>DD</sub> = 5.5 V                              | [2] | 4.8 | -   | -              | V    |

5 of 22

Simple 2-wire bus buffer

| $I_{amb} = -4$         | 0 $C$ $10 + 05$ $C$ , voltages are sp | echied with respect to ground ( $v_{SS}$ ), | $v_{DD} = 5.5 v u$ | liess oliiei | wise specifie | <del>.</del> |
|------------------------|---------------------------------------|---------------------------------------------|--------------------|--------------|---------------|--------------|
| Symbol                 | Parameter                             | Conditions                                  | Min                | Тур          | Max           | Unit         |
| Enable (               | EN)                                   |                                             |                    |              |               |              |
| V <sub>th(en)</sub>    | enable threshold voltage              | EN active; $V_{DD} = 2.7 V$                 | 2.0                | -            | -             | V            |
|                        |                                       | EN active; $V_{DD} = 5.5 V$                 | 4.8                | -            | -             | V            |
| V <sub>th(dis)</sub>   | disable threshold voltage             | EN standby; $V_{DD} = 2.7 V$                | -                  | -            | 0.9           | V            |
|                        |                                       | EN standby; $V_{DD} = 5.5 V$                | -                  | -            | 2.1           | V            |
| V <sub>hys</sub>       | hysteresis voltage                    | $V_{DD} = 2.7 V$                            | 100                | -            | -             | mV           |
|                        |                                       | $V_{DD} = 5.5 V$                            | 200                | -            | -             | mV           |
| ILI                    | input leakage current                 | $V_{I(EN)} = V_{DD}$                        | -                  | -            | ±0.1          | μ <b>A</b>   |
| Direction              | ı (DIR)                               |                                             |                    |              |               |              |
| V <sub>I(dir)</sub> di | direction input voltage               | direction SCL_OUT to SCL_IN                 |                    |              |               |              |
|                        |                                       | $V_{DD} = 2.7 V$                            | 2.0                | -            | -             | V            |
|                        |                                       | $V_{DD} = 5.5 V$                            | 4.8                | -            | -             | V            |
|                        |                                       | direction SCL_IN to SCL_OUT                 |                    |              |               |              |
|                        |                                       | $V_{DD} = 2.7 V$                            | -                  | -            | 0.9           | V            |
|                        |                                       | $V_{DD} = 5.5 V$                            | -                  | -            | 2.1           | V            |
| V <sub>hys</sub>       | hysteresis voltage                    | $V_{DD} = 2.7 V$                            | 100                | -            | -             | mV           |
|                        |                                       | $V_{DD} = 5.5 V$                            | 200                | -            | -             | mV           |
| ILI                    | input leakage current                 | $V_{\text{DIR}} = V_{\text{DD}}$            | -                  | -            | ±0.1          | μA           |
| Timing c               | haracteristics (Figure 4)             |                                             |                    |              |               |              |
| t <sub>d</sub>         | delay time                            | R <sub>PU</sub> = 200 Ω                     | <u>[1]</u> -       | 70           | -             | ns           |
| t <sub>f</sub>         | fall time                             | R <sub>PU</sub> = 200 Ω                     | <u>[1]</u> -       | 16           | -             | ns           |

#### Table 4. Characteristics ...continued

T<sub>amb</sub> = -40 °C to +85 °C; voltages are specified with respect to ground (V<sub>SS</sub>); V<sub>DD</sub> = 5.5 V unless otherwise specified.

[1] Guaranteed by design, not subject to test.

[2] Supply voltage dependent; refer to graphs (Figure 5 through Figure 8) for typical trend.



6 of 22

#### **NXP Semiconductors**

#### Simple 2-wire bus buffer

PCA9605



#### Bidirectional data buffer 9.1

The bidirectional data buffer will determine which side has first fallen below V<sub>lock</sub> and give that side of the buffer control over the direction of the buffer. For the purpose of this one LOW-going pulse, that side now becomes the 'input' (be it SDA\_IN or SDA\_OUT).

When the 'input' side falls to near VIL, it will begin to drive the 'output' side of the buffer LOW. It will continue to hold the 'output' low until the 'input' exceeds VIH at which point the output' is released and will rise as fast as it is permitted by the load and pull-up to which it is attached. (Assuming, of course, that the 'output' is not otherwise held LOW by some other device on the bus on that side of the buffer.)

When the 'input' side again exceeds  $V_{unlock}$ , it will release its control of the buffer direction. At this point, if the 'output' side was being held LOW (< V<sub>unlock</sub>) by another device, it will immediately gain control and now become the 'input'. What was the 'input' will now become the 'output', and the process will repeat as above, but in the opposite direction.

PCA9605

This means that as direction control is handed from one side of the buffer to the other, a voltage 'spike' of about  $V_{unlock}$  volts will appear on the side that was the 'input' and became the 'output'.

Figure 9 shows clock and data being buffered through the PCA9605. Channel 3 shows the SDA\_IN port, with direction 'hand over' spike (upper left corner). The level of the SDA\_OUT port (channel 4) can be seen to increase as it goes from being held LOW by the buffer, to being held LOW by another device on the bus.

Of course, the information on the SDA line is only latched into an I<sup>2</sup>C-bus device on a clock edge. The spike on the data line does not occur at a time when data is being latched, and thus the set-up and hold conditions are still met for a valid I<sup>2</sup>C-bus transaction.

<u>Figure 9</u> also shows a glitch occurring on the SDA\_OUT port (upper right corner). A more drastic example is shown in <u>Figure 10</u>. In this case, the side acting as the 'input' (SDA\_OUT) is more lightly loaded than the side acting as the 'output' (SDA\_IN). It therefore rises quickly to V<sub>unlock</sub> level, before the SDA\_IN has been able to exceed V<sub>IL</sub>. Direction control briefly reverses, and SDA\_OUT gets pulled back LOW again until SDA\_IN has exceeded V<sub>IH</sub>.





Figure 11 shows that by choosing an appropriate value of pull-up resistance (or adding additional load capacitance if that is preferred), the rate of rise of both input and output can be matched, and the glitch on the rising edge eliminated.

#### 9.2 Operating conditions

A full byte transaction is shown in <u>Figure 12</u>. SDA\_IN and SDA\_OUT are shown at the top of the image, and SCL\_IN and SCL\_OUT are shown at the bottom. The START condition, address bits, read/write bit, acknowledge bit and STOP condition can all be clearly seen.



## **10. Application information**

#### 10.1 Design considerations

Figure 13 shows a typical data transfer through the PCA9605. The PCA9605 has excellent application to extending loads and providing interfaces to connectors on high speed microprocessor cards. PCA9605 can operate well in excess of the Fast-mode 400 kHz I<sup>2</sup>C-bus specification (Ref. 1), and is compatible with the Fast-mode Plus specification. Rise times are determined simply by the side of the buffer with the slowest RC time constant.



<u>Figure 14</u> shows a typical application for the PCA9605. In most applications there will be a single master on the Sxx\_IN side of the buffer. One or more PCA9605s can be connected to this master, giving multiple isolated bus sections on which the slaves are located. Each bus section can have the maximum permissible load capacitance, and this capacitance will not influence any other bus section.

The master can control the enable (EN) signals such that each bus section can be independently activated. This allows for slaves sharing the same address to be placed on different bus sections and thus uniquely addressed.

The enable pin (EN) can similarly be used to interface buses of different operating frequencies. When certain bus sections are enabled, the system frequency may be limited by a bus section having a slave device specified only to 400 kHz (Fast-mode). When that bus section is disabled, the slow slave is isolated and the remaining bus can be run at 1 MHz (Fast-mode Plus).

PCA9605

Simple 2-wire bus buffer



Figure 15 shows the PCA9605 used with masters on both sides of the buffer. More than one master may be used on the Sxx\_IN side of the IC. However, to locate a master on the Sxx\_OUT side and have that master be able to communicate with devices on the Sxx\_IN side, it must either have direct control over the direction pin (DIR) of the PCA9605, or it must request another controlling master to change the direction. In Figure 15, U4 uses an IRQ to signal to U2 that requests a direction change. Once in control, it could alternatively use the bus to signal 'release of control'.

Simple 2-wire bus buffer

![](_page_12_Figure_3.jpeg)

Multiplexers such as the PCA9544A are simple analog switches which provide no capacitive load isolation between connected branches. Figure 16 shows the PCA9605 enhancing an I<sup>2</sup>C-bus multiplexer application by isolating the load capacitance of each branch. Figure 17 and Figure 18 show alternate forms of bus multiplexing, with the latter being an excellent way to eliminate the requirement for a master to dedicate pins to enabling multiple PCA9605 devices.

![](_page_12_Figure_5.jpeg)

12 of 22

PCA9605

Simple 2-wire bus buffer

![](_page_13_Figure_3.jpeg)

![](_page_13_Figure_4.jpeg)

PCA9605 Simple 2-wire bus buffer

## 11. Package outline

![](_page_14_Figure_3.jpeg)

All information provided in this document is subject to legal disclaimers.

![](_page_15_Figure_2.jpeg)

Fig 20. Package outline STO505-1 (TSSOP8)

Simple 2-wire bus buffer

## 12. Handling information

#### CAUTION

![](_page_16_Picture_5.jpeg)

This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

#### 13. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 21</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 5 and 6

#### Table 5. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 6.Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 21.

PCA9605 Simple 2-wire bus buffer

![](_page_18_Figure_2.jpeg)

For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 14. Abbreviations

| Table 7.             | Abbreviations                           |
|----------------------|-----------------------------------------|
| Acronym              | Description                             |
| CMOS                 | Complementary Metal-Oxide Semiconductor |
| DDC                  | Data Display Channel                    |
| Fm+                  | Fast-mode Plus                          |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus            |
| I/O                  | Input/Output                            |
| IC                   | Integrated Circuit                      |
| PMBus                | Power Management Bus                    |
| SCL                  | Serial Clock Line                       |
| SDA                  | Serial Data Line                        |
| SMBus                | System Management Bus                   |

#### **15. References**

- [1] UM10204, I<sup>2</sup>C-bus specification and user manual , Rev 03, 19 June 2007; NXP B.V. www.nxp.com/documents/user\_manual/UM10204.pdf
- [2] System Management Bus (SMBus) Specification Version 2.0, August 3, 2000; SBS Implementers Forum.

## 16. Revision history

| Table 8.Revision | history      |                    |               |            |
|------------------|--------------|--------------------|---------------|------------|
| Document ID      | Release date | Data sheet status  | Change notice | Supersedes |
| PCA9605 v.1      | 20110228     | Product data sheet | -             | -          |

## 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

All information provided in this document is subject to legal disclaimers.

#### Simple 2-wire bus buffer

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

## **18. Contact information**

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

#### For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

21 of 22

## **PCA9605**

## **19. Contents**

| 1        | General description 1                              |
|----------|----------------------------------------------------|
| 2        | Features and benefits 1                            |
| 3        | Applications 2                                     |
| 4        | Ordering information 2                             |
| 5        | Block diagram 2                                    |
| 6        | Pinning information                                |
| 6.1      | Pinning                                            |
| 6.2      | Pin description 3                                  |
| 7        | Functional description 3                           |
| 7.1      | V <sub>DD</sub> , V <sub>SS</sub> — supply pins 3  |
| 7.2      | SCL_IN, SCL_OUT — clock signal                     |
|          | inputs/outputs 3                                   |
| 7.3      | SDA_IN, SDA_OUT — data signal                      |
| 71       | Inputs/outputs                                     |
| 7.4      | Direction (DIR) — clock buffer direction control 4 |
| 8.<br>8  | Limiting values                                    |
| 0        | Characteristics 5                                  |
| 9<br>0 1 | Bidirectional data buffer 7                        |
| 92       | Operating conditions 9                             |
| 10       | Application information 10                         |
| 10 1     | Design considerations 10                           |
| 11       | Package outline 14                                 |
| 12       | Handling information 16                            |
| 12       | Soldering of SMD pookages                          |
| 12 1     | Introduction to coldoring                          |
| 13.2     | Wave and reflow soldering                          |
| 13.3     | Wave soldering                                     |
| 13.4     | Reflow soldering 17                                |
| 14       | Abbreviations                                      |
| 15       | References                                         |
| 16       | Revision history                                   |
| 17       | Legal information                                  |
| 17.1     | Data sheet status 20                               |
| 17.2     | Definitions 20                                     |
| 17.3     | Disclaimers                                        |
| 17.4     | Trademarks 21                                      |
| 18       | Contact information 21                             |
| 19       | Contents                                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 28 February 2011 Document identifier: PCA9605