# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





**PCA9633** 4-bit Fm+ I<sup>2</sup>C-bus LED driver Rev. 05 — 25 July 2008

**Product data sheet** 

### 1. General description

The PCA9633 is an I<sup>2</sup>C-bus controlled 4-bit LED driver optimized for Red/Green/Blue/Amber (RGBA) color mixing applications. Each LED output has its own 8-bit resolution (256 steps) fixed frequency Individual PWM controller that operates at 97 kHz with a duty cycle that is adjustable from 0 % to 99.6 % to allow the LED to be set to a specific brightness value. A fifth 8-bit resolution (256 steps) Group PWM controller has both a fixed frequency of 190 Hz and an adjustable frequency between 24 Hz to once every 10.73 seconds with a duty cycle that is adjustable from 0 % to 99.6 % that is used to either dim or blink all LEDs with the same value.

Each LED output can be off, on (no PWM control), set at its Individual PWM controller value or at both Individual and Group PWM controller values. The LED output driver is programmed to be either open-drain with a 25 mA current sink capability at 5 V or totem pole with a 25 mA sink, 10 mA source capability at 5 V. The PCA9633 operates with a supply voltage range of 2.3 V to 5.5 V and the outputs are 5.5 V tolerant. LEDs can be directly connected to the LED output (up to 25 mA, 5.5 V) or controlled with external drivers and a minimum amount of discrete components for larger current or higher voltage LEDs.

The PCA9633 is one of the first LED controller devices in a new Fast-mode Plus (Fm+) family. Fm+ devices offer higher frequency (up to 1 MHz) and more densely populated bus operation (up to 4000 pF).

The active LOW Output Enable input pin ( $\overline{OE}$ ) allows asynchronous control of the LED outputs and can be used to set all the outputs to a defined I<sup>2</sup>C-bus programmable logic state. The  $\overline{OE}$  can also be used to externally PWM the outputs, which is useful when multiple devices need to be dimmed or blinked together using software control. This feature is available for the 16-pin version only.

Software programmable LED Group and three Sub Call I<sup>2</sup>C addresses allow all or defined groups of PCA9633 devices to respond to a common I<sup>2</sup>C address, allowing for example, all red LEDs to be turned on or off at the same time or marquee chasing effect, thus minimizing I<sup>2</sup>C-bus commands.

The PCA9633 is offered with 3 different I<sup>2</sup>C-bus address options: fixed I<sup>2</sup>C-bus address (8-pin version), 4 different I<sup>2</sup>C-bus addresses from 2 programmable address pins (10-pin version), and 126 different I<sup>2</sup>C-bus addresses from 7 programmable address pins (16-pin version). They are software identical except for the different number of address combinations.

The Software Reset (SWRST) Call allows the master to perform a reset of the PCA9633 through the I<sup>2</sup>C-bus, identical to the Power-On Reset (POR) that initializes the registers to their default state causing the outputs to be set HIGH (LED off). This allows an easy and quick way to reconfigure all device registers to the same condition.



### 2. Features

- 4 LED drivers. Each output programmable at:
  - Off
  - On
  - Programmable LED brightness
  - Programmable group dimming/blinking mixed with individual LED brightness
- 1 MHz Fast-mode Plus I<sup>2</sup>C-bus interface with 30 mA high drive capability on SDA output for driving high capacitive buses
- 256-step (8-bit) linear programmable brightness per LED output varying from fully off (default) to maximum brightness using a 97 kHz PWM signal
- 256-step group brightness control allows general dimming (using a 190 Hz PWM signal) from fully off to maximum brightness (default)
- 256-step group blinking with frequency programmable from 24 Hz to 10.73 s and duty cycle from 0 % to 99.6 %
- Four totem pole outputs (sink 25 mA and source 10 mA at 5 V) with software programmable open-drain LED outputs selection (default at totem pole). No input function.
- Output state change programmable on the Acknowledge or the STOP Command to update outputs byte-by-byte or all at the same time (default to 'Change on STOP').
- Active LOW Output Enable (OE) input pin. LED outputs programmable to '1', '0' or 'high-impedance' (default at power-up) when OE is HIGH, thus allowing hardware blinking and dimming of the LEDs (16-pin version only).
- 2 hardware address pins (10-pin version) and 7 hardware address pins (16-pin version) allow respectively up to 4 and 126 devices to be connected to the same I<sup>2</sup>C-bus. No hardware address pins in the 8-pin version.
- 4 software programmable I<sup>2</sup>C-bus addresses (one LED Group Call address and three LED Sub Call addresses) allow groups of devices to be addressed at the same time in any combination (for example, one register used for 'All Call' so that all the PCA9633s on the I<sup>2</sup>C-bus can be addressed at the same time and the second register used for three different addresses so that 1/3 of all devices on the bus can be addressed at the same time in a group). Software enable and disable for I<sup>2</sup>C-bus address.
- Software Reset feature (SWRST Call) allows the device to be reset through the I<sup>2</sup>C-bus
- 25 MHz internal oscillator requires no external components
- Internal power-on reset
- Noise filter on SDA/SCL inputs
- Edge rate control on outputs
- No glitch on power-up
- Supports hot insertion
- Low standby current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 5.5 V tolerant inputs
- -40 °C to +85 °C operation
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

Packages offered: SO, TSSOP (MSOP), HVQFN, HVSON

## 3. Applications

- RGB or RGBA LED drivers
- LED status information
- LED displays
- LCD backlights
- Keypad backlights for cellular phones or handheld devices

## 4. Ordering information

| Type number | Topside | Package | Package                                                                                                           |          |  |  |  |  |  |
|-------------|---------|---------|-------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | mark    | Name    | Description                                                                                                       | Version  |  |  |  |  |  |
| PCA9633D16  | PCA9633 | SO16    | plastic small outline package; 16 leads; body width 3.9 mm                                                        | SOT109-1 |  |  |  |  |  |
| PCA9633DP1  | 9633    | TSSOP8  | plastic thin shrink small outline package; 8 leads;<br>body width 3 mm                                            | SOT505-1 |  |  |  |  |  |
| PCA9633DP2  | 9633    | TSSOP10 | plastic thin shrink small outline package; 10 leads;<br>body width 3 mm                                           | SOT552-1 |  |  |  |  |  |
| PCA9633PW   | PCA9633 | TSSOP16 | plastic thin shrink small outline package; 16 leads;<br>body width 4.4 mm                                         | SOT403-1 |  |  |  |  |  |
| PCA9633BS   | 9633    | HVQFN16 | plastic thermal enhanced very thin quad flat package; no leads; 16 terminals; body $4\times4\times0.85$ mm        | SOT629-1 |  |  |  |  |  |
| PCA9633TK   | 9633    | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body $3 \times 3 \times 0.85$ mm | SOT908-1 |  |  |  |  |  |

## 5. Block diagram



### 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

### Table 2. Pin description for TSSOP8 and HVSON8

| Symbol          | Pin | Туре         | Description       |  |  |  |  |
|-----------------|-----|--------------|-------------------|--|--|--|--|
| LED0            | 1   | 0            | LED driver 0      |  |  |  |  |
| LED1            | 2   | 0            | LED driver 1      |  |  |  |  |
| LED2            | 3   | 0            | LED driver 2      |  |  |  |  |
| LED3            | 4   | 0            | LED driver 3      |  |  |  |  |
| $V_{SS}$        | 5   | power supply | supply ground     |  |  |  |  |
| SCL             | 6   | I            | serial clock line |  |  |  |  |
| SDA             | 7   | I/O          | serial data line  |  |  |  |  |
| V <sub>DD</sub> | 8   | power supply | supply voltage    |  |  |  |  |
|                 |     |              |                   |  |  |  |  |

#### Table 3. Pin description for TSSOP10

| Symbol          | Pin | Туре         | Description       |  |  |  |
|-----------------|-----|--------------|-------------------|--|--|--|
| LED0            | 1   | 0            | LED driver 0      |  |  |  |
| LED1            | 2   | 0            | LED driver 1      |  |  |  |
| LED2            | 3   | 0            | LED driver 2      |  |  |  |
| LED3            | 4   | 0            | LED driver 3      |  |  |  |
| A0              | 5   | l            | address input 0   |  |  |  |
| V <sub>SS</sub> | 6   | power supply | supply ground     |  |  |  |
| A1              | 7   | l            | address input 1   |  |  |  |
| SCL             | 8   | l            | serial clock line |  |  |  |
| SDA             | 9   | I/O          | serial data line  |  |  |  |
| V <sub>DD</sub> | 10  | power supply | supply voltage    |  |  |  |
|                 |     |              |                   |  |  |  |

## PCA9633

### 4-bit Fm+ I<sup>2</sup>C-bus LED driver

| SymbolPinTypeDescriptionA01Iaddress input 0A12Iaddress input 1LED03OLED driver 0LED14OLED driver 1LED25OLED driver 2LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaurality wattage | Table 4.        | Pin de | Pin description for SO16 and TSSOP16 |                          |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|--------------------------------------|--------------------------|--|--|--|--|--|--|
| A12Iaddress input 1LED03OLED driver 0LED14OLED driver 1LED25OLED driver 2LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                             | Symbol          | Pin    | Туре                                 | Description              |  |  |  |  |  |  |
| LED03OLED driver 0LED14OLED driver 1LED25OLED driver 2LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iserial clock lineSCL12Iserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                       | A0              | 1      | I                                    | address input 0          |  |  |  |  |  |  |
| LED14OLED driver 1LED25OLED driver 2LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                  | A1              | 2      | I                                    | address input 1          |  |  |  |  |  |  |
| LED25OLED driver 2LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                    | LED0            | 3      | LED driver 0                         |                          |  |  |  |  |  |  |
| LED36OLED driver 3A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                      | LED1            | 4      | 0                                    | LED driver 1             |  |  |  |  |  |  |
| A27Iaddress input 2A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                        | LED2            | 5      | 0                                    | LED driver 2             |  |  |  |  |  |  |
| A38Iaddress input 3V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 6                                                                                                                                                                               | LED3            | 6      | 0                                    | LED driver 3             |  |  |  |  |  |  |
| V <sub>SS</sub> 9power supplysupply groundOE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                                                              | A2              | 7      | I                                    | address input 2          |  |  |  |  |  |  |
| OE10Iactive LOW Output EnableA411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                                                                                                        | A3              | 8      | I                                    | address input 3          |  |  |  |  |  |  |
| A411Iaddress input 4SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                                                                                                                                     | V <sub>SS</sub> | 9      | power supply                         | supply ground            |  |  |  |  |  |  |
| SCL12Iserial clock lineSDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                                                                                                                                                         | ŌĒ              | 10     | I                                    | active LOW Output Enable |  |  |  |  |  |  |
| SDA13I/Oserial data lineA514Iaddress input 5A615Iaddress input 6                                                                                                                                                                                                                                                                                                | A4              | 11     | I                                    | address input 4          |  |  |  |  |  |  |
| A514Iaddress input 5A615Iaddress input 6                                                                                                                                                                                                                                                                                                                        | SCL             | 12     | I                                    | serial clock line        |  |  |  |  |  |  |
| A6 15 I address input 6                                                                                                                                                                                                                                                                                                                                         | SDA             | 13     | I/O                                  | serial data line         |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                 | A5              | 14     | I                                    | address input 5          |  |  |  |  |  |  |
| V 16 nower supply supply veltage                                                                                                                                                                                                                                                                                                                                | A6              | 15     | I                                    | address input 6          |  |  |  |  |  |  |
| v <sub>DD</sub> to power supply supply voltage                                                                                                                                                                                                                                                                                                                  | $V_{DD}$        | 16     | power supply                         | supply voltage           |  |  |  |  |  |  |

#### Table 5.Pin description for HVQFN16

| Table J.            | T III GC |              |                          |
|---------------------|----------|--------------|--------------------------|
| Symbol              | Pin      | Туре         | Description              |
| LED0                | 1        | 0            | LED driver 0             |
| LED1                | 2        | 0            | LED driver 1             |
| LED2                | 3        | 0            | LED driver 2             |
| LED3                | 4        | 0            | LED driver 3             |
| A2                  | 5        | I            | address input 2          |
| A3                  | 6        | I            | address input 3          |
| V <sub>SS</sub> [1] | 7        | power supply | supply ground            |
| ŌĒ                  | 8        | I            | active LOW Output Enable |
| A4                  | 9        | I            | address input 4          |
| SCL                 | 10       | I            | serial clock line        |
| SDA                 | 11       | I/O          | serial data line         |
| A5                  | 12       | I            | address input 5          |
| A6                  | 13       | I            | address input 6          |
| $V_{DD}$            | 14       | power supply | supply voltage           |
| A0                  | 15       | I            | address input 0          |
| A1                  | 16       | I            | address input 1          |
|                     |          |              |                          |

[1] HVQFN16 package die supply ground is connected to both the V<sub>SS</sub> pin and the exposed center pad. The V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board-level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board, and for proper heat conduction through the board thermal vias need to be incorporated in the PCB in the thermal pad region.

### 7. Functional description

Refer to Figure 1 "Block diagram of PCA9633".

### 7.1 Device addresses

Following a START condition, the bus master must output the address of the slave it is accessing.

There are a maximum of 128 possible programmable addresses using the 7 hardware address pins. Two of these addresses, Software Reset and LED All Call, cannot be used because their default power-up state is ON, leaving a maximum of 126 addresses. Using other reserved addresses, as well as any other subcall address, will reduce the total number of possible addresses even further.

### 7.1.1 Regular I<sup>2</sup>C-bus slave address

The I<sup>2</sup>C-bus slave address of the PCA9633 is shown in <u>Figure 8</u>. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW (10-pin and 16-pin versions).

**Remark:** Using reserved I<sup>2</sup>C-bus addresses will interfere with other devices, but only if the devices are on the bus and/or the bus will be open to other I<sup>2</sup>C-bus systems at some later date. In a closed system where the designer controls the address assignment these addresses can be used since the PCA9633 treats them like any other address. The LED All Call, Software Reset and PCA9564 or PCA9665 slave address (if on the bus) can never be used for individual device addresses.

- PCA9633 LED All Call address (1110 000) and Software Reset (0000 0110) which are active on start-up
- PCA9564 (0000 000) or PCA9665 (1110 000) slave address which is active on start-up
- 'reserved for future use' I<sup>2</sup>C-bus addresses (0000 011, 1111 1XX)
- slave devices that use the 10-bit addressing scheme (1111 0XX)
- slave devices that are designed to respond to the General Call address (0000 000)
- High-speed mode (Hs-mode) master code (0000 1XX).



The last bit of the address byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.

### 7.1.2 LED All Call I<sup>2</sup>C-bus address

- Default power-up value (ALLCALLADR register): E0h or 1110 000X
- Programmable through I<sup>2</sup>C-bus (volatile programming)
- At power-up, LED All Call I<sup>2</sup>C-bus address is enabled. PCA9633 sends an ACK when E0h (R/W = 0) or E1h (R/W = 1) is sent by the master.

See Section 7.3.8 "LED All Call <u>L</u><sup>2</sup>C-bus address, ALLCALLADR" for more detail.

**Remark:** The default LED All Call I<sup>2</sup>C-bus address (E0h or 1110 000X) must not be used as a regular I<sup>2</sup>C-bus slave address since this address is enabled at power-up. All the PCA9633s on the I<sup>2</sup>C-bus will acknowledge the address if sent by the I<sup>2</sup>C-bus master.

### 7.1.3 LED Sub Call I<sup>2</sup>C-bus addresses

- 3 different l<sup>2</sup>C-bus addresses can be used
- Default power-up values:
  - SUBADR1 register: E2h or 1110 001X
  - SUBADR2 register: E4h or 1110 010X
  - SUBADR3 register: E8h or 1110 100X
- Programmable through I<sup>2</sup>C-bus (volatile programming)
- At power-up, Sub Call I<sup>2</sup>C-bus addresses are disabled. PCA9633 does not send an ACK when E2h ( $R/\overline{W} = 0$ ) or E3h ( $R/\overline{W} = 1$ ), E4h ( $R/\overline{W} = 0$ ) or E5h ( $R/\overline{W} = 1$ ), or E8h ( $R/\overline{W} = 0$ ) or E9h ( $R/\overline{W} = 1$ ) is sent by the master.

See <u>Section 7.3.7 "I<sup>2</sup>C-bus subaddress 1 to 3, SUBADRx"</u> for more detail.

**Remark:** The default LED Sub Call I<sup>2</sup>C-bus addresses may be used as regular I<sup>2</sup>C-bus slave addresses as long as they are disabled.

### 7.1.4 Software Reset I<sup>2</sup>C-bus address

The address shown in Figure 9 is used when a reset of the PCA9633 needs to be performed by the master. The Software Reset address (SWRST Call) must be used with  $R/\overline{W} = 0$ . If  $R/\overline{W} = 1$ , the PCA9633 does not acknowledge the SWRST. See Section 7.6 "Software Reset" for more detail.



**Remark:** The Software Reset I<sup>2</sup>C-bus address is a reserved address and cannot be used as a regular I<sup>2</sup>C-bus slave address (16-pin version) or as an LED All Call or LED Sub Call address.

### 7.2 Control register

Following the successful acknowledgement of the slave address, LED All Call address or LED Sub Call address, the bus master will send a byte to the PCA9633, which will be stored in the Control register.

The lowest 4 bits are used as a pointer to determine which register will be accessed (D[3:0]). The highest 3 bits are used as Auto-Increment flag and Auto-Increment options (AI[2:0]). Bit 4 is unused and must be programmed with zero (0) for proper device operation.



When the Auto-Increment flag is set (AI2 = 1), the four low order bits of the Control register are automatically incremented after a read or write. This allows the user to program the registers sequentially. Four different types of Auto-Increment are possible, depending on AI1 and AI0 values.

#### Table 6. Auto-Increment options

|     |     |     | •                                                                                                                                               |
|-----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Al2 | Al1 | AI0 | Function                                                                                                                                        |
| 0   | 0   | 0   | no Auto-Increment                                                                                                                               |
| 1   | 0   | 0   | Auto-Increment for all registers. D3, D2, D1, D0 roll over to '0000' after the last register (1100) is accessed.                                |
| 1   | 0   | 1   | Auto-Increment for individual brightness registers only. D3, D2, D1, D0 roll over to '0010' after the last register (0101) is accessed.         |
| 1   | 1   | 0   | Auto-Increment for global control registers only. D3, D2, D1, D0 roll over to '0110' after the last register (0111) is accessed.                |
| 1   | 1   | 1   | Auto-Increment for individual and global control registers only. D3, D2, D1, D0 roll over to '0010' after the last register (0111) is accessed. |
|     |     |     |                                                                                                                                                 |

**Remark:** Other combinations not shown in <u>Table 6</u> (AI[2:0] = 001, 010, and 011) are reserved and must not be used for proper device operation.

AI[2:0] = 000 is used when the same register must be accessed several times during a single I<sup>2</sup>C-bus communication, for example, changes the brightness of a single LED. Data is overwritten each time the register is accessed during a write operation.

AI[2:0] = 100 is used when all the registers must be sequentially accessed, for example, power-up programming.

AI[2:0] = 101 is used when the four LED drivers must be individually programmed with different values during the same I<sup>2</sup>C-bus communication, for example, changing color setting to another color setting.

AI[2:0] = 110 is used when the LED drivers must be globally programmed with different settings during the same I<sup>2</sup>C-bus communication, for example, global brightness or blinking change.

AI[2:0] = 111 is used when individual and global changes must be performed during the same I<sup>2</sup>C-bus communication, for example, changing a color and global brightness at the same time.

Only the 4 least significant bits D[3:0] are affected by the AI[2:0] bits.

When the Control register is written, the register entry point determined by D[3:0] is the first register that will be addressed (read or write operation), and can be anywhere between 0000 and 1100 (as defined in Table 7). When AI[2] = 1, the Auto-Increment flag is set and the rollover value at which the point where the register increment stops and goes to the next one is determined by AI[2:0]. See Table 6 for rollover values. For example, if the Control register = 1110 1000 (E8h), then the register addressing sequence will be (in hex):

 $08 \rightarrow ... \rightarrow 0C \rightarrow 00 \rightarrow ... \rightarrow 07 \rightarrow 02 \rightarrow ... \rightarrow 07 \rightarrow 02 \rightarrow ... \rightarrow 07 \rightarrow 02 \rightarrow ...$  as long as the master keeps sending or reading data.

### 7.3 Register definitions

#### Table 7. Register summary<sup>[1][2]</sup> **Register number (hex)** D3 D2 D1 D0 Name Туре Function 00h 0 0 0 0 MODE1 read/write Mode register 1 01h 0 0 0 1 MODE2 read/write Mode register 2 02h 0 0 1 0 PWM0 read/write brightness control LED0 0 PWM1 03h 0 1 1 read/write brightness control LED1 04h 0 1 0 0 PWM2 read/write brightness control LED2 0 1 0 1 PWM3 read/write 05h brightness control LED3 GRPPWM 06h 0 1 1 read/write 0 group duty cycle control 07h 0 1 GRPFREQ read/write 1 1 group frequency 1 0 0 0 LEDOUT 08h read/write LED output state 09h 1 0 0 1 SUBADR1 I<sup>2</sup>C-bus subaddress 1 read/write 0Ah SUBADR2 read/write I<sup>2</sup>C-bus subaddress 2 1 0 1 0 0 1 SUBADR3 I<sup>2</sup>C-bus subaddress 3 0Bh 1 1 read/write 0Ch 1 1 0 0 LED All Call I<sup>2</sup>C-bus address ALLCALLADR read/write

[1] Only D[3:0] = 0000 to 1100 are allowed and will be acknowledged. D[3:0] = 1101, 1110, or 1111 are reserved and will not be acknowledged.

[2] When writing to the Control register, bit 4 must be programmed with logic 0 for proper device operation.

### 7.3.1 Mode register 1, MODE1

## Table 8. MODE1 - Mode register 1 (address 00h) bit description

| Bit | Symbol  | Access    | Value                                                  | Description                                                            |
|-----|---------|-----------|--------------------------------------------------------|------------------------------------------------------------------------|
| 7   | Al2     | read only | 0                                                      | Register Auto-Increment disabled                                       |
|     |         |           | 1*                                                     | Register Auto-Increment enabled                                        |
| 6   | AI1     | read only | 0*                                                     | Auto-Increment bit 1 = 0                                               |
|     |         |           | 1                                                      | Auto-Increment bit 1 = 1                                               |
| 5   | AI0     | read only | 0*                                                     | Auto-Increment bit 0 = 0                                               |
|     |         |           | 1                                                      | Auto-Increment bit 0 = 1                                               |
| 4   | SLEEP   | R/W       | 0                                                      | Normal mode <sup>[1]</sup> .                                           |
|     |         |           | 1*                                                     | Low power mode. Oscillator off <sup>[2]</sup> .                        |
| 3   | SUB1    | R/W       | 0*                                                     | PCA9633 does not respond to I <sup>2</sup> C-bus subaddress 1.         |
|     |         | 1         | PCA9633 responds to I <sup>2</sup> C-bus subaddress 1. |                                                                        |
| 2   | SUB2    | R/W       | 0*                                                     | PCA9633 does not respond to I <sup>2</sup> C-bus subaddress 2.         |
|     |         |           | 1                                                      | PCA9633 responds to I <sup>2</sup> C-bus subaddress 2.                 |
| 1   | SUB3    | R/W       | 0*                                                     | PCA9633 does not respond to I <sup>2</sup> C-bus subaddress 3.         |
|     |         |           | 1                                                      | PCA9633 responds to I <sup>2</sup> C-bus subaddress 3.                 |
| 0   | ALLCALL | R/W       | 0                                                      | PCA9633 does not respond to LED All Call I <sup>2</sup> C-bus address. |
|     |         |           | 1*                                                     | PCA9633 responds to LED All Call I <sup>2</sup> C-bus address.         |

 It takes 500 μs max. for the oscillator to be up and running once SLEEP bit has been set to logic 0. Timings on LEDn outputs are not guaranteed if PWMx, GRPPWM or GRPFREQ registers are accessed within the 500 μs window.

[2] When the oscillator is off (Sleep mode) the LED outputs cannot be turned on, off or dimmed/blinked.

### 7.3.2 Mode register 2, MODE2

## Table 9. MODE2 - Mode register 2 (address 01h) bit description Leaend: \* default value.

| Legen |                       | <del>.</del>     |       |                                                                                                                                             |
|-------|-----------------------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Symbol                | Access           | Value | Description                                                                                                                                 |
| 7     | -                     | read only        | 0*    | reserved                                                                                                                                    |
| 6     | -                     | read only        | 0*    | reserved                                                                                                                                    |
| 5     | DMBLNK                | R/W              | 0*    | Group control = dimming                                                                                                                     |
|       |                       |                  | 1     | Group control = blinking                                                                                                                    |
| 4     | INVRT <sup>[1]</sup>  | T <u>[1]</u> R/W | 0*    | Output logic state not inverted. Value to use when no external driver used. Applicable when $\overline{OE} = 0$ for PCA9633 16-pin version. |
|       |                       |                  | 1     | Output logic state inverted. Value to use when external driver used. Applicable when $\overline{OE} = 0$ for PCA9633 16-pin version.        |
| 3     | OCH                   | R/W              | 0*    | Outputs change on STOP command. <sup>[2]</sup>                                                                                              |
|       |                       |                  | 1     | Outputs change on ACK.                                                                                                                      |
| 2     | OUTDRV <sup>[1]</sup> | R/W              | 0     | The 4 LED outputs are configured with an open-drain structure.                                                                              |
|       |                       |                  | 1*    | The 4 LED outputs are configured with a totem pole structure.                                                                               |
|       |                       |                  |       |                                                                                                                                             |

| Legend | egend: ^ default value. |        |       |                                                                               |  |  |  |
|--------|-------------------------|--------|-------|-------------------------------------------------------------------------------|--|--|--|
| Bit    | Symbol                  | Access | Value | Description                                                                   |  |  |  |
| 1 to 0 | OUTNE[1:0]              | R/W    | 00    | When $\overline{OE} = 1$ (output drivers not enabled), LEDn = 0.              |  |  |  |
|        | <u>[3][4]</u>           |        | 01*   | When $\overline{OE} = 1$ (output drivers not enabled):                        |  |  |  |
|        |                         |        |       | LEDn = 1 when OUTDRV = 1                                                      |  |  |  |
|        |                         |        |       | LEDn = high-impedance when OUTDRV = 0 (same as OUTNE[1:0] = 10)               |  |  |  |
|        |                         |        | 10    | When $\overline{OE} = 1$ (output drivers not enabled), LEDn = high-impedance. |  |  |  |
|        |                         |        | 11    | reserved                                                                      |  |  |  |

#### Table 9. MODE2 - Mode register 2 (address 01h) bit description ...continued

[1] See Section 7.7 "Using the PCA9633 with and without external drivers" for more details. Normal LEDs can be driven directly in either mode. Some newer LEDs include integrated Zener diodes to limit voltage transients, reduce EMI and protect the LEDs, and these must be driven only in the open-drain mode to prevent overheating the IC.

[2] Change of the outputs at the STOP command allows synchronizing outputs of more than one PCA9633. Applicable to registers from 02h (PWM0) to 08h (LEDOUT) only.

[3] See Section 7.4 "Active LOW output enable input" for more details.

[4] OUTNE[1:0] is only for PCA9633 16-pin version.

### 7.3.3 PWM registers 0 to 3, PWMx — Individual brightness control registers

## Table 10. PWM0 to PWM3 - PWM registers 0 to 3 (address 02h to 05h) bit description Legend: \* default value.

|         | Deviates | D:4 | Oursela e l |        | Malara     | Description                |
|---------|----------|-----|-------------|--------|------------|----------------------------|
| Address | Register | Bit | Symbol      | Access | Value      | Description                |
| 02h     | PWM0     | 7:0 | IDC0[7:0]   | R/W    | 0000 0000* | PWM0 Individual Duty Cycle |
| 03h     | PWM1     | 7:0 | IDC1[7:0]   | R/W    | 0000 0000* | PWM1 Individual Duty Cycle |
| 04h     | PWM2     | 7:0 | IDC2[7:0]   | R/W    | 0000 0000* | PWM2 Individual Duty Cycle |
| 05h     | PWM3     | 7:0 | IDC3[7:0]   | R/W    | 0000 0000* | PWM3 Individual Duty Cycle |

A 97 kHz fixed frequency signal is used for each output. Duty cycle is controlled through 256 linear steps from 00h (0 % duty cycle = LED output off) to FFh (99.6 % duty cycle = LED output at maximum brightness). Applicable to LED outputs

programmed with LDRx = 10 or 11 (LEDOUT register).

$$duty \ cycle = \frac{IDC[7:0]}{256}$$

(1)

### 7.3.4 Group duty cycle control, GRPPWM

## Table 11. GRPPWM - Group duty cycle control register (address 06h) bit description Legend: \* default value. \*

| Address | Register | Bit | Symbol   | Access | Value     | Description     |
|---------|----------|-----|----------|--------|-----------|-----------------|
| 06h     | GRPPWM   | 7:0 | GDC[7:0] | R/W    | 1111 1111 | GRPPWM register |

When DMBLNK bit (MODE2 register) is programmed with 0, a 190 Hz fixed frequency signal is superimposed with the 97 kHz individual brightness control signal. GRPPWM is then used as a global brightness control allowing the LED outputs to be dimmed with the same value. The value in GRPFREQ is then a 'Don't care'.

General brightness for the 4 outputs is controlled through 256 linear steps from 00h (0 % duty cycle = LED output off) to FFh (99.6 % duty cycle = maximum brightness). Applicable to LED outputs programmed with LDRx = 11 (LEDOUT register).

When DMBLNK bit is programmed with 1, GRPPWM and GRPFREQ registers define a global blinking pattern, where GRPFREQ contains the blinking period (from 24 Hz to 10.73 s) and GRPPWM the duty cycle (ON/OFF ratio in %).

$$duty \ cycle = \frac{GDC[7:0]}{256}$$

(2)

### 7.3.5 Group frequency, GRPFREQ

 Table 12.
 GRPFREQ - Group Frequency register (address 07h) bit description

 Legend: \* default value.
 \*

| Address | Register | Bit | Symbol    | Access | Value      | Description      |
|---------|----------|-----|-----------|--------|------------|------------------|
| 07h     | GRPFREQ  | 7:0 | GFRQ[7:0] | R/W    | 0000 0000* | GRPFREQ register |

GRPFREQ is used to program the global blinking period when DMBLNK bit (MODE2 register) is equal to 1. Value in this register is a 'Don't care' when DMBLNK = 0. Applicable to LED outputs programmed with LDRx = 11 (LEDOUT register).

Blinking period is controlled through 256 linear steps from 00h (41 ms, frequency 24 Hz) to FFh (10.73 s).

global blinking period = 
$$\frac{GFRQ[7:0] + 1}{24}$$
 (in seconds) (3)

### 7.3.6 LED driver output state, LEDOUT

| Table 13.   | LEDOUT - LED driver output state register (address 08h) bit description |  |
|-------------|-------------------------------------------------------------------------|--|
| Legend: * d | efault value.                                                           |  |
|             |                                                                         |  |

| Address                | Register | Bit | Symbol | Access | Value | Description               |
|------------------------|----------|-----|--------|--------|-------|---------------------------|
| 08h LEDOU <sup>*</sup> | LEDOUT   | 7:6 | LDR3   | R/W    | 00*   | LED3 output state control |
|                        |          | 5:4 | LDR2   | R/W    | 00*   | LED2 output state control |
|                        |          | 3:2 | LDR1   | R/W    | 00*   | LED1 output state control |
|                        |          | 1:0 | LDR0   | R/W    | 00*   | LED0 output state control |

**LDRx = 00** — LED driver x is off (default power-up state).

**LDRx = 01** — LED driver x is fully on (individual brightness and group dimming/blinking not controlled).

**LDRx = 10** — LED driver x individual brightness can be controlled through its PWMx register.

**LDRx** = **11** — LED driver x individual brightness and group dimming/blinking can be controlled through its PWMx register and the GRPPWM registers.

PCA9633 5

### 7.3.7 I<sup>2</sup>C-bus subaddress 1 to 3, SUBADRx

 Table 14.
 SUBADR1 to SUBADR3 - I<sup>2</sup>C-bus subaddress registers 0 to 3 (address 09h to 0Bh) bit description

Legend: \* default value.

| Address     | Register | Bit     | Symbol  | Access    | Value                             | Description                       |
|-------------|----------|---------|---------|-----------|-----------------------------------|-----------------------------------|
| 09h SUBADR1 | 7:1      | A1[7:1] | R/W     | 1110 001* | I <sup>2</sup> C-bus subaddress 1 |                                   |
|             |          | 0       | A1[0]   | R only    | 0*                                | reserved                          |
| 0Ah         | SUBADR2  | 7:1     | A2[7:1] | R/W       | 1110 010*                         | I <sup>2</sup> C-bus subaddress 2 |
|             |          | 0       | A2[0]   | R only    | 0*                                | reserved                          |
| 0Bh         | SUBADR3  | 7:1     | A3[7:1] | R/W       | 1110 100*                         | I <sup>2</sup> C-bus subaddress 3 |
|             |          | 0       | A3[0]   | R only    | 0*                                | reserved                          |

Subaddresses are programmable through the I<sup>2</sup>C-bus. Default power-up values are E2h, E4h, E8h, and the device(s) will not acknowledge these addresses right after power-up (the corresponding SUBx bit in MODE1 register is equal to 0).

Once subaddresses have been programmed to their right values, SUBx bits need to be set to 1 in order to have the device acknowledging these addresses (MODE1 register).

Only the 7 MSBs representing the I<sup>2</sup>C-bus subaddress are valid. The LSB in SUBADRx register is a read-only bit (0).

When SUBx is set to 1, the corresponding  $I^2C$ -bus subaddress can be used during either an  $I^2C$ -bus read or write sequence.

### 7.3.8 LED All Call I<sup>2</sup>C-bus address, ALLCALLADR

## Table 15. ALLCALLADR - LED All Call I<sup>2</sup>C-bus address register (address 0Ch) bit description

Legend: \* default value.

| Address | Register   | Bit | Symbol  | Access | Value     | Description                                   |
|---------|------------|-----|---------|--------|-----------|-----------------------------------------------|
| 0Ch     | ALLCALLADR | 7:1 | AC[7:1] | R/W    | 1110 000* | ALLCALL I <sup>2</sup> C-bus address register |
|         |            | 0   | AC[0]   | R only | 0*        | reserved                                      |

The LED All Call I<sup>2</sup>C-bus address allows all the PCA9633s in the bus to be programmed at the same time (ALLCALL bit in register MODE1 must be equal to 1, power-up default state). This address is programmable through the I<sup>2</sup>C-bus and can be used during either an I<sup>2</sup>C-bus read or write sequence. The register address can be programmed as a sub call.

Only the 7 MSBs representing the All Call I<sup>2</sup>C-bus address are valid. The LSB in ALLCALLADR register is a Read-only bit (0).

If ALLCALL bit = 0, the device does not acknowledge the address programmed in register ALLCALLADR.

### 7.4 Active LOW output enable input

The active LOW output enable  $(\overline{OE})$  pin, allows to enable or disable all the LED outputs at the same time.

This control signal is only available for the 16-pin version and does not apply to the 8-pin or 10-pin versions.

- When a LOW level is applied to OE pin, all the LED outputs are enabled and follow the output state defined in the LEDOUT register with the polarity defined by INVRT bit (MODE2 register).
- When a HIGH level is applied to  $\overline{OE}$  pin, all the LED outputs are programmed to the value that is defined by OUTNE[1:0] in the MODE2 register.

#### Table 16. LED outputs when $\overline{OE} = 1$

| OUTNE1 | OUTNE0 | LED outputs                                   |
|--------|--------|-----------------------------------------------|
| 0      | 0      | 0                                             |
| 0      | 1      | 1 if OUTDRV = 1, high-impedance if OUTDRV = 0 |
| 1      | 0      | high-impedance                                |
| 1      | 1      | reserved                                      |

The  $\overline{OE}$  pin can be used as a synchronization signal to switch on/off several PCA9633 devices at the same time. This requires an external clock reference that provides blinking period and the duty cycle.

The  $\overline{OE}$  pin can also be used as an external dimming control signal. The frequency of the external clock must be high enough not to be seen by the human eye, and the duty cycle value determines the brightness of the LEDs.

**Remark:** Do not use  $\overline{OE}$  as an external blinking control signal when internal global blinking is selected (DMBLNK = 1, MODE2 register) since it will result in an undefined blinking pattern. Do not use  $\overline{OE}$  as an external dimming control signal when internal global dimming is selected (DMBLNK = 0, MODE2 register) since it will result in an undefined dimming pattern.

### 7.5 Power-on reset

When power is applied to  $V_{DD}$ , an internal Power-on reset holds the PCA9633 in a reset condition until  $V_{DD}$  has reached  $V_{POR}$ . At this point, the reset condition is released and the PCA9633 registers and I<sup>2</sup>C-bus state machine are initialized to their default states (all zeroes) causing all the channels to be deselected. Thereafter,  $V_{DD}$  must be lowered below 0.2 V to reset the device.

### 7.6 Software Reset

The Software Reset Call (SWRST Call) allows all the devices in the I<sup>2</sup>C-bus to be reset to the power-up state value through a specific formatted I<sup>2</sup>C-bus command. To be performed correctly, it implies that the I<sup>2</sup>C-bus is functional and that there is no device hanging the bus.

The SWRST Call function is defined as the following:

- 1. A START command is sent by the I<sup>2</sup>C-bus master.
- 2. The reserved SWRST I<sup>2</sup>C-bus address '0000 011' with the  $R/\overline{W}$  bit set to 0 (write) is sent by the I<sup>2</sup>C-bus master.
- The PCA9633 device(s) acknowledge(s) after seeing the SWRST Call address '0000 0110' (06h) only. If the R/W bit is set to 1 (read), no acknowledge is returned to the I<sup>2</sup>C-bus master.
- 4. Once the SWRST Call address has been sent and acknowledged, the master sends 2 bytes with 2 specific values (SWRST data byte 1 and byte 2):
  - a. Byte 1 = A5h: the PCA9633 acknowledges this value only. If byte 1 is not equal to A5h, the PCA9633 does not acknowledge it.
  - b. Byte 2 = 5Ah: the PCA9633 acknowledges this value only. If byte 2 is not equal to 5Ah, then the PCA9633 does not acknowledge it.

If more than 2 bytes of data are sent, the PCA9633 does not acknowledge any more.

5. Once the right 2 bytes (SWRST data byte 1 and byte 2 only) have been sent and correctly acknowledged, the master sends a STOP command to end the SWRST Call: the PCA9633 then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time (t<sub>BUF</sub>).

The I<sup>2</sup>C-bus master must interpret a non-acknowledge from the PCA9633 (at any time) as a 'SWRST Call Abort'. The PCA9633 does not initiate a reset of its registers. This happens only when the format of the SWRST Call sequence is not correct.

### 7.7 Using the PCA9633 with and without external drivers

The PCA9633 LED output drivers are 5.5 V only tolerant and can sink up to 25 mA at 5 V.

If the device needs to drive LEDs to a higher voltage and/or higher current, use of an external driver is required.

- INVRT bit (MODE2 register) can be used to keep the LED PWM control firmware the same (PWMx and GRPPWM values directly calculated from their respective formulas and the LED output state determined by LEDOUT register value) independently of the type of external driver. This bit allows LED output polarity inversion/non-inversion only when  $\overline{OE} = 0$ .
- OUTDRV bit (MODE2 register) allows minimizing the amount of external components required to control the external driver (N-type or P-type device).

#### Table 17. Use of INVRT and OUTDRV based on connection to the LEDn outputs when $\overline{OE} = 0^{[1]}$

| INVRT OUTDRV |   | Direct connection to LEDn                                       |                                          | External N-type driver                                          |                                  | External P-type driver                                          |                                 |
|--------------|---|-----------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------|---------------------------------|
|              |   | Firmware                                                        | External<br>pull-up<br>resistor          | Firmware                                                        | External<br>pull-up<br>resistor  | Firmware                                                        | External<br>pull-up<br>resistor |
| 0            | 0 | formulas and LED<br>output state values<br>apply <sup>[2]</sup> | LED current<br>limiting R <sup>[2]</sup> | formulas and LED<br>output state<br>values inverted             | required                         | formulas and LED<br>output state values<br>apply                | required                        |
| 0            | 1 | formulas and LED<br>output state values<br>apply <sup>[2]</sup> | LED current<br>limiting R <sup>[2]</sup> | formulas and LED<br>output state<br>values inverted             | not required                     | formulas and LED<br>output state values<br>apply <sup>[4]</sup> | not<br>required <sup>[4]</sup>  |
| 1            | 0 | formulas and LED<br>output state values<br>inverted             | LED current limiting R                   | formulas and LED<br>output state<br>values apply                | required                         | formulas and LED<br>output state values<br>inverted             | required                        |
| 1            | 1 | formulas and LED<br>output state values<br>inverted             | LED current limiting R                   | formulas and LED<br>output state<br>values apply <sup>[3]</sup> | not<br>required <mark>[3]</mark> | formulas and LED<br>output state values<br>inverted             | not required                    |

[1]  $\overline{OE}$  applies to 16-pin version only. When  $\overline{OE} = 1$ , LED output state is controlled only by OUTNE[1:0] bits (MODE2 register).

[2] Correct configuration when LEDs directly connected to the LEDn outputs (connection to V<sub>DD</sub> through current limiting resistor).

[3] Optimum configuration when external N-type (NPN, NMOS) driver used.

[4] Optimum configuration when external P-type (PNP, PMOS) driver used.

| LEDOUT                      | INVRT | OUTDRV | Upper transistor<br>(V <sub>DD</sub> to LEDn) | Lower transistor<br>(LEDn to V <sub>SS</sub> ) | LEDn state                                                            |
|-----------------------------|-------|--------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|
| 00                          | 0     | 0      | off                                           | off                                            | high-Z <sup>[2]</sup>                                                 |
| LED driver off              | 0     | 1      | on                                            | off                                            | V <sub>DD</sub>                                                       |
|                             | 1     | 0      | off                                           | on                                             | V <sub>SS</sub>                                                       |
|                             | 1     | 1      | off                                           | on                                             | V <sub>SS</sub>                                                       |
| 01                          | 0     | 0      | off                                           | on                                             | V <sub>SS</sub>                                                       |
| LED driver on               | 0     | 1      | off                                           | on                                             | V <sub>SS</sub>                                                       |
|                             | 1     | 0      | off                                           | off                                            | high-Z <sup>[2]</sup>                                                 |
|                             | 1     | 1      | on                                            | off                                            | V <sub>DD</sub>                                                       |
| 10<br>Individual            | 0     | 0      | off                                           | Individual PWM (non-inverted)                  | $V_{SS}$ or high- $Z^{[2]}$ = PWMx value                              |
| brightness<br>control       | 0     | 1      | Individual PWM (non-inverted)                 | Individual PWM (non-inverted)                  | $V_{SS}$ or $V_{DD}$ = PWMx value                                     |
|                             | 1     | 0      | off                                           | Individual PWM (inverted)                      | high-Z <sup>[2]</sup> or $V_{SS} = 1 - PWMx$ value                    |
|                             | 1     | 1      | Individual PWM (inverted)                     | Individual PWM (inverted)                      | $V_{DD} \text{ or } V_{SS}$ = 1 $-$ PWMx value                        |
| 11<br>Individual +<br>Group | 0     | 0      | off                                           | Individual + Group<br>PWM<br>(non-inverted)    | $V_{SS}$ or high-Z <sup>[2]</sup> = PWMx/GRPPWM values                |
| dimming/blinking            | 0     | 1      | Individual PWM (non-inverted)                 | Individual PWM (non-inverted)                  | $V_{SS}$ or $V_{DD}$ = PWMx/GRPPWM values                             |
|                             | 1     | 0      | off                                           | Individual + Group<br>PWM (inverted)           | high-Z <sup>[2]</sup> or $V_{SS} = (1 - PWMx)$ or (1 - GRPPWM) values |
|                             | 1     | 1      | Individual PWM (inverted)                     | Individual PWM (inverted)                      | $V_{DD}$ or $V_{SS} = (1 - PWMx)$ or<br>(1 - GRPPWM) values           |

#### Table 18. Output transistors based on LEDOUT registers, INVRT and OUTDRV bits when $\overline{OE} = 0^{[1]}$

[1]  $\overline{OE}$  applies to 16-pin version only. When  $\overline{OE} = 1$ , LED output state is controlled only by OUTNE[1:0] bits (MODE2 register).

[2] External pull-up or LED current limiting resistor connects LEDn to V<sub>DD</sub>.

### 7.8 Individual brightness control with group dimming/blinking

A 97 kHz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to control individually the brightness for each LED.

On top of this signal, one of the following signals can be superimposed (this signal can be applied to the 4 LED outputs):

- A lower 190 Hz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to provide a global brightness control.
- A programmable frequency signal from 24 Hz to <sup>1</sup>/<sub>10.73</sub> Hz (8 bits, 256 steps) with programmable duty cycle (8 bits, 256 steps) is used to provide a global blinking control.



Fig 11. Brightness + Group Dimming signals

### 8. Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

### 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 12).



### 8.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 13).



### 8.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 14).

### **NXP Semiconductors**

4-bit Fm+ I<sup>2</sup>C-bus LED driver

PCA9633



### 8.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold time must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



## PCA9633

4-bit Fm+ I<sup>2</sup>C-bus LED driver

## 9. Bus transactions





### **NXP Semiconductors**

### 4-bit Fm+ I<sup>2</sup>C-bus LED driver

**PCA9633** 



Fig 18. Multiple writes to Individual Brightness registers only using the Auto-Increment feature



## **PCA9633**

### **NXP Semiconductors**

### 4-bit Fm+ I<sup>2</sup>C-bus LED driver



Fig 21. Software Reset (SWRST) Call sequence

002aab425