

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# PCA9701; PCA9702

# 18 V tolerant SPI 16-bit/8-bit GPI with INT Rev. 7 — 26 September 2014

**Product data sheet** 

#### **General description** 1.

The PCA9701/PCA9702 are low power 18 V tolerant SPI General Purpose Input (GPI) shift register designed to monitor the status of switch inputs. It generates an interrupt when one or more of the switch inputs change state. The input level is recognized as a HIGH when it is greater than  $0.7 \times V_{DD}$  and as a LOW when it is less than  $0.4 \times V_{DD}$ (minimum threshold of 2 V at 5 V node). The PCA9701 can monitor up to 16 switch inputs and the PCA9702 can monitor up to 8 switch inputs.

The falling edge of the CS pin samples the input port status and clears the interrupt. When CS is LOW, the rising edge of the SCLK loads the shift register and shifts the value out of the shift register. The serial input is sampled on the falling edge of SCLK.

Each of the input ports has a 18 V breakdown ESD protection circuit. When used with a series resistor (minimum 100 k $\Omega$ ), the input can connect to a 12 V battery and support double battery, reverse battery, 27 V jump start and 40 V load dump conditions in automotive applications. Higher voltages can be tolerated on the inputs depending on the series resistor used to limit the input current.

With both the high breakdown voltage and high ESD, these devices are useful for both automotive and mobile applications.

The PCA9703/PCA9704 are new pin compatible devices for the PCA9701/PCA9702 which have an interrupt masking feature allowing selected inputs to not generate interrupts and provides higher ground offset of  $0.55 \times V_{DD}$  (minimum of 2.5 V at 5 V node) with minimum hysteresis of  $0.05 \times V_{DD}$  (minimum of 225 mV at 5 V node).

#### Features and benefits 2.

- 16 general purpose input ports (PCA9701) or 8 general purpose input ports (PCA9702)
- 18 V tolerant input ports with 100 kΩ external series resistor
- Input LOW threshold 0.4 × V<sub>DD</sub> with minimum of 2 V at V<sub>DD</sub> = 4.5 V
- Open-drain interrupt output
- Interrupt enable pin (INT\_EN) disables interrupt output
- V<sub>DD</sub> range: 2.5 V to 5.5 V
- I<sub>DD</sub> is very low 2.5 μA maximum
- SPI serial interface with speeds up to 5 MHz
- ESD protection exceeds 8 kV HBM per JESD22-A114, 350 V MM, and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Operating temperature range: -40 °C to +125 °C



- PCA9701 offered in SO24, TSSOP24 and HWQFN24 packages
- PCA9702 offered in TSSOP16 package

## 3. Applications

- Body control modules
- Switch monitoring
- Industrial equipment
- Cellular telephones
- Emergency lighting
- SBC wake pin extension

## 4. Ordering information

Table 1. Ordering information

| Type number | Topside   | Package |                                                                                                                 |          |  |  |
|-------------|-----------|---------|-----------------------------------------------------------------------------------------------------------------|----------|--|--|
|             | marking   | Name    | Description                                                                                                     | Version  |  |  |
| PCA9701D    | PCA9701D  | SO24    | plastic small outline package; 24 leads;<br>body width 7.5 mm                                                   | SOT137-1 |  |  |
| PCA9701HF   | 9701      | HWQFN24 | plastic thermal enhanced very very thin quad flat package; no leads; 24 terminals; body $4\times4\times0.75$ mm | SOT994-1 |  |  |
| PCA9701PW   | PCA9701PW | TSSOP24 | plastic thin shrink small outline package; 24 leads;<br>body width 4.4 mm                                       | SOT355-1 |  |  |
| PCA9702PW   | PCA9702   | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                          |          |  |  |

## 4.1 Ordering options

Table 2. Ordering options

| Type number | Orderable part number | Package | Packing method                       | Minimum order quantity | Temperature range                                                    |
|-------------|-----------------------|---------|--------------------------------------|------------------------|----------------------------------------------------------------------|
| PCA9701D    | PCA9701D,118          | SO24    | Reel 13" Q1/T1 *standard mark SMD    | 1000                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |
| PCA9701HF   | PCA9701HF,118         | HWQFN24 | Reel 13" Q1/T1<br>*standard mark SMD | 6000                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |
| PCA9701PW   | PCA9701PW,118         | TSSOP24 | Reel 13" Q1/T1<br>*standard mark SMD | 2500                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |
| PCA9702PW   | PCA9702PW,118         | TSSOP16 | Reel 13" Q1/T1<br>*standard mark SMD | 2500                   | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |

## 5. Block diagram



## 6. Pinning information

#### 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Symbol   | Pin           |         |         | Туре   | Description                                         |
|----------|---------------|---------|---------|--------|-----------------------------------------------------|
|          | SO24, TSSOP24 | HWQFN24 | TSSOP16 |        |                                                     |
| SDOUT    | 1             | 22      | 1       | output | 3-state serial data output; normally high-impedance |
| ĪNT      | 2             | 23      | 2       | output | open-drain interrupt output (active LOW)            |
| INT_EN   | 3             | 24      | 3       | input  | interrupt output enable                             |
|          |               |         |         |        | 1 = interrupt is enabled                            |
|          |               |         |         |        | 0 = interrupt is disabled and high-impedance        |
| IN0      | 4             | 1       | 4       | input  | input port 0                                        |
| IN1      | 5             | 2       | 5       | input  | input port 1                                        |
| IN2      | 6             | 3       | 6       | input  | input port 2                                        |
| IN3      | 7             | 4       | 7       | input  | input port 3                                        |
| IN4      | 8             | 5       | 9       | input  | input port 4                                        |
| IN5      | 9             | 6       | 10      | input  | input port 5                                        |
| IN6      | 10            | 7       | 11      | input  | input port 6                                        |
| IN7      | 11            | 8       | 12      | input  | input port 7                                        |
| $V_{SS}$ | 12            | 9[1]    | 8       | ground | ground supply                                       |
| IN8      | 13            | 10      | -       | input  | input port 8                                        |
| IN9      | 14            | 11      | -       | input  | input port 9                                        |
| IN10     | 15            | 12      | -       | input  | input port 10                                       |
| IN11     | 16            | 13      | -       | input  | input port 11                                       |
| IN12     | 17            | 14      | -       | input  | input port 12                                       |
| IN13     | 18            | 15      | -       | input  | input port 13                                       |
| IN14     | 19            | 16      | -       | input  | input port 14                                       |
| IN15     | 20            | 17      | -       | input  | input port 15                                       |
| CS       | 21            | 18      | 13      | input  | chip select (active LOW)                            |
| SCLK     | 22            | 19      | 14      | input  | serial input clock                                  |
| SDIN     | 23            | 20      | 15      | input  | serial data input (20 μA pull-down)                 |
| $V_{DD}$ | 24            | 21      | 16      | supply | supply voltage                                      |

<sup>[1]</sup> HWQFN24 package die supply ground is connected to both V<sub>SS</sub> pin and exposed center pad. V<sub>SS</sub> pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region.

## 7. Functional description

PCA9701 is a 16-bit General Purpose Input (GPI) with an open-drain interrupt output designed to monitor switch status. By putting an external 100 k $\Omega$  series resistor at the input port, the device allows the input to tolerate momentary double 12 V battery, reverse battery, 27 V jump start or 40 V load dump conditions. The interrupt output is asserted when an input port status changes. The open-drain interrupt output is enabled when INT\_EN is HIGH and disabled when INT\_EN is LOW. The input port status is accessed via the 4-wire SPI interface. The PCA9702 is the 8-bit version of the PCA9701.

Multiple PCA9701 or PCA9702 devices can be serially connected for monitoring a large number of switches by connecting the SDOUT of one device to the SDIN of the next device. SCLK and  $\overline{\text{CS}}$  must be common among all devices and interrupt outputs may be tied together. No external logic is necessary because all the devices' interrupt outputs are open-drain that function as 'wired-AND' and can simply be connected together to a single pull-up resistor.

#### 7.1 SPI bus operation

The PCA9701 or PCA9702 interfaces with the controller via the 4-wire SPI bus that is comprised of the following signals: chip select ( $\overline{CS}$ ), serial clock (SCLK), serial data in (SDIN), and serial data out (SDOUT). To access the device, the controller asserts  $\overline{CS}$  LOW, then sends SCLK and SDIN. When reading/writing is complete, the controller de-asserts  $\overline{CS}$ . See Figure 6 for register access timing.

## 7.1.1 CS - chip select

The  $\overline{\text{CS}}$  pin is the device chip select and is an active LOW input. The falling edge of  $\overline{\text{CS}}$  captures the input port status in the input status register. If the interrupt output is asserted, the falling edge of  $\overline{\text{CS}}$  will clear the interrupt. When  $\overline{\text{CS}}$  is LOW, the SPI interface is active. When  $\overline{\text{CS}}$  is HIGH, the SPI interface is disabled.

#### 7.1.2 SCLK - serial clock input

SCLK is the serial clock input to the <u>device</u>. It should be LOW and remain LOW during the falling and rising edge of CS. When CS is LOW, the first rising edge of SCLK parallel loads the shift register from the input. The subsequent rising edges on SCLK serially shifts data out from the shift register. The falling edge of SCLK samples the data on SDIN.

#### 7.1.3 SDIN - serial data input

SDIN is the serial data input port. The data is sampled into the shift register on the falling edge of SCLK. SDIN is only active when  $\overline{\text{CS}}$  is LOW. This input has a 20  $\mu\text{A}$  pull-down current source.

#### 7.1.4 SDOUT - serial data output

SDOUT is the serial data output signal. SDOUT is high-impedance when  $\overline{CS}$  is HIGH and switches to low-impedance after  $\overline{CS}$  goes LOW. When  $\overline{CS}$  is LOW, after the first rising edge of SCLK the most significant bit in the shift register is presented on SDOUT. Subsequent rising edges of SCLK shift the remaining data from the shift register onto SDOUT.

#### 7.1.5 Register access timing

<u>Figure 6</u> shows the waveforms of the device operation. Initially  $\overline{CS}$  is HIGH and SCLK is LOW. On the falling edge of  $\overline{CS}$ , input port status, DATA[n:0] is captured into the input status register, and subsequently the first rising edge of SCLK parallel loads the shift register. The falling edge of SCLK samples the data on the SDIN. The MSB from the shift register is valid and available on the SDOUT after the first rising edge of SCLK.



#### 7.2 Interrupt output

 $\overline{\text{INT}}$  is the open-drain interrupt output and is active LOW. A pull-up resistor of approximately 10 k $\Omega$  is recommended. The interrupt output is asserted when the input status is changed, and is cleared on the falling edge of  $\overline{\text{CS}}$  or when the input port status matches the input status register. When there are multiple devices, the  $\overline{\text{INT}}$  outputs may be tied together to a single pull-up.

 $\underline{\text{Table 4}}$  illustrates the state of the interrupt output versus the state of the input port and input status register. The interrupt output is asserted when the input port and input status register differ.

Table 4. Interrupt output function truth table

H = HIGH; L = LOW; X = don't care

| INT_EN | Input port status | Input status register[1] | INT output[2] |
|--------|-------------------|--------------------------|---------------|
| Н      | L                 | L                        | Н             |
| Н      | L                 | Н                        | L             |
| Н      | Н                 | L                        | L             |
| Н      | Н                 | Н                        | Н             |
| L      | X                 | X                        | Н             |

- [1] Input status register is the value or content of the D flip-flops.
- [2] Logic states shown for  $\overline{\text{INT}}$  pin assumes 10 k $\Omega$  pull-up resistor.

#### 7.3 General Purpose Inputs

The General Purpose Inputs (GPI) are designed to behave like a typical input in the 0 V to 5.5 V range, but are also designed to have low leakage currents at elevated voltages. The input structure allows for elevated voltages to be applied through a series resistor. The series resistor is required when the input voltage is above 5.5 V. The series resistor is required for two reasons: first, to prevent damage to the input avalanche diode, and second, to prevent the ESD protection circuitry from creating an excessive current flow. The ESD protection circuitry includes a latch-back style device, which provides excellent ESD protection during assembly or typical 5.5 V applications. The series resistor limits the current flowing into the part and provides additional ESD protection. The limited current prevents the ESD latch-back device from latching back to a low voltage, which would cause excessive current flow and damage the part.

The minimum required series resistance for applications with input voltages above 5.5 V is 100 k $\Omega$ . For applications requiring an applied voltage above 27 V, <u>Equation 1</u> is recommended to determine the series resistor. Failure to include the appropriate input series resistor may result in product failure and will void the warranty.

$$R_s = \frac{voltage \ applied - 17 \ V}{I_I} \tag{1}$$

The series resistor should be placed physically as close as possible to the connected input to reduce the effective node capacitance. The input response time is effected by the RC time constant of the series resistor and the input node capacitance.

#### 7.3.1 $V_{IL}$ , $V_{IH}$ and switching points

A minimum LOW threshold of 2.0 V is guaranteed for the logical switching points for the inputs. See Figure 7 for details.



The  $V_{IL}$  is specified as a maximum of  $0.40 \times V_{DD}$  and is 2.0 V at 4.5 V  $V_{DD}$ . This means that if the user applies 2.0 V or less to the input (with  $V_{DD} = 4.5$  V), or as the voltage passes this threshold, they will always see a LOW.

The  $V_{IH}$  is specified as a minimum of  $0.7 \times V_{DD}$ . This means that if the user applies 3.15 V or more to the input (with  $V_{DD}$  = 4.5 V), or as the voltage passes this threshold, they will always see a HIGH.

## 8. Application design-in information

## 8.1 General application



#### 8.2 Automotive application

#### Supports:

- 12 V battery (8 V to 16 V)
- Double battery (16 V to 32 V)
- Reverse battery (-8 V to -16 V)
- Jump start (27 V for 60 seconds)
- Load dump (40 V)

#### 8.2.1 SBC wake port extension with cyclic biasing

System Basis Chips (SBC) offer many functions needed for in-vehicle networking solutions. Some of the features built into SBC are:

- Transceivers (HS-CAN, LIN 2.0)
- · Scalable voltage regulators
- · Watchdog timers; wake-up function
- · Fail-safe function

For more information on SBC, refer to http://www.nxp.com/index.html#/pip/pip=[pfp=53482]|pp=[t=pfp,i=53482].

#### 8.2.1.1 UJA106x with PCA9701, standby



- PCA970x fits to SBC UJA106x and UJA107xA family
- PCA970x can be powered by V1 of SBC
- Extends the SBC with 8/16 additional wake inputs
- $\mu$ C can be set to stop-mode during standby to save ECU standby current. SBC with GPI periodically monitors the wake inputs
  - Cyclic bias via V3
  - Very low system current consumption even with clamped switches

#### 8.2.1.2 UJA106x with PCA9701, sleep



- Very low quiescent system current (50  $\mu\text{A})$  due to disabled  $\mu\text{C}$  and cyclically biasing of switches
- Wake-up upon change of switches or upon bus traffic (CAN and LIN)
- · PCA970x supplied out of cyclically biased transistor regulator

#### 8.2.1.3 UJA107xA with PCA9701, standby



- UJA107xA SBC provides WBIAS pin for cyclic biasing of the inputs
- · Compatible with UJA107xA based ASSPs

#### 8.2.2 Application examples including switches to battery



## 9. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

 $T_{amb} = -40$  °C to +125 °C, unless otherwise specified.

| Symbol              | Parameter                    | Conditions                                            |        | Min  | Max  | Unit |
|---------------------|------------------------------|-------------------------------------------------------|--------|------|------|------|
| $V_{DD}$            | supply voltage               |                                                       |        | -0.5 | +6.0 | V    |
| Iį                  | input current                | IN[n:0] pins with series resistor and $V_I > 5.5 V$ , | [1][2] | -    | 350  | μΑ   |
| VI                  | input voltage                | GPI pins IN[n:0]; no series resistor                  | [1][2] | -0.5 | +6   | ٧    |
|                     |                              | SPI pins                                              |        | -0.5 | +6   | ٧    |
| T <sub>stg</sub>    | storage temperature          |                                                       |        | -65  | +150 | °C   |
| T <sub>j(max)</sub> | maximum junction temperature | operating                                             |        | -    | 125  | °C   |

<sup>[1]</sup> With GPI external series resistors, the inputs support double battery, reverse battery and load dump conditions. During double battery or load dump the input pin will drain slightly higher leakage current until the input drops to 18 V. For more detail of leakage current specification, please refer to <a href="Table 6"Static characteristics">Table 6 "Static characteristics"</a>. See <a href="Section 7.3">Section 7.3</a> for series resistor requirements.

<sup>[2]</sup> n = 15 for PCA9701; n = 7 for PCA9702.

## 10. Static characteristics

#### Table 6. Static characteristics

 $V_{DD}$  = 2.5 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +125 °C; unless otherwise specified.

| Symbol           | Parameter                 | Conditions                                                                                   |     | Min         | Тур | Max                | Unit |
|------------------|---------------------------|----------------------------------------------------------------------------------------------|-----|-------------|-----|--------------------|------|
| Supply           |                           |                                                                                              |     |             |     |                    |      |
| $V_{DD}$         | supply voltage            |                                                                                              |     | 2.5         | 3.3 | 5.5                | V    |
| I <sub>DD</sub>  | supply current            | $V_{DD} = 5.5 \text{ V}$ ; input = 5 V or 18 V; INT_EN = $V_{DD}$                            |     | -           | 1.0 | 2.5                | μΑ   |
| V <sub>POR</sub> | power-on reset voltage[1] |                                                                                              |     | -           | 1.8 | 2.2                | V    |
| General          | Purpose Inputs            |                                                                                              |     | 1           |     |                    |      |
| V <sub>IL</sub>  | LOW-level input voltage   |                                                                                              | [2] | -           | -   | $0.4V_{DD}$        | ٧    |
| V <sub>IH</sub>  | HIGH-level input voltage  |                                                                                              |     | $0.7V_{DD}$ | -   | -                  | V    |
| l <sub>l</sub>   | input current             | GPI recommended maximum current; V <sub>I</sub> > 5.5 V; with series resistor R <sub>s</sub> | [3] | -           | -   | 100                | μΑ   |
| I <sub>IH</sub>  | HIGH-level input current  | each input; V <sub>I</sub> = V <sub>DD</sub>                                                 |     | -1          | -   | +1                 | μΑ   |
| I <sub>LI</sub>  | input leakage current     | V <sub>I</sub> = 17 V; 100 kΩ series resistor                                                |     | -1          | -   | +1                 | μΑ   |
| C <sub>i</sub>   | input capacitance         | $V_I = V_{SS}$ or $V_{DD}$                                                                   |     | -           | 2.0 | 5.0                | pF   |
| Interrupt        | output                    |                                                                                              |     |             |     |                    |      |
| I <sub>OL</sub>  | LOW-level output current  | $V_{DD} = 4.5 \text{ V}; V_{OL} = 0.4 \text{ V}$                                             |     | 6           | -   | -                  | mA   |
|                  |                           | V <sub>DD</sub> = 2.5 V; V <sub>OL</sub> = 0.4 V                                             |     | 3           | -   | -                  | mA   |
| I <sub>OH</sub>  | HIGH-level output current | $V_{OH} = V_{DD}$                                                                            |     | -1          | -   | +1                 | μΑ   |
| Co               | output capacitance        |                                                                                              |     | -           | 2   | 5                  | pF   |
| SPI and          | control                   |                                                                                              |     |             |     |                    |      |
| V <sub>IL</sub>  | LOW-level input voltage   |                                                                                              |     | -           | -   | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage  |                                                                                              |     | $0.7V_{DD}$ | -   | 5.5                | V    |
| I <sub>IH</sub>  | HIGH-level input current  | SDIN; $V_I = V_{DD} = 5.5 \text{ V}$                                                         |     | -           | 20  | 40                 | μΑ   |
| I <sub>OL</sub>  | LOW-level output current  | SDOUT; V <sub>OL</sub> = 0.4 V                                                               |     |             |     |                    |      |
|                  |                           | V <sub>DD</sub> = 4.5 V                                                                      |     | 5           | -   | -                  | mA   |
|                  |                           | V <sub>DD</sub> = 2.5 V                                                                      |     | 3           | -   | -                  | mA   |
| I <sub>OH</sub>  | HIGH-level output current | SDOUT; $V_{OH} = V_{DD} - 0.5 \text{ V}$                                                     |     |             |     |                    |      |
|                  |                           | V <sub>DD</sub> = 4.5 V                                                                      |     | -5          | -11 | -                  | mA   |
|                  |                           | V <sub>DD</sub> = 2.5 V                                                                      |     | -3          | -7  | -                  | mA   |
| C <sub>i</sub>   | input capacitance         | $V_I = V_{SS}$ or $V_{DD}$                                                                   |     | -           | 2   | 5                  | pF   |
| C <sub>o</sub>   | output capacitance        | SDOUT; $\overline{CS} = V_{DD}$                                                              |     | -           | 4   | 6                  | рF   |

<sup>[1]</sup>  $V_{DD}$  must be lowered to 0.2 V for at least 5  $\mu s$  in order to reset device.

<sup>[2]</sup> Minimum  $V_{IL}$  is 2.0 V at  $V_{DD}$  = 4.5 V.

<sup>[3]</sup> For GPI pin voltages > 5.5 V, see Section 7.3.

## 11. Dynamic characteristics

Table 7. Dynamic characteristics

 $V_{DD}$  = 2.5 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +125 °C; unless otherwise specified.

| Symbol                        | Parameter                     | Conditions                                                                          | Min | Тур | Max | Unit |
|-------------------------------|-------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub>              | maximum input clock frequency |                                                                                     | -   | -   | 5   | MHz  |
| t <sub>r</sub>                | rise time                     | SDOUT; 10 % to 90 % at 5 V                                                          | -   | 35  | 60  | ns   |
| t <sub>f</sub>                | fall time                     | SDOUT; 90 % to 10 % at 5 V                                                          | -   | 25  | 50  | ns   |
| t <sub>WH</sub>               | pulse width HIGH              | SCLK                                                                                | 50  | -   | -   | ns   |
| t <sub>WL</sub>               | pulse width LOW               | SCLK                                                                                | 50  | -   | -   | ns   |
| t <sub>SPILEAD</sub>          | SPI enable lead time          | CS falling edge to SCLK rising edge                                                 | 50  | -   | -   | ns   |
| t <sub>SPILAG</sub>           | SPI enable lag time           | SCLK falling edge to CS rising edge                                                 | 50  | -   | -   | ns   |
| t <sub>su(SDIN)</sub>         | SDIN set-up time              | SDIN to SCLK falling edge                                                           | 20  | -   | -   | ns   |
| t <sub>h(SDIN)</sub>          | SDIN hold time                | from SCLK falling edge                                                              | 30  | -   | -   | ns   |
| $t_{\text{en}(\text{SDOUT})}$ | SDOUT enable time             | from CS LOW to<br>SDOUT low-impedance; Figure 17                                    | -   | -   | 55  | ns   |
| t <sub>dis(SDOUT)</sub>       | SDOUT disable time            | from rising edge of CS to SDOUT high-impedance; Figure 17                           | -   | -   | 85  | ns   |
| t <sub>v(SDOUT)</sub>         | SDOUT valid time              | from rising edge of SCLK; Figure 18                                                 | -   | -   | 55  | ns   |
| t <sub>su(SCLK)</sub>         | SCLK set-up time              | SCLK falling to CS falling                                                          | 50  | -   | -   | ns   |
| t <sub>h(SCLK)</sub>          | SCLK hold time                | SCLK rising after CS rising                                                         | 50  | -   | -   | ns   |
| t <sub>POR</sub>              | power-on reset pulse time     | time before $\overline{\text{CS}}$ is active after $V_{\text{DD}} > V_{\text{POR}}$ | -   | -   | 250 | ns   |
| t <sub>rel(int)</sub>         | interrupt release time        | after CS going LOW; Figure 19                                                       | -   | -   | 500 | ns   |
| $t_{v(INT\_N)}$               | valid time on pin INT         | after INn changes or INT_EN goes HIGH                                               | -   | -   | 100 | ns   |







## 12. Test information



Fig 17. Test circuitry for enable/disable times, SDOUT ( $t_{en(SDOUT)}$ ) and  $t_{dis(SDOUT)}$ )



Fig 18. Test circuitry for switching times, SDOUT  $(t_{v(SDOUT)})$ 



Fig 19. Test circuitry for switching times, INT

R<sub>L</sub> = load resistance.

C<sub>L</sub> = load capacitance includes jig and probe capacitance.

 $R_T$  = termination resistance should be equal to the output impedance  $Z_o$  of the pulse generators.

## 13. Package outline

#### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



| UNIT   | max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | b <sub>p</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|------|----------------|----------------|-----------------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65 | 0.3<br>0.1     | 2.45<br>2.25   | 0.25                  | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27 | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.1  | 0.012<br>0.004 | 0.096<br>0.089 | 0.01                  | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES |   | EUROPEAN   | ISSUE DATE                       |
|----------|--------|--------|-------|---|------------|----------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA |   | PROJECTION | ISSUE DATE                       |
| SOT137-1 | 075E05 | MS-013 |       |   |            | <del>-99-12-27</del><br>03-02-19 |
|          |        |        |       | • | •          |                                  |

Fig 20. Package outline SOT137-1 (SO24)

PCA9701\_PCA9702

#### TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                       |
|----------|-----|--------|--------|------------|----------------------------------|
| VERSION  | IEC | JEDEC  | JEITA  | PROJECTION | ISSUE DATE                       |
| SOT355-1 |     | MO-153 |        |            | <del>-99-12-27</del><br>03-02-19 |
|          |     |        |        |            |                                  |

Fig 21. Package outline SOT355-1 (TSSOP24)

PCA9701\_PCA9702

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06     | 8°<br>0° |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|  | OUTLINE<br>VERSION | REFERENCES |        |       |  | EUROPEAN   | ISSUE DATE                       |
|--|--------------------|------------|--------|-------|--|------------|----------------------------------|
|  |                    | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                       |
|  | SOT403-1           |            | MO-153 |       |  |            | <del>-99-12-27</del><br>03-02-18 |
|  |                    |            |        |       |  |            |                                  |

Fig 22. Package outline SOT403-1 (TSSOP16)

PCA9701\_PCA9702



Fig 23. Package outline SOT994-1 (HWQFN24)

## 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- · Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 24</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

Table 8. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 9. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) |             |        |  |  |
|------------------------|----------------------------------------------|-------------|--------|--|--|
|                        |                                              |             |        |  |  |
|                        | < 350                                        | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                                          | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                                          | 250         | 245    |  |  |
| > 2.5                  | 250                                          | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 24.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

#### 15. Abbreviations

Table 10. Abbreviations

| Acronym | Description                           |  |
|---------|---------------------------------------|--|
| ASSP    | Application Specific Standard Product |  |
| CAN     | Controller Area Network               |  |
| CDM     | Charged-Device Model                  |  |
| DUT     | Device Under Test                     |  |
| ECU     | Electronic Control Unit               |  |
| ESD     | ElectroStatic Discharge               |  |
| GPI     | General Purpose Input                 |  |
| НВМ     | Human Body Model                      |  |
| HS-CAN  | High-Speed Controller Area Network    |  |
| LIN     | Local Interconnect Network            |  |
| LSB     | Least Significant Bit                 |  |
| MM      | Machine Model                         |  |
| MSB     | Most Significant Bit                  |  |
| PCB     | Printed-Circuit Board                 |  |
| PPAP    | Production Part Approval Process      |  |
| RC      | Resistor-Capacitor network            |  |
| SBC     | System Basis Chip                     |  |
| SPI     | Serial Peripheral Interface           |  |
| μС      | microcontroller                       |  |