Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **PCE85176AUG** # 4 × 40 LCD segment driver for Chip-On-Glass Rev. 1 — 12 January 2015 **Product data sheet** #### **General description** 1. The PCE85176AUG is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments. The PCE85176AUG is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing and by display memory switching (static and duplex drive modes). For a selection of NXP LCD segment drivers, see Table 31 on page 40. #### Features and benefits 2. - Single chip LCD controller and driver - Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing - Selectable display bias configuration: static, ½, or ½ - Internal LCD bias generation with voltage-follower buffers - 40 segment drives: - Up to 20 7-segment alphanumeric characters - Up to 10 14-segment alphanumeric characters - Any graphics of up to 160 elements - 40 × 4-bit RAM for display data storage - Display memory bank switching in static and duplex drive modes - Versatile blinking modes - Independent supplies possible for LCD and logic voltages - Wide power supply range: from 1.8 V to 5.5 V - Wide logic LCD supply range: - From 2.5 V for low-threshold LCDs - Up to 5.5 V for high-threshold twisted nematic LCDs - Low power consumption - 400 kHz I<sup>2</sup>C-bus interface - No external components required - Compatible with Chip-On-Glass (COG) technology The definition of the abbreviations and acronyms used in this data sheet can be found in Section 19. ## 3. Ordering information Table 1. Ordering information | Type number | Package | | | | | | |-------------|----------|-------------|-------------|--|--|--| | | Name | Description | Version | | | | | PCE85176AUG | bare die | 59 bumps | PCE85176AUG | | | | ## 3.1 Ordering options Table 2. Ordering options | Product type number | Orderable part number | Sales item<br>(12NC) | Delivery form | IC revision | |---------------------|-----------------------|----------------------|------------------------------|-------------| | PCE85176AUG/DA | PCE85176AUG/DAKP | 935304709026 | chip with gold bumps in tray | 1 | ## 4. Marking Table 3. Marking codes | Product type number | Marking code | |---------------------|--------------| | PCE85176AUG/DA | PC85176A-1 | ## 5. Block diagram ## 6. Pinning information #### 6.1 Pinning ## 6.2 Pin description Table 4. Pin description Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified. | Symbol | Pin | Туре | Description | |-----------------------|-----------|--------------|--------------------------------------------| | SDA | 1, 58, 59 | input/output | I <sup>2</sup> C-bus serial data line | | SCL | 2, 3 | input | I <sup>2</sup> C-bus serial clock | | T1 | 4 | input/output | test pin; must be left open | | CLK | 5 | input/output | clock line | | $V_{DD}$ | 6 | supply | supply voltage | | OSC | 7 | input | internal oscillator enable | | T2 to T4 | 8 to 10 | input | test pins; must be tied to V <sub>SS</sub> | | SA0 | 11 | input | I <sup>2</sup> C-bus address input | | V <sub>SS</sub> | 12 | supply | ground supply voltage | | $V_{LCD}$ | 13 | supply | LCD supply voltage | | BP0, BP2,<br>BP1, BP3 | 14 to 17 | output | LCD backplane outputs | | S0 to S39 | 18 to 57 | output | LCD segment outputs | ## 7. Functional description The PCE85176AUG is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays (see <u>Figure 9</u>). It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 40 segments. #### 7.1 Commands of PCE85176AUG The commands available to the PCE85176AUG are defined in Table 5. Table 5. Definition of PCE85176AUG commands Bit position labeled as - is not used. | Command | Opera | Operation Code | | | | | | | Reference | |-------------------|-------|----------------|--------|--------|---|----|--------|---|-----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | mode-set | С | 1 | 0 | - | Е | В | M[1:0] | | Table 8 | | load-data-pointer | С | 0 | P[5:0] | P[5:0] | | | | | Table 10 | | initialize-RAM | С | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Table 12 | | bank-select | С | 1 | 1 | 1 | 1 | 0 | I | 0 | Table 14 | | blink-select | С | 1 | 1 | 1 | 0 | AB | BF[1:0 | ] | Table 16 | All available commands carry a continuation bit C in their most significant bit position as shown in <u>Figure 22</u>. When this bit is set logic 1, it indicates that the next byte of the transfer to arrive will also represent a command. If this bit is set logic 0, it indicates that the command byte is the last in the transfer. Further bytes are regarded as display data (see <u>Table 6</u>). Table 6. C bit description | Bit | Symbol | Value | Description | |-----|--------|-------|-------------------------------------------------------------------------------| | 7 | С | | continue bit | | | | 0 | last control byte in the transfer; next byte will be regarded as display data | | | | 1 | control bytes continue; next byte will be a command as well | #### 7.1.1 Command: mode-set The mode-set command allows configuring the multiplex mode, the bias levels and enabling or disabling the display. Table 7. Mode-set command bit allocation Bit position labeled as - is not used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|-----|-----| | Symbol | С | 1 | 0 | - | E | В | M[1 | :0] | Table 8. Mode-set command bit description Bit position labeled as - is not used. | Bit | Symbol | Value | Description | | | |--------|--------|-------|-----------------------------------|--|--| | 7 | С | 0, 1 | see <u>Table 6</u> | | | | 6, 5 | - | 10 | fixed value | | | | 4 | - | - | unused | | | | 3 | E | | display status[1] | | | | | | 0 | disabled (blank)[2] | | | | | | 1 | enabled | | | | 2 | В | | LCD bias configuration[3] | | | | | | 0 | 1/ <sub>3</sub> bias | | | | | | 1 | ½ bias | | | | 1 to 0 | M[1:0] | | LCD drive mode selection | | | | | | 01 | static; BP0 | | | | | | 10 | 1:2 multiplex; BP0, BP1 | | | | | | 11 | 1:3 multiplex; BP0, BP1, BP2 | | | | | | 00 | 1:4 multiplex; BP0, BP1, BP2, BP3 | | | <sup>[1]</sup> The possibility to disable the display allows implementation of blinking under external control. #### 7.1.2 Command: load-data-pointer The load-data-pointer command defines the display RAM address where the following display data is sent to. Table 9. Load-data-pointer command bit allocation | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-----|------|---|---| | Symbol | С | 0 | | | P[5 | 5:0] | | | Table 10. Load-data-pointer command bit description See Section 7.3.1. | Bit | Symbol | Value | Description | |--------|--------|---------------------|--------------------------------------------------------------------------------------------------------------| | 7 | С | 0, 1 | see <u>Table 6</u> | | 6 | 0 | 0 | fixed value | | 5 to 0 | P[5:0] | 000000 to<br>100111 | 6-bit binary value, 0 to 39; transferred to<br>the data pointer to define one of 40 display<br>RAM addresses | PCE85176AUG All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved. <sup>[2]</sup> The display is disabled by setting all backplane and segment outputs to V<sub>LCD</sub>. <sup>[3]</sup> Not applicable for static drive mode. #### 7.1.3 Command: Initialize-RAM Table 11. Initialize-RAM command bit allocation | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---| | Symbol | С | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Table 12. Initialize-RAM command bit description See Section 7.3.1. | Bit | Symbol | Value | Description | | | |--------|--------|---------|-----------------------------|--|--| | 7 | С | 0, 1 | see <u>Table 6</u> | | | | 6 to 0 | - | 1100000 | initializing the RAM access | | | #### 7.1.4 Command: bank-select The bank-select command controls where data is written to RAM and where it is displayed from. Table 13. Bank-select command bit allocation | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---| | Symbol | С | 1 | 1 | 1 | 1 | 0 | I | 0 | Table 14. Bank-select command bit description See Section 7.3.4. | Bit | Symbol | Value | Description | | | | | | |--------|--------|-------|-----------------------------------|----------------------------|--|--|--|--| | | | | Static | 1:2 multiplex[1] | | | | | | 7 | С | 0, 1 | see <u>Table 6</u> | | | | | | | 6 to 2 | - | 11110 | fixed value | fixed value | | | | | | 1 | I | | input bank selection display data | etion; storage of arriving | | | | | | | | 0 | RAM row 0 | RAM rows 0 and 1 | | | | | | | | 1 | RAM row 2 | RAM rows 2 and 3 | | | | | | 0 | 0 | | output bank sele<br>display data | ection; retrieval of LCD | | | | | | | | 0 | RAM row 0 | RAM rows 0 and 1 | | | | | | | | 1 | RAM row 2 | RAM rows 2 and 3 | | | | | <sup>[1]</sup> The bank-select command has no effect in 1:3 and 1:4 multiplex drive modes. #### 7.1.5 Command: blink-select The blink-select command allows configuring the blink mode and the blink frequency. Table 15. Blink-select command bit allocation | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|----|---------|---| | Symbol | С | 1 | 1 | 1 | 0 | AB | BF[1:0] | | Table 16. Blink-select command bit description See Section 7.2.4. | Bit | Symbol | Value | Description | | | | |--------|---------|-------|--------------------------------------------|--|--|--| | 7 | С | 0, 1 | see <u>Table 6</u> | | | | | 6 to 3 | - | 1110 | fixed value | | | | | 2 | AB | | blink mode selection | | | | | | | 0 | normal blinking <sup>[1]</sup> | | | | | | | 1 | alternate RAM bank blinking <sup>[2]</sup> | | | | | 1 to 0 | BF[1:0] | | blink frequency selection (see Table 17) | | | | | | | 00 | off | | | | | | | 01 | 1 | | | | | | | 10 | 2 | | | | | | | 11 | 3 | | | | <sup>[1]</sup> Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected. #### 7.2 Clock and frame frequency #### 7.2.1 Internal clock The internal logic of the PCE85176AUG and its LCD drive signals are timed either by its internal oscillator or by an external clock. The internal oscillator is enabled by connecting pin OSC to pin $V_{\rm SS}$ . #### 7.2.2 External clock Pin CLK is enabled as an external clock input by connecting pin OSC to V<sub>DD</sub>. **Remark:** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal. #### **7.2.3 Timing** The PCE85176AUG timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. The timing also generates the LCD frame signal whose frequency is derived from the clock frequency. The frame signal frequency is a fixed division of the clock frequency from either the internal or an external clock: $f_{fr} = \frac{f_{clk}}{24}$ <sup>[2]</sup> Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes. #### 7.2.4 Blinking The display blinking capabilities of the PCE85176AUG are very versatile. The whole display can blink at frequencies selected by the blink-select command (see <u>Table 16</u>). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequencies depends on the selected blink mode (see <u>Table 17</u>). An additional feature is for an arbitrary selection of LCD elements to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. With the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command. In the 1:3 and 1:4 multiplex modes, where no alternative RAM bank is available, groups of LCD elements can blink by selectively changing the display RAM data at fixed time intervals. The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see Table 8). Table 17. Blink frequencies | Blink mode | Blink frequency[1] | |------------|------------------------------------| | off | - | | 1 | $f_{blink} = \frac{f_{clk}}{768}$ | | 2 | $f_{blink} = \frac{f_{clk}}{1536}$ | | 3 | $f_{blink} = \frac{f_{clk}}{3072}$ | <sup>[1]</sup> The blink frequency is proportional to the clock frequency (f<sub>clk</sub>). For the range of the clock frequency, see <u>Table 25</u>. #### 7.3 Display RAM The display RAM is a static $40 \times 4$ -bit RAM which stores LCD data. There is a one-to-one correspondence between - the bits in the RAM bitmap and the LCD elements - · the RAM columns and the segment outputs - · the RAM rows and the backplane outputs. A logic 1 in the RAM bitmap indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state. The display RAM bitmap, Figure 3, shows the rows 0 to 3 which correspond with the backplane outputs BP0 to BP3, and the columns 0 to 39 which correspond with the segment outputs S0 to S39. In multiplexed LCD applications the segment data of the first, second, third and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3 respectively. When display data is transmitted to the PCE85176AUG, the received display bytes are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and depending on the current multiplex drive mode the bits are stored singularly, in pairs, triples, or quadruples. To illustrate the filling order, an example of a 7-segment display showing all drive modes is given in <a href="Figure 4">Figure 4</a>; the RAM filling organization depicted applies equally to other LCD types. - In static drive mode the eight transmitted data bits are placed into row 0 as one byte - In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and 1 as two successive 4-bit RAM words - In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, 1, and 2 as three successive 3-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted (see Section 7.3.2) - In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 as two successive 4-bit RAM words | drive mode | LCD segments | LCD backplanes | display RAM filling order | transmitted display byte | |------------------|------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------|---------------------------| | | S <sub>n+2</sub> — a | BPO F | columns display RAM address/segment outputs (s) byte1 | | | static | Sn+3 - t - Sn+1 | | rows display RAM orows/backplane outputs (BP) 1 2 x x x x x x x x x x x x x x x x x x | MSB LSB | | 1:2<br>multiplex | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | BP0 BP1 | Columns display RAM address/segment outputs (s) byte1 byte2 | MSB LSB | | 1:3<br>multiplex | $S_{n+1}$ $\xrightarrow{a}$ $\xrightarrow{b}$ $S_n$ | BP0 BP1 BP2 | rows display RAM of rows/backplane 1 outputs (BP) 2 2 3 x x x x x | MSB LSB | | 1:4<br>multiplex | S <sub>n</sub> a b g c DP | BP1 BP3 | Columns display RAM address/segment outputs (s) byte1 byte2 byte3 byte4 byte5 | MSB LSB a c b DP f e g d | x = data bit unchanged. Relationship between LCD layout, drive mode, display RAM filling order, and display data transmitted over the I<sup>2</sup>C-bus #### 7.3.1 Writing to RAM The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence always commences with the initialize-RAM command (see <u>Table 12</u>). Following this command, the data pointer has to be set to the desired RAM address using the load-data-pointer command (see <u>Table 10</u>). After this an arriving data byte is stored at the display RAM address indicated by the data pointer. The RAM writing procedure is illustrated in <u>Figure 5</u> and the filling order of the RAM is shown in <u>Figure 4</u>. After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode: - · In static drive mode by eight. - In 1:2 multiplex drive mode by four. - In 1:3 multiplex drive mode by three. - In 1:4 multiplex drive mode by two. If an I<sup>2</sup>C-bus data access terminates early, then the state of the data pointer is unknown. So, the data pointer must be rewritten before further RAM accesses. #### 7.3.2 Writing to RAM in 1:3 multiplex drive mode In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 18</u> (see <u>Figure 4</u> as well). Table 18. Standard RAM filling in 1:3 multiplex drive mode Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any elements on the display. | Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Displ | Display RAM addresses (columns)/segment outputs (Sn) | | | | | | | | | | | |-----------------------------------------------------------|-------|------------------------------------------------------|----|----|----|----|----|----|----|----|---|--| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | | | 0 | a7 | a4 | a1 | b7 | b4 | b1 | c7 | c4 | c1 | d7 | : | | | 1 | a6 | аЗ | a0 | b6 | b3 | b0 | c6 | сЗ | c0 | d6 | : | | | 2 | a5 | a2 | - | b5 | b2 | - | c5 | c2 | - | d5 | : | | | 3 | - | - | - | - | - | - | - | - | - | - | : | | If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in Table 19. Table 19. Entire RAM filling by rewriting in 1:3 multiplex drive mode Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to elements on the display. | Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Display RAM addresses (columns)/segment outputs (Sn) | | | | | | | | | | | |-----------------------------------------------------------|------------------------------------------------------|----|-------|----|-------|----|-------|----|-------|----|---| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | | 0 | a7 | a4 | a1/b7 | b4 | b1/c7 | c4 | c1/d7 | d4 | d1/e7 | e4 | : | | 1 | a6 | a3 | a0/b6 | b3 | b0/c6 | с3 | c0/d6 | d3 | d0/e6 | еЗ | : | | 2 | а5 | a2 | b5 | b2 | с5 | c2 | d5 | d2 | e5 | e2 | : | | 3 | - | - | - | - | - | - | - | - | - | - | : | In the case described in <u>Table 19</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8 etc. have to be connected to elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows: - In the first write to the RAM, bits a7 to a0 are written. - The data-pointer (see Section 7.3.1 on page 11) has to be set to the address of bit a1 - In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6. - The data-pointer has to be set to the address of bit b1 - In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6. Depending on the method of writing to the RAM (standard or entire filling by rewriting), some elements remain unused or can be used. But it has to be considered in the module layout process as well as in the driver software design. #### 7.3.3 Writing over the RAM address boundary In all multiplex drive modes, depending on the setting of the data pointer, it is possible to fill the RAM over the RAM address boundary. In this case, the additional bits will be discarded. PCE85176AUG #### 7.3.4 Bank selection #### 7.3.4.1 Output bank selector The output bank selector (see <u>Table 14</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the selected LCD drive mode in operation and on the instant in the multiplex sequence. - In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3 - In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially - In 1:2 multiplex mode, rows 0 and 1 are selected - In static mode, row 0 is selected The PCE85176AUG includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled. #### 7.3.4.2 Input bank selector The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see Table 14). The input bank selector functions independently to the output bank selector. #### 7.3.4.3 RAM bank switching The PCE85176AUG includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. A bank can be thought of as one RAM row or a collection of RAM rows (see <u>Figure 6</u>). The RAM bank switching gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is complete. There are two banks; bank 0 and bank 1. <u>Figure 6</u> shows the location of these banks relative to the RAM map. Input and output banks can be set independently from one another with the Bank-select command (see <u>Table 14</u>). Figure 7 shows the concept. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled. In <u>Figure 8</u> an example is shown for 1:2 multiplex drive mode where the displayed data is read from the first two rows of the memory (bank 0), while the transmitted data is stored in the second two rows of the memory (bank 1). #### 7.4 Initialization At power-on the status of the I<sup>2</sup>C-bus and the registers of the PCE85176AUG is undefined. Therefore the PCE85176AUG should be initialized as quickly as possible after power-on to ensure a proper bus communication and to avoid display artifacts. The following instructions should be accomplished for initialization: - I<sup>2</sup>C-bus (see Section 8) initialization - generating a START condition - sending 0h and ignoring the acknowledge - generating a STOP condition - Mode-set command (see Table 8), setting - bit E = 0 - bit B to the required LCD bias configuration - bits M[1:0] to the required LCD drive mode - Load-data-pointer command (see Table 10), setting - bits P[5:0] to 0h (or any other required address) - Initialize-RAM command (see Table 12) - Bank-select command (see Table 14), setting - bit I to 0 - bit O to 0 - Blink-select command (see Table 16), setting - bit AB to 0 or 1 - bits BF[1:0] to 00 (or to a desired blinking mode) - · writing meaningful information (for example, a logo) into the display RAM After the initialization, the display can be switched on by setting bit E=1 with the mode-set command. #### 7.5 Possible display configurations The possible display configurations of the PCE85176AUG is depending on the number of active backplane outputs required. A selection of display configurations is shown in <a href="Table 20">Table 20</a>. All of these configurations can be implemented in the typical system shown in Figure 10. PCE85176AUG All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved. Table 20. Selection of possible display configurations | Number of | | | | | | | | | | |------------|-------|-----------------|---------------|--------------|--|--|--|--|--| | Backplanes | Icons | Digits/Characte | Dot matrix/ | | | | | | | | | | 7-segment[1] | 14-segment[2] | Elements | | | | | | | 4 | 160 | 20 | 10 | 160 (4 × 40) | | | | | | | 3 | 120 | 15 | 7 | 120 (3 × 40) | | | | | | | 2 | 80 | 10 | 5 | 80 (2 × 40) | | | | | | | 1 | 40 | 5 | 2 | 40 (1 × 40) | | | | | | - [1] 7 segment display has 8 elements including the decimal point. - [2] 14 segment display has 16 elements including decimal point and accent dot. The host microcontroller maintains the 2-line I<sup>2</sup>C-bus communication channel with the PCE85176AUG. The internal oscillator is enabled by connecting pin OSC to pin $V_{SS}$ . The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies ( $V_{DD}$ , $V_{SS}$ , and $V_{LCD}$ ) and the LCD panel chosen for the application. #### 7.5.1 LCD bias generator Fractional LCD biasing voltages are obtained from an internal voltage divider of three impedances connected between pins $V_{LCD}$ and $V_{SS}$ . The center impedance is bypassed by switch if the 1/2 bias voltage level for the 1:2 multiplex drive mode configuration is selected. #### 7.5.2 Display register The display register holds the display data while the corresponding multiplex signals are generated. #### 7.5.3 LCD voltage selector The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of $V_{LCD}$ and the resulting discrimination ratios (D) are given in <u>Table 21</u>. Table 21. Biasing characteristics | LCD drive | | | LCD bias | $V_{off(RMS)}$ | $V_{on(RMS)}$ | $D = \frac{V_{on(RMS)}}{V_{on(RMS)}}$ | | |---------------|------------|--------|---------------|----------------|---------------|---------------------------------------|--| | mode | Backplanes | Levels | configuration | $V_{LCD}$ | $V_{LCD}$ | $D = \frac{on(RMS)}{V_{off(RMS)}}$ | | | static | 1 | 2 | static | 0 | 1 | $\infty$ | | | 1:2 multiplex | 2 | 3 | 1/2 | 0.354 | 0.791 | 2.236 | | | 1:2 multiplex | 2 | 4 | 1/3 | 0.333 | 0.745 | 2.236 | | | 1:3 multiplex | 3 | 4 | 1/3 | 0.333 | 0.638 | 1.915 | | | 1:4 multiplex | 4 | 4 | 1/3 | 0.333 | 0.577 | 1.732 | | A practical value for $V_{LCD}$ is determined by equating $V_{off(RMS)}$ with a defined LCD threshold voltage ( $V_{th(off)}$ ), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode, a suitable choice is $V_{LCD} > 3V_{th(off)}$ . Multiplex drive modes of 1:3 and 1:4 with $\frac{1}{2}$ bias are possible but the discrimination and hence the contrast ratios are smaller. Bias is calculated by $\frac{1}{1+a}$ , where the values for a are $$a = 1$$ for $\frac{1}{2}$ bias $$a = 2$$ for $\frac{1}{3}$ bias The RMS on-state voltage (V<sub>on(RMS)</sub>) for the LCD is calculated with Equation 1: $$V_{on(RMS)} = V_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$ (1) where the values for n are PCE85176AUG n = 1 for static drive mode n = 2 for 1:2 multiplex drive mode n = 3 for 1:3 multiplex drive mode n = 4 for 1:4 multiplex drive mode The RMS off-state voltage (Voff(RMS)) for the LCD is calculated with Equation 2: $$V_{off(RMS)} = V_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$ (2) Discrimination is a term which is defined as the ratio of the on and off RMS voltages $(V_{on(RMS)})$ to $V_{off(RMS)}$ across a segment. It can be thought of as a measurement of contrast. Discrimination is determined from Equation 3: $$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$ (3) Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with $\frac{1}{2}$ bias is $\sqrt{3} = 1.732$ and the discrimination for an LCD drive mode of 1:4 multiplex with $\frac{1}{2}$ bias is $\frac{\sqrt{21}}{3} = 1.528$ . The advantage of these LCD drive modes is a reduction of the LCD full scale voltage $V_{\text{LCD}}$ as follows: • 1:3 multiplex ( $$^{1}$$ /<sub>2</sub> bias): $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$ • 1:4 multiplex (½ bias): $$V_{LCD} = \left[\frac{(4 \times \sqrt{3})}{3}\right] = 2.309 V_{off(RMS)}$$ These compare with $V_{LCD} = 3V_{off(RMS)}$ when $\frac{1}{3}$ bias is used. V<sub>LCD</sub> is sometimes referred as the LCD operating voltage. #### 7.5.3.1 Electro-optical performance Suitable values for $V_{on(RMS)}$ and $V_{off(RMS)}$ are dependent on the LCD liquid used. The RMS voltage, at which a pixel is switched on or off, determine the transmissibility of the pixel. For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at $V_{th(off)}$ ) and the other at 90 % relative transmission (at $V_{th(on)}$ ), see Figure 11. For a good contrast performance, the following rules should be followed: $$V_{on(RMS)} \ge V_{th(on)} \tag{4}$$ $$V_{off(RMS)} \le V_{th(off)} \tag{5}$$ $V_{on(RMS)}$ and $V_{off(RMS)}$ are properties of the display driver and are affected by the selection of a, n (see <u>Equation 1</u> to <u>Equation 3</u>) and the $V_{LCD}$ voltage. PCE85176AUG All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved. $V_{th(off)}$ and $V_{th(on)}$ are properties of the LCD liquid and can be provided by the module manufacturer. $V_{th(off)}$ is sometimes named $V_{th}$ . $V_{th(on)}$ is sometimes named saturation voltage $V_{sat}$ . It is important to match the module properties to those of the driver in order to achieve optimum performance. #### 7.5.4 LCD drive mode waveforms #### 7.5.4.1 Static drive mode The static LCD drive mode is used when a single backplane is provided in the LCD. The backplane (BPn) and segment (Sn) drive waveforms for this mode are shown in Figure 12. #### 7.5.4.2 1:2 Multiplex drive mode When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCE85176AUG allows the use of $\frac{1}{2}$ bias or $\frac{1}{3}$ bias in this mode as shown in Figure 13 and Figure 14. #### 7.5.4.3 1:3 Multiplex drive mode When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 15. #### 7.5.4.4 1:4 Multiplex drive mode When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies as shown in <u>Figure 16</u>. #### 7.6 Backplane and segment outputs #### 7.6.1 Backplane outputs The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit. - In 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. - In 1:2 multiplex drive mode, BP0 and BP2, respectively, BP1 and BP3 all carry the same signals and may also be paired to increase the drive capabilities. - In static drive mode, the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements. #### 7.6.2 Segment outputs The LCD drive section includes 40 segment outputs S0 to S39 which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 40 segment outputs are required, the unused segment outputs should be left open-circuit.