

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







Data Sheet: Technical Data

Document Number: MCF51QU128

Rev. 4, 01/2012

# MCF51QU128

#### MCF51QU128

Supports the MCF51QU128VLH, MCF51QU128VHS, MCF51QU64VLF, MCF51QU64VHS, MCF51QU32VHS, MCF51QU32VFM

#### **Features**

- · Operating characteristics
  - Voltage range: 1.71 V to 3.6 V
  - Flash write voltage range: 1.71 V to 3.6 V
  - Temperature range (ambient): -40°C to 105°C
- Core
  - Up to 50 MHz V1 ColdFire CPU
  - Dhrystone 2.1 performance: 1.10 DMIPS per MHz when executing from internal RAM, 0.99 DMIPS per MHz when executing from flash memory
- System
  - DMA controller with four programmable channels
  - Integrated ColdFire DEBUG\_Rev\_B+ interface with single-wire BDM connection
- · Power management
  - 10 low power modes to provide power optimization based on application requirements
  - Low-leakage wakeup unit (LLWU)
  - Voltage regulator (VREG)
- Clocks
  - Crystal oscillators (two, each with range options): 1
     kHz to 32 kHz (low), 1 MHz to 8 MHz (medium), 8
     MHz to 32 MHz (high)
  - Multipurpose clock generator (MCG)
- Memories and memory interfaces
  - Flash memory, FlexNVM, FlexRAM, and RAM
  - Serial programming interface (EzPort)
  - Mini-FlexBus external bus interface

- Security and integrity
  - Hardware CRC module to support fast cyclic redundancy checks
  - 128-bit unique identification (ID) number per chip
- Analog
  - 12-bit SAR ADC
  - 12-bit DAC
  - Analog comparator (CMP) containing a 6-bit DAC and programmable reference input
  - Voltage reference (VREF)
- · Timers
  - Programmable delay block (PDB)
  - Motor control/general purpose/PWM timers (FTM)
  - 16-bit low-power timers (LPTMRs)
  - 16-bit modulo timer (MTIM)
  - Carrier modulator transmitter (CMT)
- · Communication interfaces
  - UARTs with Smart Card support and FIFO
  - SPI modules, one with FIFO
  - Inter-Integrated Circuit (I2C) modules
- Human-machine interface
  - Up to 48 EGPIO pins
  - Up to 16 rapid general purpose I/O (RGPIO) pins
  - Low-power hardware touch sensor interface (TSI)
  - Interrupt request pin (IRQ)



# **Table of Contents**

| 1 Ord | ering parts3                                       | 5.3.1 General Switching Specifications            | 18 |
|-------|----------------------------------------------------|---------------------------------------------------|----|
| 1.1   | Determining valid orderable parts3                 | 5.4 Thermal specifications                        | 20 |
| 2 Par | t identification3                                  | 5.4.1 Thermal operating requirements              | 20 |
| 2.1   | Description3                                       | 5.4.2 Thermal attributes                          | 21 |
| 2.2   | Format3                                            | 6 Peripheral operating requirements and behaviors | 21 |
| 2.3   | Fields3                                            | 6.1 Core modules                                  | 21 |
| 2.4   | Example4                                           | 6.1.1 Debug specifications                        | 21 |
| 3 Ter | minology and guidelines4                           | 6.2 System modules                                | 22 |
| 3.1   | Definition: Operating requirement4                 | 6.2.1 VREG electrical specifications              | 22 |
| 3.2   | Definition: Operating behavior5                    | 6.3 Clock modules                                 | 23 |
| 3.3   | Definition: Attribute5                             | 6.3.1 MCG specifications                          | 23 |
| 3.4   | Definition: Rating5                                | 6.3.2 Oscillator electrical specifications        | 25 |
| 3.5   | Result of exceeding a rating6                      | 6.4 Memories and memory interfaces                | 27 |
| 3.6   | Relationship between ratings and operating         | 6.4.1 Flash (FTFL) electrical specifications      | 27 |
|       | requirements6                                      | 6.4.2 EzPort Switching Specifications             | 32 |
| 3.7   | Guidelines for ratings and operating requirements6 | 6.4.3 Mini-Flexbus Switching Specifications       | 33 |
| 3.8   | Definition: Typical value7                         | 6.5 Security and integrity modules                | 36 |
| 4 Rat | ings8                                              | 6.6 Analog                                        | 37 |
| 4.1   | Thermal handling ratings8                          | 6.6.1 ADC electrical specifications               | 37 |
| 4.2   | Moisture handling ratings8                         | 6.6.2 CMP and 6-bit DAC electrical specifications | 39 |
| 4.3   | ESD handling ratings9                              | 6.6.3 12-bit DAC electrical characteristics       | 42 |
| 4.4   | Voltage and current operating ratings9             | 6.6.4 Voltage reference electrical specifications | 45 |
| 5 Ger | neral9                                             | 6.7 Timers                                        | 46 |
| 5.1   | Typical Value Conditions9                          | 6.8 Communication interfaces                      | 47 |
| 5.2   | Nonswitching electrical specifications10           | 6.8.1 SPI switching specifications                | 47 |
|       | 5.2.1 Voltage and Current Operating Requirements10 | 6.9 Human-machine interfaces (HMI)                | 50 |
|       | 5.2.2 LVD and POR operating requirements11         | 6.9.1 TSI electrical specifications               | 50 |
|       | 5.2.3 Voltage and current operating behaviors12    | 7 Dimensions                                      | 51 |
|       | 5.2.4 Power mode transition operating behaviors12  | 7.1 Obtaining package dimensions                  | 51 |
|       | 5.2.5 Power consumption operating behaviors13      | 8 Pinout                                          | 52 |
|       | 5.2.6 EMC radiated emissions operating behaviors17 | 8.1 Signal Multiplexing and Pin Assignments       | 52 |
|       | 5.2.7 Designing with radiated emissions in mind18  | 8.2 Pinout diagrams                               | 54 |
|       | 5.2.8 Capacitance attributes                       | 8.3 Module-by-module signals                      | 58 |
| 5.3   | Switching electrical specifications                | 9 Revision History                                | 68 |

# 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device:

- 1. Go to http://www.freescale.com.
- 2. Perform a part number search for the following partial device numbers: PCF51QU and MCF51QU.

#### 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q CCCC DD MMM T PP

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                         |
|-------|----------------------|------------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general<br/>market flow</li> <li>P = Prequalification</li> </ul> |
| cccc  | Core code            | CF51 = ColdFire V1                                                                             |
| DD    | Device number        | JF, JU, QF, QH, QM, QU                                                                         |

Table continues on the next page...

#### Terminology and guidelines

| Field | Description                                     | Values                                                                                                                                                              |
|-------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| МММ   | Memory size (program flash memory) <sup>1</sup> | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> </ul>                                                                                            |
| Т     | Temperature range, ambient (°C)                 | V = -40 to 105                                                                                                                                                      |
| PP    | Package identifier                              | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>HS = 44 Laminate QFN (5 mm x 5 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> </ul> |

<sup>1.</sup> All parts also have FlexNVM, FlexRAM, and RAM.

# 2.4 Example

This is an example part number:

MCF51QU128VLH

# 3 Terminology and guidelines

# 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### **3.1.1 Example**

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### **3.3.1 Example**

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

• Never exceed any of the chip's ratings.

- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | _           | 245  |      |       |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level |      | 3    |      | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).

# 4.4 Voltage and current operating ratings

| Symbol           | Description                                                               | Min.                  | Max.                  | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | _                     | 120                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)                     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog, RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25       | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | Regulator input                                                           | -0.3                  | 6.0                   | V    |

# 5 General

# 5.1 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

<sup>2.</sup> Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and Current Operating Requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                        | Min.                 | Max.                 | Unit | Notes |
|------------------------------------|----------------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                                                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DDA}$                          | Analog supply voltage                                                                              | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                          | -0.1                 | 0.1                  | ٧    |       |
| V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                          | -0.1                 | 0.1                  | ٧    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                 |                      |                      |      | 1     |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                  | $0.7 \times V_{DD}$  | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                  | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                  |                      |                      |      | 2     |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                  | _                    | $0.35 \times V_{DD}$ | ٧    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                  | _                    | $0.3 \times V_{DD}$  | V    |       |
| I <sub>IC</sub>                    | DC injection current — single pin                                                                  |                      |                      |      | 3     |
|                                    | • V <sub>IN</sub> > V <sub>DD</sub>                                                                | 0                    | 2                    | mA   |       |
|                                    | • V <sub>IN</sub> < V <sub>SS</sub>                                                                | 0                    | -0.2                 | mA   |       |
|                                    | DC injection current — total MCU limit, includes sum                                               |                      |                      |      | 3     |
|                                    | of all stressed pins                                                                               | 0                    | 25                   | mA   |       |
|                                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub></li> <li>V<sub>IN</sub> &lt; V<sub>SS</sub></li> </ul> | 0                    | <b>-</b> 5           | mA   |       |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                     | 1.2                  | _                    | V    |       |

- 1. The device always interprets an input as a 1 when the input is greater than or equal to V<sub>IH</sub> (min.) and less than or equal to V<sub>IH</sub> (max.), regardless of whether input hysteresis is turned on.
- 2. The device always interprets an input as a 0 when the input is less than or equal to  $V_{IL}$  (max.) and greater than or equal to  $V_{IL}$  (min.), regardless of whether input hysteresis is turned on.
- 3. All functional non-supply pins are internally clamped to VSS and VDD. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. Power supply must maintain regulation within operating VDD range during instantaneous and operating maximum current conditions. If positive injection current (VIn > VDD) is greater than IDD, the injection current may flow out of VDD and could result in external power supply going out of regulation. Ensure external VDD load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

# 5.2.2 LVD and POR operating requirements

Table 2. LVD and POR operating requirements

| Symbol            | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>  | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$        | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                   | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$       | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$       | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$       | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$       | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| $V_{LVDL}$        | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                   | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$       | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$       | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$       | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$       | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| $V_{HYSL}$        | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±60  | _    | mV   |       |
| $V_{BG}$          | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>  | Internal low power oscillator period factory trimmed        | 900  | 1000 | 1100 | μs   |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

### 5.2.3 Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                               |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -9 \text{ mA}$    | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA                   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | Output high voltage — low drive strength                                                |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -2 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA                 | V <sub>DD</sub> – 0.5 | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                 | _                     | 100  | mA   |       |
| $V_{OL}$         | Output low voltage — high drive strength                                                |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA                    | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                                 |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA                  | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                         |                       |      |      |       |
|                  | @ full temperature range                                                                | _                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                                               | _                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                              |                       | 1    | μΑ   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                 | _                     | 4    | μΑ   |       |
| $R_{PU}$         | Internal pullup resistors                                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                             | 22                    | 50   | kΩ   | 3     |

<sup>1.</sup> Tested by ganged leakage method

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{\text{POR}}$  and VLLSx-RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock (and flash and Mini-FlexBus clocks) = 25 MHz

<sup>2.</sup> Measured at Vinput = V<sub>SS</sub>

<sup>3.</sup> Measured at Vinput = V<sub>DD</sub>

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | 300  | μs   | 1     |
|                  | • VLLS1 → RUN                                                                                                                                                     |      |      |      | 1, 2  |
|                  |                                                                                                                                                                   | _    | 150  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                       |      |      |      | 1, 2  |
|                  |                                                                                                                                                                   | _    | 75   | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                       |      |      |      | 1, 2  |
|                  |                                                                                                                                                                   | _    | 75   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                       |      |      |      | 2     |
|                  |                                                                                                                                                                   | _    | 6.5  | μs   |       |
|                  | VLPS → RUN                                                                                                                                                        |      |      |      | 2     |
|                  |                                                                                                                                                                   | _    | 4.6  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                      |      |      |      | 2     |
|                  |                                                                                                                                                                   | _    | 4.6  | μs   |       |

<sup>1.</sup> Normal boot (FTFL\_FOPT[LPBOOT] is 1)

# 5.2.5 Power consumption operating behaviors

Table 5. Power consumption operating behaviors

| Symbol              | Description                                                                                                      | Min. | Тур. | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                                                            | _    | _    | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from RAM                                       |      |      |          |      | 2     |
|                     | • @ 1.8 V                                                                                                        | _    | 13   | _        | mA   |       |
|                     | • @ 3.0 V                                                                                                        | _    | 13   | 16       | mA   |       |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash memory with page buffering disabled |      |      |          |      | 2     |
|                     | • @ 1.8 V                                                                                                        | _    | 14.3 | _        | mA   |       |
|                     | • @ 3.0 V                                                                                                        | _    | 14.5 | 17.9     | mA   |       |

Table continues on the next page...

<sup>2.</sup> The wakeup time includes the execution time for a small amount of firmware used to produce a GPIO clear event. Wakeup time is measured from the falling edge of the external wakeup event to the falling edge of a GPIO clear performed by software.

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                                        | Min. | Тур. | Max. | Unit | Notes  |
|-----------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|--------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from RAM, exercising flash memory |      |      |      |      | 3      |
|                       | • @ 1.8 V                                                                                          | _    | 20   | 23.5 | mA   |        |
|                       | • @ 3.0 V                                                                                          | _    | 20   | 25   | mA   |        |
| I <sub>DD_WAIT</sub>  | Wait mode current at 3.0 V — all peripheral clocks disabled                                        | _    | 5.8  | 6.8  | mA   | 4      |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V • @ -40 to 25 °C                                                        | _    | 0.34 | 0.41 | mA   |        |
|                       | • @ 105 °C                                                                                         | _    | 0.90 | 1.8  | mA   |        |
| I <sub>DD_VLPR</sub>  | Very low-power run mode current at 3.0 V — all peripheral clocks disabled                          | _    | 0.63 | 1.32 | mA   | 5      |
| I <sub>DD_VLPR</sub>  | Very low-power run mode current at 3.0 V — all peripheral clocks enabled                           | _    | 0.78 | 1.46 | mA   | 6      |
| I <sub>DD_VLPW</sub>  | Very low-power wait mode current at 3.0 V                                                          | _    | 0.15 | 0.62 | mA   | 7      |
| I <sub>DD_VLPS</sub>  | Very low-power stop mode current at 3.0 V  • @ −40 to 25 °C                                        |      | 19   | 45   | μΑ   | 8      |
|                       | • @ 105 °C                                                                                         | _    | 145  | 312  |      |        |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                                             |      |      |      |      | 8,9,10 |
|                       | • @ -40 to 25 °C                                                                                   | _    | 3.0  | 4.8  | μA   |        |
|                       | • @ 105 °C                                                                                         | _    | 53.3 | 157  | μA   |        |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                                      |      |      |      |      | 8,9,10 |
|                       | • @ -40 to 25 °C                                                                                   | _    | 1.8  | 3.3  | μΑ   |        |
|                       | • @ 105 °C                                                                                         | _    | 39.2 | 115  | μA   |        |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                                      |      |      |      |      | 8,9    |
|                       | • @ -40 to 25 °C                                                                                   | _    | 1.6  | 2.8  | μA   |        |
|                       | • @ 105 °C                                                                                         | _    | 22.2 | 65   | μA   |        |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                                      |      |      |      |      | 8,9    |
|                       | • @ -40 to 25 °C                                                                                   | _    | 1.4  | 2.6  | μA   |        |
|                       | • @ 105 °C                                                                                         | _    | 17.6 | 50   | μA   |        |
| I <sub>DD_RTC</sub>   | Average current adder for real-time clock function  • @ -40 to 25 °C                               | _    | 0.7  | _    | μA   | 11     |

<sup>1.</sup> The analog supply current is the sum of the active current for each of the analog modules on the device. See each module's specification for its supply current.

<sup>2. 50</sup> MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode. All peripheral clocks disabled.

<sup>3. 50</sup> MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode. All peripheral clocks enabled, but peripherals are not in active operation.

<sup>4. 50</sup> MHz core and system clocks, and 25 MHz bus clock. MCG configured for FEI mode.

#### Nonswitching electrical specifications

- 5. 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash memory.
- 6. 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks enabled, but peripherals are not in active operation. Code executing from flash memory.
- 7. 2 MHz core and system clocks, and 1 MHz bus clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 8. OSC clocks disabled.
- 9. All pads disabled.
- 10. Data reflects devices with 32 KB of RAM. For devices with 16 KB of RAM, power consumption is reduced by 500 nA. For devices with 8 KB of RAM, power consumption is reduced by 750 nA.
- 11. RTC function current includes LPTMR with OSC enabled with 32.768 kHz crystal at 3.0 V

#### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode, except for 50 MHz core (FEI mode)
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL
- For the ALLON curve, all peripheral clocks are enabled, but peripherals are not in active operation
- Voltage Regulator disabled
- No GPIOs toggled
- Code execution from flash memory with cache enabled



Figure 1. Run mode supply current vs. core frequency



Figure 2. VLPR mode supply current vs. core frequency

# 5.2.6 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 20   | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 19   |      |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 17   |      |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000             | 16   |      |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | L    | _    | 2, 3  |

<sup>1.</sup> Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions, and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method.

#### Nonswitching electrical specifications

- 2.  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 32 \,\text{kHz}$  (crystal),  $f_{BUS} = 24 \,\text{MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method.

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to http://www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

Table 7. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching electrical specifications

Table 8. Device clock specifications

| Symbol             | Description              | Min. | Max. | Unit | Notes |  |  |  |  |
|--------------------|--------------------------|------|------|------|-------|--|--|--|--|
|                    | Normal run mode          |      |      |      |       |  |  |  |  |
| f <sub>SYS</sub>   | System and core clock    | _    | 50   | MHz  |       |  |  |  |  |
| f <sub>BUS</sub>   | Bus clock                | _    | 25   | MHz  |       |  |  |  |  |
| FB_CLK             | Mini-FlexBus clock       | _    | 25   | MHz  | 1     |  |  |  |  |
| f <sub>LPTMR</sub> | LPTMR clock              | _    | 25   | MHz  |       |  |  |  |  |
|                    | VLPR mode                |      |      |      |       |  |  |  |  |
| f <sub>SYS</sub>   | System and core clock    | _    | 2    | MHz  |       |  |  |  |  |
| f <sub>BUS</sub>   | Bus clock                | _    | 1    | MHz  |       |  |  |  |  |
| FB_CLK             | Mini-FlexBus clock       | _    | 1    | MHz  | 1     |  |  |  |  |
| f <sub>LPTMR</sub> | LPTMR clock <sup>2</sup> |      | 25   | MHz  |       |  |  |  |  |

<sup>1.</sup> When the Mini-FlexBus is enabled, its clock frequency is always the same as the bus clock frequency.

<sup>2.</sup> A maximum frequency of 25 MHz for the LPTMR in VLPR mode is possible when the LPTMR is configured for pulse counting mode and is driven externally via the LPTMR\_ALT1, LPTMR\_ALT2, or LPTMR\_ALT3 pin.

# 5.3.1 General Switching Specifications

These general purpose specifications apply to all signals configured for EGPIO, MTIM, CMT, PDB, IRQ, and  $I^2C$  signals. The conditions are 50 pf load,  $V_{DD} = 1.71$  V to 3.6 V, and full temperature range. The GPIO are set for high drive, no slew rate control, and no input filter, digital or analog, unless otherwise specified.

**Table 9. EGPIO General Control Timing** 

| Symbol | Description                                                                                                             | Min. | Max. | Unit                   |
|--------|-------------------------------------------------------------------------------------------------------------------------|------|------|------------------------|
| G1     | Bus clock from CLK_OUT pin high to GPIO output valid                                                                    | _    | 32   | ns                     |
| G2     | Bus clock from CLK_OUT pin high to GPIO output invalid (output hold)                                                    | 1    | _    | ns                     |
| G3     | GPIO input valid to bus clock high                                                                                      | 28   | _    | ns                     |
| G4     | Bus clock from CLK_OUT pin high to GPIO input invalid                                                                   | _    | 4    | ns                     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) Synchronous path <sup>1</sup>                           | 1.5  | _    | Bus<br>clock<br>cycles |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled)  Asynchronous path <sup>2</sup>  | 100  | _    | ns                     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled)  Asynchronous path <sup>2</sup> | 50   | _    | ns                     |
|        |                                                                                                                         | 100  |      | 200                    |
|        | External reset pulse width (digital glitch filter disabled)                                                             | 100  | _    | ns                     |
|        | Mode select (MS) hold time after reset deassertion                                                                      | 2    | _    | Bus<br>clock<br>cycles |

- 1. The greater synchronous and asynchronous timing must be met.
- 2. This is the shortest pulse that is guaranteed to be recognized.



Figure 3. EGPIO timing diagram

MCF51QU128 Data Sheet, Rev. 4, 01/2012.

#### Thermal specifications

The following general purpose specifications apply to all signals configured for RGPIO, FTM, and UART. The conditions are 25 pf load,  $V_{DD} = 3.6 \text{ V}$  to 1.71 V, and full temperature range. The GPIO are set for high drive, no slew rate control, and no input filter, digital or analog, unless otherwise specified.

Table 10. RGPIO General Control Timing

| Symbol | Description                                                       | Min. | Max. | Unit |
|--------|-------------------------------------------------------------------|------|------|------|
| R1     | CPUCLK from CLK_OUT pin high to GPIO output valid                 | _    | 16   | ns   |
| R2     | CPUCLK from CLK_OUT pin high to GPIO output invalid (output hold) | 1    | _    | ns   |
| R3     | GPIO input valid to bus clock high                                | 17   | _    | ns   |
| R4     | CPUCLK from CLK_OUT pin high to GPIO input invalid                | _    | 2    | ns   |



Figure 4. RGPIO timing diagram

# 5.4 Thermal specifications

#### 5.4.1 Thermal operating requirements

Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 115  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

| Board type           | Symbol            | Description                                                                                     | 64 LQFP | 48 LQFP | 44<br>Laminate<br>QFN | 32 QFN | Unit | Notes |
|----------------------|-------------------|-------------------------------------------------------------------------------------------------|---------|---------|-----------------------|--------|------|-------|
| Single-layer (1s)    | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 73      | 79      | 108                   | 98     | °C/W | 1     |
| Four-layer<br>(2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 54      | 55      | 69                    | 33     | °C/W | 1     |
| Single-layer (1s)    | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 61      | 66      | 91                    | 81     | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 48      | 48      | 63                    | 28     | °C/W | 1     |
| _                    | $R_{\theta JB}$   | Thermal resistance, junction to board                                                           | 37      | 34      | 44                    | 13     | °C/W | 2     |
| _                    | R <sub>θJC</sub>  | Thermal resistance, junction to case                                                            | 20      | 20      | 31                    | 2.2    | °C/W | 3     |
| _                    | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 5.0     | 4.0     | 6.0                   | 6.0    | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air)*.

# 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 Debug specifications

Table 12. Background debug mode (BDM) timing

| Number | Symbol            | Description                                                                                         | Min. | Max. | Unit |
|--------|-------------------|-----------------------------------------------------------------------------------------------------|------|------|------|
| 1      | t <sub>MSSU</sub> | BKGD/MS setup time after issuing background debug force reset to enter user mode or BDM             | 500  | _    | ns   |
| 2      | t <sub>MSH</sub>  | BKGD/MS hold time after issuing background debug force reset to enter user mode or BDM <sup>1</sup> | 100  | _    | μs   |

MCF51QU128 Data Sheet, Rev. 4, 01/2012.

#### System modules

1. To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .

# 6.2 System modules

#### 6.2.1 VREG electrical specifications

Table 13. VREG electrical specifications

| Symbol                | Description                                                                                                         | Min.   | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|--------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                | 2.7    | _                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V                                | _      | 120               | 186  | μА       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                           | _      | 1.1               | 1.54 | μА       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode  • VREGIN = 5.0 V and temperature=25C  • Across operating voltage and temperature | _<br>_ | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                     | _      | _                 | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                 | _      | _                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                                                            |        |                   |      |          |       |
|                       | Run mode                                                                                                            | 3      | 3.3               | 3.6  | V        |       |
|                       | Standby mode                                                                                                        | 2.1    | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode                                         | 2.1    | _                 | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                           | 1.76   | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                              | 1      | _                 | 100  | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                                               | _      | 290               | _    | mA       |       |

<sup>1.</sup> Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.

<sup>2.</sup> Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.

# 6.3 Clock modules

# 6.3.1 MCG specifications

Table 14. MCG specifications

| Symbol                   | Description                                                                          |                                                    | Min.  | Тур.    | Max.              | Unit              | Notes |
|--------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------|-------|---------|-------------------|-------------------|-------|
| f <sub>ints_ft</sub>     |                                                                                      | frequency (slow clock) —<br>nominal VDD and 25 °C  | _     | 32.768  | _                 | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference trimmed                                                           | 31.25                                              | _     | 39.0625 | kHz               |                   |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimi<br>frequency at fixed<br>using SCTRIM and                        | _                                                  | ± 0.3 | ± 0.6   | %f <sub>dco</sub> | 1                 |       |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimr<br>frequency at fixed<br>using SCTRIM on                         | _                                                  | ± 0.2 | ± 0.5   | %f <sub>dco</sub> | 1                 |       |
| $\Delta f_{dco\_t}$      | Total deviation of trimmed average DCO output frequency over voltage and temperature |                                                    | _     | ± 10    | _                 | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$      | Total deviation of frequency over fixer range of 0–70°C                              | _                                                  | ± 1.0 | ± 4.5   | %f <sub>dco</sub> | 1                 |       |
| f <sub>intf_ft</sub>     | Internal reference factory trimmed at                                                | _                                                  | 3.3   | 4       | MHz               |                   |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C    |                                                    | 3     | _       | 5                 | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external cl<br>RANGE = 00                                                    | (3/5) x<br>f <sub>ints_t</sub>                     | _     | _       | kHz               |                   |       |
| f <sub>loc_high</sub>    | Loss of external cl<br>RANGE = 01, 10,                                               | (16/5) x<br>f <sub>ints_t</sub>                    | _     | _       | kHz               |                   |       |
|                          |                                                                                      | Fl                                                 | _L    |         |                   |                   |       |
| f <sub>fII_ref</sub>     | FLL reference free                                                                   | quency range                                       | 31.25 | _       | 39.0625           | kHz               |       |
| f <sub>dco</sub>         | DCO output frequency range                                                           | Low range (DRS=00) $640 \times f_{fll\_ref}$       | 20    | 20.97   | 25                | MHz               | 2, 3  |
|                          |                                                                                      | Mid range (DRS=01) $1280 \times f_{fll\_ref}$      | 40    | 41.94   | 50                | MHz               |       |
|                          |                                                                                      | Mid-high range (DRS=10) $1920 \times f_{fll\_ref}$ | 60    | 62.91   | 75                | MHz               |       |
|                          |                                                                                      | High range (DRS=11) $2560 \times f_{fil\_ref}$     | 80    | 83.89   | 100               | MHz               |       |

Table continues on the next page...

Table 14. MCG specifications (continued)

| Symbol                   | Description                                                                                                               |                                                    | Min.   | Тур.  | Max.                                                          | Unit | Notes |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------|-------|---------------------------------------------------------------|------|-------|
| f <sub>dco_t_DMX3</sub>  | DCO output frequency                                                                                                      | Low range (DRS=00) $732 \times f_{fll\_ref}$       | _      | 23.99 | _                                                             | MHz  | 4, 5  |
|                          |                                                                                                                           | Mid range (DRS=01)  1464 × f <sub>fll_ref</sub>    | _      | 47.97 | _                                                             | MHz  |       |
|                          |                                                                                                                           | Mid-high range (DRS=10) $2197 \times f_{fil\_ref}$ | _      | 71.99 | _                                                             | MHz  |       |
|                          |                                                                                                                           | High range (DRS=11)  2929 × f <sub>fll_ref</sub>   | _      | 95.98 | _                                                             | MHz  |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                         |                                                    | _      | 180   | _                                                             | ps   |       |
|                          | <ul><li>f<sub>VCO</sub> = 48 M</li><li>f<sub>VCO</sub> = 98 M</li></ul>                                                   |                                                    | _      | 150   | _                                                             |      |       |
| t <sub>fII_acquire</sub> | FLL target frequer                                                                                                        | ncy acquisition time                               | _      | _     | 1                                                             | ms   | 6     |
|                          |                                                                                                                           | Pl                                                 | L      |       |                                                               |      |       |
| f <sub>vco</sub>         | VCO operating frequency                                                                                                   |                                                    | 48.0   | _     | 100                                                           | MHz  |       |
| I <sub>pll</sub>         | PLL operating cur • PLL @ 96 M 2 MHz, VDI                                                                                 | _                                                  | 1060   | _     | μΑ                                                            | 7    |       |
| I <sub>pll</sub>         | PLL operating current  • PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> = 2 MHz, VDIV multiplier = 24) |                                                    | _      | 600   | _                                                             | μА   | 7     |
| f <sub>pll_ref</sub>     | PLL reference free                                                                                                        | quency range                                       | 2.0    | _     | 4.0                                                           | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                                                                                      | RMS)                                               |        |       |                                                               |      | 8     |
|                          | • f <sub>vco</sub> = 48 MH                                                                                                | łz                                                 | _      | 120   | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                                                                                                | Hz                                                 | _      | 50    | _                                                             | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated                                                                                                           | jitter over 1µs (RMS)                              |        |       |                                                               |      | 8     |
| доо_р.:                  | • f <sub>vco</sub> = 48 MH                                                                                                |                                                    | _      | 1350  | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                                                                                                | Hz                                                 | _      | 600   | _                                                             | ps   |       |
| D <sub>lock</sub>        | Lock entry frequency tolerance                                                                                            |                                                    | ± 1.49 | _     | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>         | Lock exit frequency tolerance                                                                                             |                                                    | ± 4.47 | _     | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub>    | Lock exit frequency tolerance  Lock detector detection time                                                               |                                                    | _      | _     | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

<sup>1.</sup> This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

<sup>2.</sup> These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.

<sup>3.</sup> The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation  $(\Delta f_{dco\_t})$  over voltage and temperature should be considered.

<sup>4.</sup> These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.

<sup>5.</sup> The resulting clock frequency must not exceed the maximum specified clock frequency of the device.

- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 9. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

# 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

# 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 1 MHz                                 | _    | 200  | _    | μΑ   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 300  | _    | μΑ   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μΑ   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 25   | _    | μΑ   |       |
|                    | • 1 MHz                                 | _    | 300  | _    | μΑ   |       |
|                    | • 4 MHz                                 | _    | 400  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 500  | _    | μΑ   |       |
|                    | • 16 MHz                                | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                | -    | 3    | _    | mA   |       |
|                    | • 32 MHz                                | _    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                  | _    | _    | _    |      | 2, 3  |
| Су                 | XTAL load capacitance                   | _    | _    | _    |      | 2, 3  |

Table continues on the next page...