# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Tiny Real-Time Clock/calendar Rev. 4 — 6 May 2015

Product data sheet

#### **General description** 1.

The PCF85063TP is a CMOS<sup>1</sup> Real-Time Clock (RTC) and calendar optimized for low power consumption. An offset register allows fine-tuning of the clock. All addresses and data are transferred serially via the two-line bidirectional I<sup>2</sup>C-bus. Maximum bus speed is 400 kbit/s. The register address is incremented automatically after each written or read data byte.

For a selection of NXP Real-Time Clocks, see Table 35 on page 43

#### **Features and benefits** 2.

- Provides year, month, day, weekday, hours, minutes, and seconds based on a 32.768 kHz quartz crystal
- Clock operating voltage: 0.9 V to 5.5 V
- Low current: typical 0.22 μA at V<sub>DD</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- 400 kHz two-line I<sup>2</sup>C-bus interface (at V<sub>DD</sub> = 1.8 V to 5.5 V)
- Programmable clock output for peripheral devices (32.768 kHz, 16.384 kHz, 8.192 kHz, 4.096 kHz, 2.048 kHz, 1.024 kHz, and 1 Hz)
- Selectable integrated oscillator load capacitors for C<sub>L</sub> = 7 pF or C<sub>L</sub> = 12.5 pF
- Minute and half minute interrupt
- Oscillator stop detection function
- Internal Power-On Reset (POR)
- Programmable offset register for frequency adjustment

#### 3. **Applications**

- Digital still camera
- Digital video camera
- Printers
- Copy machines
- Mobile equipment
- Battery powered devices

The definition of the abbreviations and acronyms used in this data sheet can be found in Section 21. 1.



## 4. Ordering information

| Table 1. Ordering information |         |                                                                                                                        |           |  |  |  |  |
|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
| Type number                   | Package | Package                                                                                                                |           |  |  |  |  |
|                               | Name    | Description                                                                                                            | Version   |  |  |  |  |
| PCF85063TP                    | HWSON8  | plastic thermal enhanced very very thin small outline package; no leads; 8 terminals; body $2 \times 3 \times 0.75$ mm | SOT1069-2 |  |  |  |  |

## 4.1 Ordering options

## Table 2. Ordering options

| Product type number | Orderable part number | Sales item<br>(12NC) | Delivery form         | IC<br>revision |
|---------------------|-----------------------|----------------------|-----------------------|----------------|
| PCF85063TP/1        | PCF85063TP/1Z         | 935297365147         | tape and reel, 7 inch | 1              |

## 5. Marking

| Table 3. Marking codes |              |
|------------------------|--------------|
| Product type number    | Marking code |
| PCF85063TP/1           | 063          |

## 6. Block diagram



2 of 52

## 7. Pinning information

## 7.1 Pinning



## 7.2 Pin description

## Table 4. Pin description

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| Symbol | Pin          | Туре         | Description                   |
|--------|--------------|--------------|-------------------------------|
| OSCI   | 1            | input        | oscillator input              |
| OSCO   | 2            | output       | oscillator output             |
| INT    | 3            | output       | interrupt output (open-drain) |
| VSS    | 4 <u>[1]</u> | supply       | ground supply voltage         |
| SDA    | 5            | input/output | serial data line              |
| SCL    | 6            | input        | serial clock input            |
| CLKOUT | 7            | output       | clock output (push-pull)      |
| VDD    | 8            | supply       | supply voltage                |

[1] The die paddle (exposed pad) is connected to  $V_{SS}$  and should be electrically isolated.

## 8. Functional description

The PCF85063TP contains 11 8-bit registers with an auto-incrementing register address, an on-chip 32.768 kHz oscillator with integrated capacitors, a frequency divider which provides the source clock for the Real-Time Clock (RTC) and calender, and an I<sup>2</sup>C-bus interface with a maximum data rate of 400 kbit/s.

The built-in address register will increment automatically after each read or write of a data byte up to the register 0Ah. After register 0Ah, the auto-incrementing will wrap around to address 00h (see Figure 3).



All 11 registers (see <u>Table 5</u>) are designed as addressable 8-bit parallel registers although not all bits are implemented. The first two registers (memory address 00h and 01h) are used as control and status register. The register at address 02h is an offset register allowing the fine-tuning of the clock; and at 03h is a free RAM byte. The addresses 04h through 0Ah are used as counters for the clock function (seconds up to years counters).

The Seconds, Minutes, Hours, Days, Months, and Years registers are all coded in Binary Coded Decimal (BCD) format. When one of the RTC registers is written or read, the contents of all time counters are frozen. Therefore, faulty writing or reading of the clock and calendar during a carry condition is prevented.

4 of 52

# **NXP Semiconductors**

Tiny Real-Time Clock/calendar **PCF85063TP** 

## 8.1 Registers organization

Table 5.Registers overviewBit positions labeled as - are not implemented. After reset, all registers are set according to <a href="Table 8 on page 10">Table 8 on page 10</a>.

| Address   | Register name      | Bit         |            |                   |                |                  |               |       |               |               |  |  |  |
|-----------|--------------------|-------------|------------|-------------------|----------------|------------------|---------------|-------|---------------|---------------|--|--|--|
|           |                    | 7           | 6          | 5                 | 4              | 3                | 2             | 1     | 0             |               |  |  |  |
| Control a | nd status register | S           |            | I.                |                |                  |               |       | I             | I.            |  |  |  |
| 00h       | Control_1          | EXT_TEST    | -          | STOP              | SR             | -                | CIE           | 12_24 | CAP_SEL       | Section 8.2.1 |  |  |  |
| 01h       | Control_2          | -           | -          | MI                | HMI            | TF               | COF[2:0]      |       | ÷             | Section 8.2.2 |  |  |  |
| 02h       | Offset             | MODE        | OFFSET[6:0 | FSET[6:0]         |                |                  |               |       | Section 8.2.3 |               |  |  |  |
| 03h       | RAM_byte           | B[7:0]      |            |                   |                |                  |               |       | Section 8.2.4 |               |  |  |  |
| Time and  | date registers     | -           |            |                   |                |                  |               |       |               |               |  |  |  |
| 04h       | Seconds            | OS          | SECONDS    | ECONDS (0 to 59)  |                |                  |               |       | Section 8.3.1 |               |  |  |  |
| 05h       | Minutes            | -           | MINUTES (  | /INUTES (0 to 59) |                |                  |               |       | Section 8.3.2 |               |  |  |  |
| 06h       | Hours              | -           | -          | AMPM              | HOURS (        | 1 to 12) in 12 l | hour mode     |       |               | Section 8.3.3 |  |  |  |
|           |                    |             |            | HOURS (0 t        | to 23) in 24 h | nour mode        |               |       |               |               |  |  |  |
| 07h       | Days               | -           | -          | DAYS (1 to        | 31)            |                  |               |       |               | Section 8.3.4 |  |  |  |
| 08h       | Weekdays           | -           | -          | WEEKDAYS (0 to 6) |                |                  | Section 8.3.5 |       |               |               |  |  |  |
| 09h       | Months             | -           | -          | -                 | MONTHS         | (1 to 12)        |               |       |               | Section 8.3.6 |  |  |  |
| 0Ah       | Years              | YEARS (0 to | 99)        | 1                 | 1              |                  |               |       |               | Section 8.3.7 |  |  |  |

Product data sheet PCF85063TP

> All information provided in this document is subject to legal disclaimer 6 May 2015

Rev. 4 ---

## 8.2 Control registers

## 8.2.1 Register Control\_1

## Table 6. Control\_1 - control and status register 1 (address 00h) bit description

| Bit | Symbol   | Value        | Description                                                                                                    | Reference       |
|-----|----------|--------------|----------------------------------------------------------------------------------------------------------------|-----------------|
| 7   | EXT_TEST |              | external clock test mode                                                                                       | Section 8.2.1.1 |
|     |          | 0[1]         | normal mode                                                                                                    |                 |
|     |          | 1            | external clock test mode                                                                                       |                 |
| 6   | -        | 0            | unused                                                                                                         | -               |
| 5   | STOP     |              | STOP bit                                                                                                       |                 |
|     |          | 0[1]         | RTC clock runs                                                                                                 |                 |
|     |          | 1            | RTC clock is stopped; all RTC divider chain<br>flip-flops are asynchronously set logic 0                       |                 |
| 4   | SR       |              | software reset                                                                                                 | Section 8.2.1.3 |
|     |          | 0 <u>[1]</u> | no software reset                                                                                              |                 |
|     |          | 1            | initiate software reset <sup>[2]</sup> ; this bit always returns a 0 when read                                 |                 |
| 3   | -        | 0            | unused                                                                                                         | -               |
| 2   | CIE      |              | correction interrupt enable                                                                                    | Section 8.2.3   |
|     |          | 0[1]         | no correction interrupt generated                                                                              |                 |
|     |          | 1            | interrupt pulses are generated at every<br>correction cycle                                                    |                 |
| 1   | 12_24    |              | 12 or 24 hour mode                                                                                             | Section 8.3.3   |
|     |          | 0[1]         | 24 hour mode is selected                                                                                       |                 |
|     |          | 1            | 12 hour mode is selected                                                                                       |                 |
| 0   | CAP_SEL  |              | <b>internal oscillator capacitor selection</b> for<br>quartz crystals with a corresponding load<br>capacitance | -               |
|     |          | 0[1]         | 7 pF                                                                                                           |                 |
|     |          | 1            | 12.5 pF                                                                                                        |                 |

[1] Default value.

[2] For a software reset, 01011000 (58h) must be sent to register Control\_1 (see Section 8.2.1.3).

## 8.2.1.1 EXT\_TEST: external clock test mode

A test mode is available which allows for on-board testing. In this mode, it is possible to set up test conditions and control the operation of the RTC.

The test mode is entered by setting bit EXT\_TEST in register Control\_1. Then pin CLKOUT becomes an input. The test mode replaces the internal clock signal with the signal applied to pin CLKOUT.

The signal applied to pin CLKOUT should have a minimum pulse width of 300 ns and a maximum period of 1000 ns. The internal clock, now sourced from CLKOUT, is divided down to 1 Hz by a 2<sup>6</sup> divide chain called a prescaler. The prescaler can be set into a known state by using bit STOP. When bit STOP is set, the prescaler is reset to 0. (STOP must be cleared before the prescaler can operate again.)

From a stop condition, the first 1 second increment will take place after 32 positive edges on pin CLKOUT. Thereafter, every 64 positive edges cause a 1 second increment.

**Remark:** Entry into test mode is not synchronized to the internal 64 Hz clock. When entering the test mode, no assumption as to the state of the prescaler can be made.

Operation example:

- 1. Set EXT\_TEST test mode (register Control\_1, bit EXT\_TEST = 1)
- 2. Set STOP (register Control\_1, bit STOP = 1)
- 3. Clear STOP (register Control\_1, bit STOP = 0)
- 4. Set time registers to desired value
- 5. Apply 32 clock pulses to pin CLKOUT
- 6. Read time registers to see the first change
- 7. Apply 64 clock pulses to pin CLKOUT
- 8. Read time registers to see the second change

Repeat 7 and 8 for additional increments.

PCF85063TP

7 of 52

## 8.2.1.2 STOP: STOP bit function

The function of the STOP bit (see Figure 4) is to allow for accurate starting of the time circuits. The STOP bit function causes the upper part of the prescaler ( $F_2$  to  $F_{14}$ ) to be held in reset and thus no 1 Hz ticks are generated. It also stops the output of clock frequencies lower than 8 kHz on pin CLKOUT.



The time circuits can then be set and do not increment until the STOP bit is released (see Figure 5 and Table 7).

## **NXP Semiconductors**

## **PCF85063TP**

Tiny Real-Time Clock/calendar

| Bit        | Prescaler bits           | 1 Hz tick                                   | Time            | Comment                                                    |
|------------|--------------------------|---------------------------------------------|-----------------|------------------------------------------------------------|
| STOP       | $F_0F_1-F_2$ to $F_{14}$ |                                             | hh:mm:ss        |                                                            |
| Clock is ı | running normally         | 1                                           |                 | ·                                                          |
| 0          | 01-0 0001 1101 0100      |                                             | 12:45:12        | prescaler counting normally                                |
| STOP bit   | is activated by user.    | F <sub>0</sub> F <sub>1</sub> are not reset | t and values ca | nnot be predicted externally                               |
| 1          | XX-0 0000 0000 0000      |                                             | 12:45:12        | prescaler is reset; time circuits are frozen               |
| New time   | is set by user           |                                             |                 |                                                            |
| 1          | XX-0 0000 0000 0000      |                                             | 08:00:00        | prescaler is reset; time circuits are frozen               |
| STOP bit   | is released by user      |                                             |                 |                                                            |
| 0          | XX-0 0000 0000 0000      |                                             | 08:00:00        | prescaler is now running                                   |
|            | XX-1 0000 0000 0000      |                                             | 08:00:00        | -                                                          |
|            | XX-0 1000 0000 0000      | 0.507813<br>to<br>0.507935 s                | 08:00:00        | -                                                          |
|            | XX-1 1000 0000 0000      |                                             | 08:00:00        | -                                                          |
|            | :                        |                                             | :               | :                                                          |
|            | 11-1 1111 1111 1110      |                                             | 08:00:00        | -                                                          |
|            | 00-0 0000 0000 0001      |                                             | 08:00:01        | 0 to 1 transition of $F_{14}$ increments the time circuits |
|            | 10-0 0000 0000 0001      |                                             | 08:00:01        | -                                                          |
|            | :                        |                                             | :               | :                                                          |
|            | 11-1 1111 1111 1111      | 1.000000 s                                  | 08:00:01        | -                                                          |
|            | 00-0 0000 0000 0000      |                                             | 08:00:01        | -                                                          |
|            | 10-0 0000 0000 0000      |                                             | 08:00:01        | -                                                          |
|            | :                        |                                             | :               | :                                                          |
|            | 11-1 1111 1111 1110      |                                             | 08:00:01        | -                                                          |
|            | 00-0 0000 0000 0001      |                                             | 08:00:02        | 0 to 1 transition of $F_{14}$ increments the time circuits |
|            |                          | aaa-004416                                  |                 |                                                            |
|            |                          |                                             |                 |                                                            |

#### Table 7. First increment of time circuits after STOP bit release

[1]  $F_0$  is clocked at 32.768 kHz.

The lower two stages of the prescaler ( $F_0$  and  $F_1$ ) are not reset. And because the l<sup>2</sup>C-bus is asynchronous to the crystal oscillator, the accuracy of restarting the time circuits is between zero and one 8.192 kHz cycle (see Figure 5).



The first increment of the time circuits is between 0.507813 s and 0.507935 s after STOP bit is released. The uncertainty is caused by the prescaler bits  $F_0$  and  $F_1$  not being reset (see Table 7) and the unknown state of the 32 kHz clock.

| PCF85063TP |      |       |
|------------|------|-------|
| Product    | data | sheet |

## 8.2.1.3 Software reset

A reset is automatically generated at power-on. A reset can also be initiated with the software reset command. Software reset command means setting bits 6, 4, and 3 in register Control\_1 (00h) logic 1 and all other bits logic 0 by sending the bit sequence 01011000 (58h), see Figure 6.



#### Fig 6. Software reset command

In reset state all registers are set according to Table 8 and the address pointer returns to address 00h.

| Table 8. | Register | reset | values |
|----------|----------|-------|--------|
|----------|----------|-------|--------|

| Address | Register name | Bit | Bit |   |   |   |   |   |   |
|---------|---------------|-----|-----|---|---|---|---|---|---|
|         |               | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
| 00h     | Control_1     | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 01h     | Control_2     | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 02h     | Offset        | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 03h     | RAM_byte      | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 04h     | Seconds       | 1   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 05h     | Minutes       | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 06h     | Hours         | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| 07h     | Days          | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 1 |
| 08h     | Weekdays      | 0   | 0   | 0 | 0 | 0 | 1 | 1 | 0 |
| 09h     | Months        | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 1 |
| 0Ah     | Years         | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0 |

The PCF85063TP resets to:

Time — 00:00:00 Date - 20000101 Weekday - Saturday

PCF85063TP

| Bit    | Symbol   | Value        | Description                             |
|--------|----------|--------------|-----------------------------------------|
| 7 to 6 | -        | 00           | unused                                  |
| 5      | MI       |              | minute interrupt                        |
|        |          | 0 <u>[1]</u> | disabled                                |
|        |          | 1            | enabled                                 |
| 4      | НМІ      |              | half minute interrupt                   |
|        |          | 0 <u>[1]</u> | disabled                                |
|        |          | 1            | enabled                                 |
| 3      | TF       |              | timer flag                              |
|        |          | 0 <u>[1]</u> | no timer interrupt generated            |
|        |          | 1            | flag set when timer interrupt generated |
| 2 to 0 | COF[2:0] | see Table 11 | CLKOUT control                          |

## 8.2.2 Register Control\_2

 Table 9.
 Control\_2 - control and status register 2 (address 01h) bit description

[1] Default value.

## 8.2.2.1 MI and HMI: minute and half minute interrupt

The minute interrupt (bit MI) and half minute interrupt (bit HMI) are pre-defined timers for generating interrupt pulses on pin INT; see Figure 7. The timers are running in sync with the seconds counter (see Table 19 on page 17).

The minute and half minute interrupts must only be used when the frequency offset is set to normal mode (MODE = 0), see Section 8.2.3. In normal mode, the interrupt pulses on pin  $\overline{INT}$  are  $\frac{1}{64}$  s wide.

When starting MI, the first interrupt will be generated after 1 second to 59 seconds. When starting HMI, the first interrupt will be generated after 1 second to 29 seconds. Subsequent periods do not have such a delay. The timers can be enabled independently from one another. However, a minute interrupt enabled on top of a half minute interrupt is not distinguishable.



PCF85063TP Product data sheet

## Tiny Real-Time Clock/calendar

| Minute interrupt (bit MI) | Half minute interrupt (bit HMI) | Result                    |
|---------------------------|---------------------------------|---------------------------|
| 0                         | 0                               | no interrupt generated    |
| 1                         | 0                               | an interrupt every minute |
| 0                         | 1                               | an interrupt every 30 s   |
| 1                         | 1                               | an interrupt every 30 s   |

Table 10. Effect of bits MI and HMI on INT generation

The duration of the timer is affected by the register Offset (see <u>Section 8.2.3</u>). Only when OFFSET[6:0] has the value 00h the periods are consistent.

## 8.2.2.2 TF: timer flag

The timer flag (bit TF) is set logic 1 on the first trigger of MI or HMI and remains set until it is cleared by command.

## 8.2.2.3 COF[2:0]: Clock output frequency

A programmable square wave is available at pin CLKOUT. Operation is controlled by the COF[2:0] bits in the register Control\_2. Frequencies of 32.768 kHz (default) down to 1 Hz can be generated for use as a system clock, microcontroller clock, input to a charge pump, or for calibration of the oscillator.

Pin CLKOUT is a push-pull output and enabled at power-on. CLKOUT can be disabled by setting COF[2:0] to 111. When disabled, the CLKOUT is LOW.

The duty cycle of the selected clock is not controlled but due to the nature of the clock generation, all clock frequencies except 32.768 kHz have a duty cycle of 50 : 50.

The STOP bit function can also affect the CLKOUT signal, depending on the selected frequency. When the STOP bit is set logic 1, the CLKOUT pin generates a continuous LOW for those frequencies that can be stopped. For more details of the STOP bit function, see <u>Section 8.2.1.2</u>.

| COF[2:0] | CLKOUT frequency (Hz) | Typical duty cycle <sup>[1]</sup> | Effect of STOP bit |
|----------|-----------------------|-----------------------------------|--------------------|
| 000[2]   | 32768                 | 60 : 40 to 40 : 60                | no effect          |
| 001      | 16384                 | 50 : 50                           | no effect          |
| 010      | 8192                  | 50 : 50                           | no effect          |
| 011      | 4096                  | 50 : 50                           | CLKOUT = LOW       |
| 100      | 2048                  | 50 : 50                           | CLKOUT = LOW       |
| 101      | 1024                  | 50 : 50                           | CLKOUT = LOW       |
| 110      | 1 <sup>[3]</sup>      | 50 : 50                           | CLKOUT = LOW       |
| 111      | CLKOUT = LOW          | -                                 | -                  |

Table 11. CLKOUT frequency selection

[1] Duty cycle definition: % HIGH-level time : % LOW-level time.

[2] Default value.

[3] 1 Hz clock pulses are affected by offset correction pulses.

12 of 52

## 8.2.3 Register Offset

The PCF85063TP incorporates an offset register (address 02h) which can be used to implement several functions, such as:

- Accuracy tuning
- Aging adjustment
- Temperature compensation

| Bit    | Symbol      | Value               | Description                                      |  |
|--------|-------------|---------------------|--------------------------------------------------|--|
| 7      | MODE        |                     | offset mode                                      |  |
|        |             | 0[1]                | normal mode: offset is made once every two hours |  |
|        |             | 1                   | course mode: offset is made every 4 minutes      |  |
| 6 to 0 | OFFSET[6:0] | see <u>Table 13</u> | offset value                                     |  |

## Table 12. Offset - offset register (address 02h) bit description Diagonal Company Main and Main and

[1] Default value.

For MODE = 0, each LSB introduces an offset of 4.34 ppm. For MODE = 1, each LSB introduces an offset of 4.069 ppm. The offset value is coded in two's complement giving a range of +63 LSB to -64 LSB.

## Table 13.Offset values

| OFFSET[6:0] | Offset value in decimal | Offset value in ppm     |                       |  |
|-------------|-------------------------|-------------------------|-----------------------|--|
|             |                         | Normal mode<br>MODE = 0 | Fast mode<br>MODE = 1 |  |
| 0111111     | +63                     | +273.420                | +256.347              |  |
| 0111110     | +62                     | +269.080                | +252.278              |  |
| :           | :                       | :                       | :                     |  |
| 0000010     | +2                      | +8.680                  | +8.138                |  |
| 0000001     | +1                      | +4.340                  | +4.069                |  |
| 0000000[1]  | 0                       | 0[1]                    | 0[1]                  |  |
| 1111111     | -1                      | -4.340                  | -4.069                |  |
| 1111110     | -2                      | -8.680                  | -8.138                |  |
| :           | :                       | :                       | :                     |  |
| 1000001     | -63                     | -273.420                | -256.347              |  |
| 1000000     | -64                     | -277.760                | -260.416              |  |

[1] Default value.

The correction is made by adding or subtracting clock correction pulses, thereby changing the period of a single second but not by changing the oscillator frequency.

It is possible to monitor when correction pulses are applied. To enable correction interrupt generation, bit CIE (register Control\_1) has to be set logic 1. At every correction cycle a pulse is generated on pin  $\overline{INT}$ . The pulse width depends on the correction mode. If multiple correction pulses are applied, an interrupt pulse is generated for each correction pulse applied.

PCF85063TP

## 8.2.3.1 Correction when MODE = 0

The correction is triggered once every two hours and then correction pulses are applied once per minute until the programmed correction values have been implemented.

| Correction value | Update every n <sup>th</sup> hour | Minute             | Correction pulses on INT per minute <sup>[1]</sup> |
|------------------|-----------------------------------|--------------------|----------------------------------------------------|
| +1 or –1         | 2                                 | 00                 | 1                                                  |
| +2 or –2         | 2                                 | 00 and 01          | 1                                                  |
| +3 or –3         | 2                                 | 00, 01, and 02     | 1                                                  |
| :                | :                                 | :                  | :                                                  |
| +59 or –59       | 2                                 | 00 to 58           | 1                                                  |
| +60 or –60       | 2                                 | 00 to 59           | 1                                                  |
| +61 or –61       | 2                                 | 00 to 59           | 1                                                  |
|                  | 2nd and next hour                 | 00                 | 1                                                  |
| +62 or –62       | 2                                 | 00 to 59           | 1                                                  |
|                  | 2nd and next hour                 | 00 and 01          | 1                                                  |
| +63 or –63       | 02                                | 00 to 59           | 1                                                  |
|                  | 2nd and next hour                 | 00, 01, and 02     | 1                                                  |
| -64              | 02                                | 00 to 59           | 1                                                  |
|                  | 2nd and next hour                 | 00, 01, 02, and 03 | 1                                                  |

[1] The correction pulses on pin  $\overline{INT}$  are  $\frac{1}{64}$  s wide.

In MODE = 0, any timer or clock output using a frequency below 64 Hz is affected by the clock correction (see <u>Table 15</u>).

| Table 15. | Effect of correction | pulses on frequencies for MODE = 0 |  |
|-----------|----------------------|------------------------------------|--|
|-----------|----------------------|------------------------------------|--|

| Frequency (Hz)     | Effect of correction |
|--------------------|----------------------|
| CLKOUT             |                      |
| 32768              | no effect            |
| 16384              | no effect            |
| 8192               | no effect            |
| 4096               | no effect            |
| 2048               | no effect            |
| 1024               | no effect            |
| 1                  | affected             |
| Timer source clock |                      |
| 4096               | no effect            |
| 64                 | no effect            |
| 1                  | affected             |
| 1⁄60               | affected             |

## 8.2.3.2 Correction when MODE = 1

The correction is triggered once every four minutes and then correction pulses are applied once per second up to a maximum of 60 pulses. When correction values greater than 60 pulses are used, additional correction pulses are made in the 59<sup>th</sup> second.

**Tiny Real-Time Clock/calendar** 

Clock correction is made more frequently in MODE = 1; however, this can result in higher power consumption.

Table 16. Correction pulses for MODE = 1

| Correction value | Update every n <sup>th</sup><br>minute | Second         | Correction pulses on INT per second <sup>[1]</sup> |
|------------------|----------------------------------------|----------------|----------------------------------------------------|
| +1 or –1         | 2                                      | 00             | 1                                                  |
| +2 or –2         | 2                                      | 00 and 01      | 1                                                  |
| +3 or –3         | 2                                      | 00, 01, and 02 | 1                                                  |
| :                | :                                      | :              | :                                                  |
| +59 or –59       | 2                                      | 00 to 58       | 1                                                  |
| +60 or -60       | 2                                      | 00 to 59       | 1                                                  |
| +61 or –61       | 2                                      | 00 to 58       | 1                                                  |
|                  | 2                                      | 59             | 2                                                  |
| +62 or –62       | 2                                      | 00 to 58       | 1                                                  |
|                  | 2                                      | 59             | 3                                                  |
| +63 or –63       | 2                                      | 00 to 58       | 1                                                  |
|                  | 2                                      | 59             | 4                                                  |
| -64              | 2                                      | 00 to 58       | 1                                                  |
|                  | 2                                      | 59             | 5                                                  |

[1] The correction pulses on pin  $\overline{INT}$  are  $\frac{1}{1024}$  s wide. For multiple pulses, they are repeated at an interval of <sup>1</sup>⁄<sub>512</sub> s.

In MODE = 1, any timer source clock using a frequency below 1.024 kHz is also affected by the clock correction (see Table 17).

| Table 17. | Effect of correction | pulses on frequencies | for MODE = 1 |
|-----------|----------------------|-----------------------|--------------|
|-----------|----------------------|-----------------------|--------------|

| Frequency (Hz)     | Effect of correction |
|--------------------|----------------------|
| CLKOUT             |                      |
| 32768              | no effect            |
| 16384              | no effect            |
| 8192               | no effect            |
| 4096               | no effect            |
| 2048               | no effect            |
| 1024               | no effect            |
| 1                  | affected             |
| Timer source clock |                      |
| 4096               | no effect            |
| 64                 | affected             |
| 1                  | affected             |
| 1⁄60               | affected             |

PCF85063TP **Product data sheet** 

## 8.2.3.3 Offset calibration workflow

The calibration offset has to be calculated based on the time. Figure 8 shows the workflow how the offset register values can be calculated:



PCF85063TP Product data sheet

## Tiny Real-Time Clock/calendar



Fig 9. Result of offset calibration

## 8.2.4 Register RAM\_byte

The PCF85063TP provides a free RAM byte, which can be used for any purpose, for example, status byte of the system.

## Table 18. RAM\_byte - 8-bit RAM register (address 03h) bit description

| Bit    | Symbol | Value                                  | Description |
|--------|--------|----------------------------------------|-------------|
| 7 to 0 | B[7:0] | 00000000[ <sup>1]</sup> to<br>11111111 | RAM content |

[1] Default value.

## 8.3 Time and date registers

Most of the registers are coded in the BCD format to simplify application use.

## 8.3.1 Register Seconds

## Table 19. Seconds - seconds register (address 04h) bit description

| Bit    | Symbol  | Value                  | Place value | Description                                                                                |
|--------|---------|------------------------|-------------|--------------------------------------------------------------------------------------------|
| 7 OS   |         |                        |             | oscillator stop                                                                            |
|        |         | 0                      | -           | clock integrity is guaranteed                                                              |
|        |         | 1[1]                   | -           | clock integrity is not<br>guaranteed; oscillator has<br>stopped or has been<br>interrupted |
| 6 to 4 | SECONDS | 0 <mark>11</mark> to 5 | ten's place | actual seconds coded in BCD                                                                |
| 3 to 0 |         | 0 <sup>[1]</sup> to 9  | unit place  | format, see <u>Table 20</u>                                                                |

[1] Default value.

All information provided in this document is subject to legal disclaimers.

PCF85063TP

## **Tiny Real-Time Clock/calendar**

| Seconds value in | Upper-digit (ten's place) |       |       | Digit (u | Digit (unit place) |       |       |  |
|------------------|---------------------------|-------|-------|----------|--------------------|-------|-------|--|
| decimal          | Bit 6                     | Bit 5 | Bit 4 | Bit 3    | Bit 2              | Bit 1 | Bit 0 |  |
| 00[1]            | 0                         | 0     | 0     | 0        | 0                  | 0     | 0     |  |
| 01               | 0                         | 0     | 0     | 0        | 0                  | 0     | 1     |  |
| 02               | 0                         | 0     | 0     | 0        | 0                  | 1     | 0     |  |
| :                | :                         | :     | :     | :        | :                  | :     | :     |  |
| 09               | 0                         | 0     | 0     | 1        | 0                  | 0     | 1     |  |
| 10               | 0                         | 0     | 1     | 0        | 0                  | 0     | 0     |  |
| :                | :                         | :     | :     | :        | :                  | :     | :     |  |
| 58               | 1                         | 0     | 1     | 1        | 0                  | 0     | 0     |  |
| 59               | 1                         | 0     | 1     | 1        | 0                  | 0     | 1     |  |

## Table 20. Seconds coded in BCD format

[1] Default value.

#### 8.3.1.1 **OS: Oscillator stop**

When the oscillator of the PCF85063TP is stopped, the OS flag is set. The oscillator can be stopped, for example, by connecting one of the oscillator pins OSCI or OSCO to ground. The oscillator is considered to be stopped during the time between power-on and stable crystal resonance. This time can be in the range of 200 ms to 2 s depending on crystal type, temperature, and supply voltage.

The flag remains set until cleared by command (see Figure 10). If the flag cannot be cleared, then the oscillator is not running. This method can be used to monitor the oscillator and to determine if the supply voltage has reduced to the point where oscillation fails.



PCF85063TP Product data sheet

18 of 52

## 8.3.2 Register Minutes

## Table 21. Minutes - minutes register (address 05h) bit description

| Bit    | Symbol  | Value                   | Place value | Description                 |
|--------|---------|-------------------------|-------------|-----------------------------|
| 7      | -       | 0                       | -           | unused                      |
| 6 to 4 | MINUTES | 0[1] to 5               | ten's place | actual minutes coded in BCD |
| 3 to 0 | -       | 0 <mark>[1]</mark> to 9 | unit place  | format                      |

[1] Default value.

## 8.3.3 Register Hours

### Table 22. Hours - hours register (address 06h) bit description

| Bit     | Symbol              | Value                 | Place value | Description                  |
|---------|---------------------|-----------------------|-------------|------------------------------|
| 7 to 6  | -                   | 00                    | -           | unused                       |
| 12 hour | mode <sup>[1]</sup> |                       |             |                              |
| 5       | AMPM                |                       |             | AM/PM indicator              |
|         |                     | 0[2]                  | -           | AM                           |
|         |                     | 1                     | -           | PM                           |
| 4       | HOURS               | 0 <sup>[2]</sup> to 1 | ten's place | actual hours in 12 hour mode |
| 3 to 0  |                     | 0 <sup>[2]</sup> to 9 | unit place  | coded in BCD format          |
| 24 hour | mode <sup>[1]</sup> | 1                     |             | ·                            |
| 5 to 4  | HOURS               | 0 <sup>[2]</sup> to 2 | ten's place | actual hours in 24 hour mode |
| 3 to 0  |                     | 0 <sup>[2]</sup> to 9 | unit place  | coded in BCD format          |

[1] Hour mode is set by the 12\_24 bit in register Control\_1.

[2] Default value.

## 8.3.4 Register Days

### Table 23. Days - days register (address 07h) bit description

| Bit    | Symbol              | Value                   | Place value | Description                    |
|--------|---------------------|-------------------------|-------------|--------------------------------|
| 7 to 6 | -                   | 00                      | -           | unused                         |
| 5 to 4 | DAYS <sup>[1]</sup> | 0 <sup>[2]</sup> to 3   | ten's place | actual day coded in BCD format |
| 3 to 0 | -                   | 0 <mark>[3]</mark> to 9 | unit place  |                                |

[1] If the year counter contains a value, which is exactly divisible by 4 (including the year 00), the PCF85063TP compensates for leap years by adding a 29th day to February.

- [2] Default value.
- [3] Default value is 1.

## 8.3.5 Register Weekdays

#### Table 24. Weekdays - weekdays register (address 08h) bit description

| Bit    | Symbol   | Value  | Description                         |
|--------|----------|--------|-------------------------------------|
| 7 to 3 | -        | 00000  | unused                              |
| 2 to 0 | WEEKDAYS | 0 to 6 | actual weekday values, see Table 25 |

Tiny Real-Time Clock/calendar

## Table 25.Weekday assignments

| Day <sup>[1]</sup>      | Bit |   |   |  |  |  |
|-------------------------|-----|---|---|--|--|--|
|                         | 2   | 1 | 0 |  |  |  |
| Sunday                  | 0   | 0 | 0 |  |  |  |
| Monday                  | 0   | 0 | 1 |  |  |  |
| Tuesday                 | 0   | 1 | 0 |  |  |  |
| Wednesday               | 0   | 1 | 1 |  |  |  |
| Thursday                | 1   | 0 | 0 |  |  |  |
| Friday                  | 1   | 0 | 1 |  |  |  |
| Saturday <sup>[2]</sup> | 1   | 1 | 0 |  |  |  |

[1] Definition may be reassigned by the user.

[2] Default value.

## 8.3.6 Register Months

## Table 26. Months - months register (address 09h) bit description

| Bit    | Symbol | Value  | Place value | Description                 |
|--------|--------|--------|-------------|-----------------------------|
| 7 to 5 | -      | 000    | -           | unused                      |
| 4      | MONTHS | 0 to 1 | •           | actual month coded in BCD   |
| 3 to 0 |        | 0 to 9 | unit place  | format, see <u>Table 27</u> |

## Table 27. Month assignments in BCD format

| Month                  | Upper-digit<br>(ten's place) | Digit (unit place) |       |       |       |  |  |
|------------------------|------------------------------|--------------------|-------|-------|-------|--|--|
|                        | Bit 4                        | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |  |
| January <sup>[1]</sup> | 0                            | 0                  | 0     | 0     | 1     |  |  |
| February               | 0                            | 0                  | 0     | 1     | 0     |  |  |
| March                  | 0                            | 0                  | 0     | 1     | 1     |  |  |
| April                  | 0                            | 0                  | 1     | 0     | 0     |  |  |
| Мау                    | 0                            | 0                  | 1     | 0     | 1     |  |  |
| June                   | 0                            | 0                  | 1     | 1     | 0     |  |  |
| July                   | 0                            | 0                  | 1     | 1     | 1     |  |  |
| August                 | 0                            | 1                  | 0     | 0     | 0     |  |  |
| September              | 0                            | 1                  | 0     | 0     | 1     |  |  |
| October                | 1                            | 0                  | 0     | 0     | 0     |  |  |
| November               | 1                            | 0                  | 0     | 0     | 1     |  |  |
| December               | 1                            | 0                  | 0     | 1     | 0     |  |  |

[1] Default value.

PCF85063TP Product data sheet

## 8.3.7 Register Years

| Table 28. | Years - yea | rs register (0Al | n) bit description |
|-----------|-------------|------------------|--------------------|
|-----------|-------------|------------------|--------------------|

| Bit    | Symbol | Value                   | Place value | Description                     |
|--------|--------|-------------------------|-------------|---------------------------------|
| 7 to 4 | YEARS  | 0 <mark>11</mark> to 9  | ten's place | actual year coded in BCD format |
| 3 to 0 |        | 0 <mark>[1]</mark> to 9 | unit place  |                                 |

[1] Default value.

## 8.4 Setting and reading the time

Figure 11 shows the data flow and data dependencies starting from the 1 Hz clock tick.



During read/write operations, the time counting circuits (memory locations 04h through 0Ah) are blocked.

The blocking prevents

- · Faulty reading of the clock and calendar during a carry condition
- Incrementing the time registers during the read cycle

After this read/write access is completed, the time circuit is released again and any pending request to increment the time counters that occurred during the read/write access is serviced. A maximum of 1 request can be stored; therefore, all accesses must be completed within 1 second (see Figure 12).

**Tiny Real-Time Clock/calendar** 



Because of this method, it is very important to make a read or write access in one go, that is, setting or reading seconds through to years should be made in one single access. Failing to comply with this method could result in the time becoming corrupted.

As an example, if the time (seconds through to hours) is set in one access and then in a second access the date is set, it is possible that the time will increment between the two accesses. A similar problem exists when reading. A roll-over may occur between reads thus giving the minutes from one moment and the hours from the next.

Recommended method for reading the time:

- 1. Send a START condition and the slave address (see <u>Table 29 on page 25</u>) for write (A2h)
- 2. Set the address pointer to 4 (Seconds) by sending 04h
- 3. Send a RESTART condition or STOP followed by START
- 4. Send the slave address for read (A3h)
- 5. Read Seconds
- 6. Read Minutes
- 7. Read Hours
- 8. Read Days
- 9. Read Weekdays
- 10. Read Months
- 11. Read Years
- 12. Send a STOP condition

PCF85063TP Product data she

## 9. Characteristics of the I<sup>2</sup>C-bus interface

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

## 9.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse, as changes in the data line at this time are interpreted as a control signal (see Figure 13).



## 9.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition - S.

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition - P (see Figure 14).



## 9.3 System configuration

A device generating a message is a transmitter; a device receiving a message is a receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves (see Figure 15).



## 9.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte
- Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered)
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition

Acknowledgement on the I<sup>2</sup>C-bus is shown in Figure 16.



PCF85063TP Product data sheet

## 9.5 I<sup>2</sup>C-bus protocol

## 9.5.1 Addressing

One I<sup>2</sup>C-bus slave address (1010001) is reserved for the PCF85063TP. The entire I<sup>2</sup>C-bus slave address byte is shown in <u>Table 29</u>.

## Table 29.I<sup>2</sup>C slave address byte

|     | Slave address |   |   |   |   |   |   |     |
|-----|---------------|---|---|---|---|---|---|-----|
| Bit | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|     | MSB           |   |   |   |   |   |   | LSB |
|     | 4             | • | 4 | • | 0 | 0 | 4 | R/W |

After a START condition, the I<sup>2</sup>C slave address has to be sent to the PCF85063TP device.

The R/W bit defines the direction of the following single or multiple byte data transfer (R/W = 0 for writing, R/W = 1 for reading). For the format and the timing of the START condition (S), the STOP condition (P) and the acknowledge bit (A) refer to the l<sup>2</sup>C-bus characteristics (see <u>Ref. 12 "UM10204"</u>). In the write mode, a data transfer is terminated by sending either the STOP condition or the START condition of the next data transfer.

## 9.5.2 Clock and calendar READ or WRITE cycles

The I<sup>2</sup>C-bus configuration for the different PCF85063TP READ and WRITE cycles is shown in <u>Figure 17</u> and <u>Figure 18</u>. The register address is a 4-bit value that defines which register will be accessed next. The upper 4 bits of the register address are not used.

