

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# PCF85162

# 32 × 4 universal LCD driver for low multiplex rates Rev. 5 — 17 December 2014 Produ

**Product data sheet** 

#### **General description** 1.

The PCF85162 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 32 segments. It can be easily cascaded for larger LCD applications. The PCF85162 is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing, and by display memory switching (static and duplex drive modes).

For a selection of NXP LCD segment drivers, see Table 25 on page 44.

#### Features and benefits 2.

- Single chip LCD controller and driver
- Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing
- Selectable display bias configuration: static, ½, or ½
- Internal LCD bias generation with voltage-follower buffers
- 32 segment drives:
  - ◆ Up to 16 7-segment numeric characters
  - Up to 8 14-segment alphanumeric characters
  - Any graphics of up to 128 segments/elements
- 32 × 4-bit RAM for display data storage
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- Independent supplies possible for LCD and logic voltages
- Wide power supply range: from 1.8 V to 5.5 V
- Wide logic LCD supply range:
  - From 2.5 V for low-threshold LCDs
  - ◆ Up to 6.5 V for guest-host LCDs and high-threshold twisted nematic LCDs
- Low power consumption
- 400 kHz I<sup>2</sup>C-bus interface
- No external components required
- Manufactured in silicon gate CMOS process

The definition of the abbreviations and acronyms used in this data sheet can be found in Section 21.



# 32 × 4 universal LCD driver for low multiplex rates

# 3. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                           |          |  |
|-------------|---------|---------------------------------------------------------------------------|----------|--|
|             | Name    | Description                                                               | Version  |  |
| PCF85162T   | TSSOP48 | plastic thin shrink small outline package;<br>48 leads; body width 6.1 mm | SOT362-1 |  |

# 3.1 Ordering options

# Table 2. Ordering options

|             | IC revision | Sales item (12NC) | Delivery form          |
|-------------|-------------|-------------------|------------------------|
| PCF85162T/1 | 1           | 935290708118      | tape and reel, 13 inch |

# 4. Marking

# Table 3. Marking codes

| Product type number | Marking code |
|---------------------|--------------|
| PCF85162T/1         | PCF85162T    |

# 32 × 4 universal LCD driver for low multiplex rates

# 5. Block diagram



32 x 4 universal LCD driver for low multiplex rates

# 6. Pinning information

# 6.1 Pinning



#### 32 × 4 universal LCD driver for low multiplex rates

# 6.2 Pin description

Table 4. Pin description

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| m part or m part outp    |                     | Tel (135 el 100) alliede ellielmed opedined |                                                                           |
|--------------------------|---------------------|---------------------------------------------|---------------------------------------------------------------------------|
| Symbol                   | Pin                 | Туре                                        | Description                                                               |
| SDA                      | 10                  | input/output                                | I <sup>2</sup> C-bus serial data line                                     |
| SCL                      | 11                  | input                                       | I <sup>2</sup> C-bus serial clock                                         |
| SYNC                     | 12                  | input/output                                | cascade synchronization input or output; if not used it must be left open |
| CLK                      | 13                  | input/output                                | clock line                                                                |
| $V_{DD}$                 | 14                  | supply                                      | supply voltage                                                            |
| OSC                      | 15                  | input                                       | internal oscillator enable                                                |
| A0 to A2                 | 16 to 18            | input                                       | subaddress inputs                                                         |
| SA0                      | 19                  | input                                       | I <sup>2</sup> C-bus address input                                        |
| V <sub>SS</sub>          | 20                  | supply                                      | ground supply voltage                                                     |
| $V_{LCD}$                | 21                  | supply                                      | LCD supply voltage                                                        |
| BP0 to BP3               | 22 to 25            | output                                      | LCD backplane outputs                                                     |
| S0 to S22,<br>S23 to S31 | 26 to 48,<br>1 to 9 | output                                      | LCD segment outputs                                                       |

# 7. Functional description

The PCF85162 is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 32 segments.

#### 7.1 Commands of PCF85162

The commands available to the PCF85162 are defined in <u>Table 5</u>.

Table 5. Definition of PCF85162 commands

Bit position labeled as - is not used.

| Command           | Opera | Operation code |   |                       |   |        |         |   | Reference |
|-------------------|-------|----------------|---|-----------------------|---|--------|---------|---|-----------|
| Bit               | 7     | 6              | 5 | 4                     | 3 | 2      | 1       | 0 |           |
| mode-set          | С     | 1              | 0 | -                     | Е | В      | M[1:0]  |   | Table 7   |
| load-data-pointer | С     | 0              | 0 | P[4:0] <u>Table 8</u> |   |        | Table 8 |   |           |
| device-select     | С     | 1              | 1 | 0                     | 0 | A[2:0] |         |   | Table 9   |
| bank-select       | С     | 1              | 1 | 1                     | 1 | 0      | I       | 0 | Table 10  |
| blink-select      | С     | 1              | 1 | 1                     | 0 | AB     | BF[1:0  | ] | Table 11  |

All available commands carry a continuation bit C in their most significant bit position as shown in <u>Figure 21</u>. When this bit is set logic 1, it indicates that the next byte of the transfer to arrive will also represent a command. If this bit is set logic 0, it indicates that the command byte is the last in the transfer. Further bytes will be regarded as display data (see <u>Table 6</u>).

# 32 x 4 universal LCD driver for low multiplex rates

Table 6. C bit description

| Bit | Symbol | Value | Description                                                                   |
|-----|--------|-------|-------------------------------------------------------------------------------|
| 7   | С      |       | continue bit                                                                  |
|     |        | 0     | last control byte in the transfer; next byte will be regarded as display data |
|     |        | 1     | control bytes continue; next byte will be a command too                       |

# 7.1.1 Command: mode-set

The mode-set command allows configuring the multiplex mode, the bias levels and enabling or disabling the display.

Table 7. Mode-set command bit description

| Bit    | Symbol | Value                                 | Description                       |
|--------|--------|---------------------------------------|-----------------------------------|
| 7      | С      | 0, 1                                  | see Table 6                       |
| 6 to 5 | -      | 10                                    | fixed value                       |
| 4      | -      | -                                     | unused                            |
| 3      | Е      |                                       | display status <sup>[1]</sup>     |
|        |        | 0[2]                                  | disabled (blank)[3]               |
|        |        | 1                                     | enabled                           |
| 2 B    |        | LCD bias configuration <sup>[4]</sup> |                                   |
|        |        | 0[2]                                  | ¹/₃ bias                          |
|        |        | 1                                     | ½ bias                            |
| 1 to 0 | M[1:0] |                                       | LCD drive mode selection          |
|        |        | 01                                    | static; BP0                       |
|        | 10     | 1:2 multiplex; BP0, BP1               |                                   |
|        |        | 11                                    | 1:3 multiplex; BP0, BP1, BP2      |
|        |        | 00[2]                                 | 1:4 multiplex; BP0, BP1, BP2, BP3 |

<sup>[1]</sup> The possibility to disable the display allows implementation of blinking under external control.

# 7.1.2 Command: load-data-pointer

The load-data-pointer command defines the display RAM address where the following display data will be sent to.

Table 8.Load-data-pointer command bit descriptionSee Section 7.6.1.

| Bit    | Symbol | Value                                   | Description                                                                                            |
|--------|--------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|
| 7      | С      | 0, 1                                    | see Table 6                                                                                            |
| 6 to 5 | -      | 00                                      | fixed value                                                                                            |
| 4 to 0 | P[4:0] | 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 5 bit binary value, 0 to 31; transferred to the data pointer to define one of 32 display RAM addresses |

[1] Default value.

<sup>[2]</sup> Default value.

<sup>[3]</sup> The display is disabled by setting all backplane and segment outputs to V<sub>LCD</sub>.

<sup>[4]</sup> Not applicable for static drive mode.

# 32 x 4 universal LCD driver for low multiplex rates

# 7.1.3 Command: device-select

The device-select command allows defining the subaddress counter value.

Table 9. Device-select command bit description See Section 7.6.2.

| Bit    | Symbol | Value         | Description                                                                                                    |
|--------|--------|---------------|----------------------------------------------------------------------------------------------------------------|
| 7      | С      | 0, 1          | see Table 6                                                                                                    |
| 6 to 3 | -      | 1100          | fixed value                                                                                                    |
| 2 to 0 | A[2:0] | 000[1] to 111 | 3 bit binary value, 0 to 7; transferred to the subaddress counter to define one of eight hardware subaddresses |

<sup>[1]</sup> Default value.

# 7.1.4 Command: bank-select

The bank-select command controls where data is written to RAM and where it is displayed from.

**Table 10.** Bank-select command bit description See Section 7.6.5.

| Bit    | Symbol Value |       | Description                 |                             |  |  |
|--------|--------------|-------|-----------------------------|-----------------------------|--|--|
|        |              |       | Static                      | 1:2 multiplex[1]            |  |  |
| 7      | С            | 0, 1  | see <u>Table 6</u>          | see Table 6                 |  |  |
| 6 to 2 | -            | 11110 | fixed value                 | fixed value                 |  |  |
| 1      | I            |       | input bank selection; stora | ge of arriving display data |  |  |
|        |              | 0[2]  | RAM row 0                   | RAM rows 0 and 1            |  |  |
|        |              | 1     | RAM row 2                   | RAM rows 2 and 3            |  |  |
| 0      | 0            |       | ieval of LCD display data   |                             |  |  |
|        |              | 0[2]  | RAM row 0                   | RAM rows 0 and 1            |  |  |
|        |              | 1     | RAM row 2                   | RAM rows 2 and 3            |  |  |

<sup>[1]</sup> The bank-select command has no effect in 1:3 and 1:4 multiplex drive modes.

# 7.1.5 Command: blink-select

The blink-select command allows configuring the blink mode and the blink frequency.

<sup>[2]</sup> Default value.

#### 32 × 4 universal LCD driver for low multiplex rates

Table 11. Blink-select command bit description See Section 7.1.5.1.

| Bit    | Symbol  | Value | Description                    |
|--------|---------|-------|--------------------------------|
| 7      | С       | 0, 1  | see Table 6                    |
| 6 to 3 | -       | 1110  | fixed value                    |
| 2      | AB      |       | blink mode selection           |
|        |         | 0[1]  | normal blinking[2]             |
|        |         | 1     | alternate RAM bank blinking[3] |
| 1 to 0 | BF[1:0] |       | blink frequency selection      |
|        |         | 00[1] | off                            |
|        |         | 01    | 1                              |
|        |         | 10    | 2                              |
|        |         | 11    | 3                              |

- [1] Default value.
- [2] Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected.
- [3] Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes.

#### 7.1.5.1 Blinking

The display blinking capabilities of the PCF85162 are very versatile. The whole display can blink at frequencies selected by the blink-select command (see <u>Table 11</u>). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequencies depends on the blink mode selected (see <u>Table 12</u>).

An additional feature is for an arbitrary selection of LCD segments/elements to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command.

In the 1:3 and 1:4 multiplex modes, where no alternative RAM bank is available, groups of LCD segments/elements can blink by selectively changing the display RAM data at fixed time intervals.

The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see <u>Table 7</u>).

# 32 x 4 universal LCD driver for low multiplex rates

Table 12. Blink frequencies

| Blink mode | Blink frequency equation[1]        |
|------------|------------------------------------|
| off        | -                                  |
| 1          | $f_{blink} = \frac{f_{clk}}{768}$  |
| 2          | $f_{blink} = \frac{f_{clk}}{1536}$ |
| 3          | $f_{blink} = \frac{f_{clk}}{3072}$ |

<sup>[1]</sup> The blink frequency is proportional to the clock frequency (f<sub>clk</sub>). For the range of the clock frequency see Table 20.

# 7.2 Power-On Reset (POR)

At power-on the PCF85162 resets to the following starting conditions:

- All backplane and segment outputs are set to V<sub>LCD</sub>
- The selected drive mode is: 1:4 multiplex with ½ bias
- · Blinking is switched off
- · Input and output bank selectors are reset
- The I<sup>2</sup>C-bus interface is initialized
- The data pointer and the subaddress counter are cleared (set to logic 0)
- The display is disabled (bit E = 0, see <u>Table 7</u>)

**Remark:** Do not transfer data on the  $I^2C$ -bus for at least 1 ms after a power-on to allow the reset action to complete.

# 32 x 4 universal LCD driver for low multiplex rates

# 7.3 Possible display configurations

The possible display configurations of the PCF85162 depend on the number of active backplane outputs required. A selection of display configurations is shown in <u>Table 13</u>. All of these configurations can be implemented in the typical system shown in <u>Figure 4</u>.



Table 13. Selection of possible display configurations

| Number of  |       |                 |               |                       |  |  |  |  |  |
|------------|-------|-----------------|---------------|-----------------------|--|--|--|--|--|
| Backplanes | Icons | Digits/Characte | Dot matrix:   |                       |  |  |  |  |  |
|            |       | 7-segment[1]    | 14-segment[2] | segments/<br>elements |  |  |  |  |  |
| 4          | 128   | 16              | 8             | 128 dots (4 × 32)     |  |  |  |  |  |
| 3          | 96    | 12              | 6             | 96 dots (3 × 32)      |  |  |  |  |  |
| 2          | 64    | 8               | 4             | 64 dots (2 × 32)      |  |  |  |  |  |
| 1          | 32    | 4               | 2             | 32 dots (1 × 32)      |  |  |  |  |  |

<sup>[1] 7</sup> segment display has 8 segments/elements including the decimal point.

<sup>[2] 14</sup> segment display has 16 segments/elements including decimal point and accent dot.

#### 32 × 4 universal LCD driver for low multiplex rates



The host microcontroller maintains the 2-line  $I^2C$ -bus communication channel with the PCF85162. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies ( $V_{DD}$ ,  $V_{SS}$ , and  $V_{LCD}$ ) and the LCD panel chosen for the application.

#### 7.3.1 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider consisting of three impedances connected in series between  $V_{LCD}$  and  $V_{SS}$ . The center impedance is bypassed by switch if the  $^{1}\!/_{2}$  bias voltage level for the 1:2 multiplex drive mode configuration is selected. The LCD voltage can be temperature compensated externally, using the supply to pin  $V_{LCD}$ .

# 7.3.2 Display register

The display register holds the display data while the corresponding multiplex signals are generated.

# 7.3.3 LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of  $V_{LCD}$  and the resulting discrimination ratios (D) are given in Table 14.

Discrimination is a term which is defined as the ratio of the on and off RMS voltage across a segment. It can be thought of as a measurement of contrast.

## 32 × 4 universal LCD driver for low multiplex rates

Table 14. Biasing characteristics

| LCD drive mode | Number of: |        | LCD bias      | $V_{off(RMS)}$ | $V_{on(RMS)}$ | $D = \frac{V_{on(RMS)}}{}$         |  |  |
|----------------|------------|--------|---------------|----------------|---------------|------------------------------------|--|--|
|                | Backplanes | Levels | configuration | $V_{LCD}$      | $V_{LCD}$     | $D = \frac{on(RMS)}{V_{off(RMS)}}$ |  |  |
| static         | 1          | 2      | static        | 0              | 1             | $\infty$                           |  |  |
| 1:2 multiplex  | 2          | 3      | 1/2           | 0.354          | 0.791         | 2.236                              |  |  |
| 1:2 multiplex  | 2          | 4      | 1/3           | 0.333          | 0.745         | 2.236                              |  |  |
| 1:3 multiplex  | 3          | 4      | 1/3           | 0.333          | 0.638         | 1.915                              |  |  |
| 1:4 multiplex  | 4          | 4      | 1/3           | 0.333          | 0.577         | 1.732                              |  |  |

A practical value for  $V_{LCD}$  is determined by equating  $V_{off(RMS)}$  with a defined LCD threshold voltage ( $V_{th(off)}$ ), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode a suitable choice is  $V_{LCD} > 3V_{th(off)}$ .

Multiplex drive modes of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible but the discrimination and hence the contrast ratios are smaller.

Bias is calculated by  $\frac{1}{1+a}$ , where the values for a are

a = 1 for  $\frac{1}{2}$  bias

a = 2 for  $\frac{1}{3}$  bias

The RMS on-state voltage (V<sub>on(RMS)</sub>) for the LCD is calculated with Equation 1:

$$V_{on(RMS)} = V_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$
 (1)

where the values for n are

n = 1 for static drive mode

n = 2 for 1:2 multiplex drive mode

n = 3 for 1:3 multiplex drive mode

n = 4 for 1:4 multiplex drive mode

The RMS off-state voltage (V<sub>off(RMS)</sub>) for the LCD is calculated with Equation 2:

$$V_{off(RMS)} = V_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$
 (2)

Discrimination is the ratio of  $V_{on(RMS)}$  to  $V_{off(RMS)}$  and is determined from Equation 3:

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$
(3)

Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with  $\frac{1}{2}$  bias is  $\sqrt{3} = 1.732$  and the discrimination for an LCD drive mode of 1:4 multiplex with  $\frac{1}{2}$  bias is  $\frac{\sqrt{21}}{3} = 1.528$ .

## 32 × 4 universal LCD driver for low multiplex rates

The advantage of these LCD drive modes is a reduction of the LCD full scale voltage  $V_{LCD}$  as follows:

• 1:3 multiplex (½ bias):  $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$ 

• 1:4 multiplex (½ bias): 
$$V_{LCD} = \left[\frac{(4 \times \sqrt{3})}{3}\right] = 2.309 V_{off(RMS)}$$

These compare with  $V_{LCD} = 3V_{off(RMS)}$  when  $\frac{1}{3}$  bias is used.

It should be noted that V<sub>LCD</sub> is sometimes referred as the LCD operating voltage.

#### 7.3.3.1 Electro-optical performance

Suitable values for  $V_{\text{on}(RMS)}$  and  $V_{\text{off}(RMS)}$  are dependent on the LCD liquid used. The RMS voltage, at which a pixel will be switched on or off, determine the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at  $V_{th(off)}$ ) and the other at 90 % relative transmission (at  $V_{th(on)}$ ), see Figure 5. For a good contrast performance, the following rules should be followed:

$$V_{on(RMS)} \ge V_{th(on)} \tag{4}$$

$$V_{off(RMS)} \le V_{th(off)} \tag{5}$$

 $V_{on(RMS)}$  and  $V_{off(RMS)}$  are properties of the display driver and are affected by the selection of a, n (see Equation 1 to Equation 3) and the  $V_{LCD}$  voltage.

 $V_{th(off)}$  and  $V_{th(on)}$  are properties of the LCD liquid and can be provided by the module manufacturer.  $V_{th(off)}$  is sometimes just named  $V_{th}$ .  $V_{th(on)}$  is sometimes named saturation voltage  $V_{sat}$ .

It is important to match the module properties to those of the driver in order to achieve optimum performance.



PCF85162

# 32 × 4 universal LCD driver for low multiplex rates

# 7.3.4 LCD drive mode waveforms

#### 7.3.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. The backplane (BPn) and segment (Sn) drive waveforms for this mode are shown in Figure 6.



# 32 x 4 universal LCD driver for low multiplex rates

# 7.3.4.2 1:2 Multiplex drive mode

When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF85162 allows the use of  $\frac{1}{2}$  bias or  $\frac{1}{3}$  bias in this mode as shown in Figure 7 and Figure 8.



# 32 × 4 universal LCD driver for low multiplex rates



# 32 x 4 universal LCD driver for low multiplex rates

# 7.3.4.3 1:3 Multiplex drive mode

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 9.



# 32 x 4 universal LCD driver for low multiplex rates

# 7.3.4.4 1:4 Multiplex drive mode

When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies as shown in Figure 10.



## 32 × 4 universal LCD driver for low multiplex rates

#### 7.4 Oscillator

#### 7.4.1 Internal clock

The internal logic of the PCF85162 and its LCD drive signals are timed either by its internal oscillator or by an external clock. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . If the internal oscillator is used, the output from pin CLK can be used as the clock signal for several PCF85162 in the system that are connected in cascade.

## 7.4.2 External clock

Pin CLK is enabled as an external clock input by connecting pin OSC to  $V_{DD}$ . The LCD frame frequency is determined by the clock frequency ( $f_{clk}$ ).

**Remark:** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal.

#### **7.4.3 Timing**

The PCF85162 timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the correct timing relationship between each PCF85162 in the system is maintained by the synchronization signal at pin SYNC. The timing also generates the LCD frame frequency signal. The frame frequency signal is a fixed division of the clock

frequency from either the internal or an external clock:  $f_{fr} = \frac{f_{clk}}{24}$ 

#### 7.5 Backplane and segment outputs

# 7.5.1 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit.

- In 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities
- In 1:2 multiplex drive mode, BP0 and BP2, respectively, BP1 and BP3 carry the same signals and may also be paired to increase the drive capabilities
- In static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements

# 7.5.2 Segment outputs

The LCD drive section includes 32 segment outputs (S0 to S31) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 32 segment outputs are required, the unused segment outputs should be left open-circuit.

## 32 × 4 universal LCD driver for low multiplex rates

# 7.6 Display RAM

The display RAM is a static  $32 \times 4$ -bit RAM which stores LCD data. There is a one-to-one correspondence between

- the bits in the RAM bitmap and the LCD segments/elements
- · the RAM columns and the segment outputs
- the RAM rows and the backplane outputs.

A logic 1 in the RAM bitmap indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state.

The display RAM bitmap, Figure 11, shows the rows 0 to 3 which correspond with the backplane outputs BP0 to BP3, and the columns 0 to 31 which correspond with the segment outputs S0 to S31. In multiplexed LCD applications the segment data of the first, second, third, and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3 respectively.



When display data is transmitted to the PCF85162, the display bytes received are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and depending on the current multiplex drive mode the bits are stored singularly, in pairs, triples or quadruples. To illustrate the filling order, an example of a 7-segment numeric display showing all drive modes is given in <a href="Figure 12">Figure 12</a>; the RAM filling organization depicted applies equally to other LCD types.

- In static drive mode the eight transmitted data bits are placed into row 0 as one byte
- In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and 1 as four successive 2-bit RAM words
- In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, 1, and 2 as three successive 3-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted (see Section 7.6.4)
- In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 as two successive 4-bit RAM words

PCF85162

32

×

4

universal LCD driver for low multiplex rates

All information provided in this document is subject to legal disclaimers

PCF85162

**Product data sheet** 

x = data bit unchanged.

Fig 12. Relationship between LCD layout, drive mode, display RAM filling order, and display data transmitted over the I<sup>2</sup>C-bus

## 32 × 4 universal LCD driver for low multiplex rates

# 7.6.1 Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command (see <u>Table 8</u>). Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in Figure 12.

After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode:

- · In static drive mode by eight
- In 1:2 multiplex drive mode by four
- In 1:3 multiplex drive mode by three
- In 1:4 multiplex drive mode by two

If an I<sup>2</sup>C-bus data access terminates early then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses.

#### 7.6.2 Subaddress counter

The storage of display data is determined by the contents of the subaddress counter. Storage is allowed only when the content of the subaddress counter match with the hardware subaddress applied to A0, A1, and A2. The subaddress counter value is defined by the device-select command (see <u>Table 9</u>). If the content of the subaddress counter and the hardware subaddress do not match then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.

#### 7.6.3 RAM addressing in cascaded applications

In cascaded applications each PCF85162 in the cascade must be addressed separately. Initially, the first PCF85162 is selected by sending the device-select command matching the first device's hardware subaddress. Then the data pointer is set to the preferred display RAM address by sending the load-data-pointer command.

Once the display RAM of the first PCF85162 has been written, the second PCF85162 is selected by sending the device-select command again. This time however the command matches the second device's hardware subaddress. Next the load-data-pointer command is sent to select the preferred display RAM address of the second PCF85162.

This last step is very important because during writing data to the first PCF85162, the data pointer of the second PCF85162 is incremented. In addition, the hardware subaddress should not be changed whilst the device is being accessed on the I<sup>2</sup>C-bus interface.

# 7.6.4 RAM writing in 1:3 multiplex drive mode

In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 15</u> (see <u>Figure 12</u> as well).

#### 32 × 4 universal LCD driver for low multiplex rates

Table 15. Standard RAM filling in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any segments/elements on the display.

| Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Display RAM addresses (columns)/segment outputs (Sn) |    |    |    |    |    |    |    |    |    |   |
|-----------------------------------------------------------|------------------------------------------------------|----|----|----|----|----|----|----|----|----|---|
|                                                           | 0                                                    | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | : |
| 0                                                         | a7                                                   | a4 | a1 | b7 | b4 | b1 | с7 | с4 | c1 | d7 | : |
| 1                                                         | a6                                                   | a3 | a0 | b6 | b3 | b0 | с6 | сЗ | c0 | d6 | : |
| 2                                                         | a5                                                   | a2 | -  | b5 | b2 | -  | c5 | c2 | -  | d5 | : |
| 3                                                         | -                                                    | -  | -  | -  | -  | -  | -  | -  | -  | -  | : |

If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in Table 16.

Table 16. Entire RAM filling by rewriting in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to segments/elements on the display.

| •                                                         |                                                      |    |       |    |       |    | U     |    |       |    |   |
|-----------------------------------------------------------|------------------------------------------------------|----|-------|----|-------|----|-------|----|-------|----|---|
| Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Display RAM addresses (columns)/segment outputs (Sn) |    |       |    |       |    |       |    |       |    |   |
|                                                           | 0                                                    | 1  | 2     | 3  | 4     | 5  | 6     | 7  | 8     | 9  | : |
| 0                                                         | a7                                                   | a4 | a1/b7 | b4 | b1/c7 | c4 | c1/d7 | d4 | d1/e7 | e4 | : |
| 1                                                         | a6                                                   | a3 | a0/b6 | b3 | b0/c6 | сЗ | c0/d6 | d3 | d0/e6 | e3 | : |
| 2                                                         | a5                                                   | a2 | b5    | b2 | c5    | c2 | d5    | d2 | e5    | e2 | : |
| 3                                                         | -                                                    | -  | -     | -  | -     | -  | -     | -  | -     | -  | : |

In the case described in <u>Table 16</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8 etc. have to be connected to segments/elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows:

- In the first write to the RAM, bits a7 to a0 are written
- The data-pointer (see Section 7.6.1 on page 22) has to be set to the address of bit a1
- In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6
- The data-pointer has to be set to the address of bit b1
- In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6

Depending on the method of writing to the RAM (standard or entire filling by rewriting), some segments/elements remain unused or can be used, but it has to be considered in the module layout process as well as in the driver software design.

# 7.6.5 Bank selection

## 7.6.5.1 Output bank selector

The output bank selector (see <u>Table 10</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence.

• In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3

PCF85162

PCF85162 **NXP Semiconductors** 

## 32 × 4 universal LCD driver for low multiplex rates

- In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially
- In 1:2 multiplex mode, rows 0 and 1 are selected
- · In static mode, row 0 is selected

The PCF85162 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

# 7.6.5.2 Input bank selector

The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see Table 10). The input bank selector functions independently to the output bank selector.

#### 7.6.5.3 RAM bank switching

The PCF85162 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. A bank can be thought of as one RAM row or a collection of RAM rows (see Figure 13). The RAM bank switching gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is complete.



There are two banks; bank 0 and bank 1. Figure 13 shows the location of these banks relative to the RAM map. Input and output banks can be set independently from one another with the Bank-select command (see Table 10 on page 7). Figure 14 shows the concept.

## 32 × 4 universal LCD driver for low multiplex rates



In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

In <u>Figure 15</u> an example is shown for 1:2 multiplex drive mode where the displayed data is read from the first two rows of the memory (bank 0), while the transmitted data is stored in the second two rows of the memory (bank 1).

