# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# LCD direct/duplex driver with I<sup>2</sup>C-bus interface Rev. 5 — 10 October 2014

Product data sheet

### **General description** 1.

The PCF8577C is an LCD driver which drives up to 32 segments directly, or 64 segments in a duplex configuration.

The two-line I<sup>2</sup>C-bus interface substantially reduces wiring overheads in remote display applications. I<sup>2</sup>C-bus traffic is minimized in multiple IC applications by automatic address incrementing, hardware subaddressing and display memory switching (direct drive mode).To allow partial V<sub>DD</sub> shutdown, the ESD protection system of the SCL and SDA pins does not use a diode connected to V<sub>DD</sub>.

For a selection of NXP LCD segment drivers, see Table 13 on page 25.

### Features and benefits 2.

- Direct/duplex drive modes with up to 32/64 LCD-segment drive capability per device
- Operating supply voltage: 2.5 V to 6 V
- Low power consumption
- I<sup>2</sup>C-bus interface
- Optimized pinning for single plane wiring
- Single-pin built-in oscillator
- Auto-incremented loading across device subaddress boundaries
- Display memory switching in direct drive mode
- May be used as I<sup>2</sup>C-bus output expander
- System expansion up to 256 segments
- Power-on reset blanks display
- I<sup>2</sup>C-bus address: 0111 0100.

### **Ordering information** 3.

### Table 1. **Ordering information**

| Type number | Package |                                                 |          |  |  |  |  |  |
|-------------|---------|-------------------------------------------------|----------|--|--|--|--|--|
|             | Name    | Description                                     | Version  |  |  |  |  |  |
| PCF8577CT   | VSO40   | plastic very small outline package; 40<br>leads | SOT158-1 |  |  |  |  |  |



# 3.1 Ordering options

### Table 2.Ordering options

| Product type number | Orderable part number | Sales item<br>(12NC) | Delivery form          | IC<br>revision |
|---------------------|-----------------------|----------------------|------------------------|----------------|
| PCF8577CT/3         | PCF8577CT/3,112       | 935278866112         | tube                   | 3              |
| PCF8577CT/3         | PCF8577CT/3,118       | 935278866118         | tape and reel, 13 inch | 3              |

# 4. Marking

# Table 3. Marking codes

| • | Type number | Marking code |
|---|-------------|--------------|
| I | PCF8577CT/3 | PCF8577CT    |

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



| Pin     | Туре                                                                                                             | Description                                                                            |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1 to 32 | outputs                                                                                                          | segment outputs                                                                        |  |  |  |  |  |  |  |  |
| 33      | input/output                                                                                                     | cascaded sync input/backplane output                                                   |  |  |  |  |  |  |  |  |
| 34      | input/output                                                                                                     | hardware address line and cascade sync input/backplane output                          |  |  |  |  |  |  |  |  |
| 35      | supply                                                                                                           | supply voltage                                                                         |  |  |  |  |  |  |  |  |
| 36      | input                                                                                                            | hardware address line input                                                            |  |  |  |  |  |  |  |  |
| 37      | input                                                                                                            | hardware address line and oscillator pin input                                         |  |  |  |  |  |  |  |  |
| 38      | supply                                                                                                           | ground supply                                                                          |  |  |  |  |  |  |  |  |
| 39      | input                                                                                                            | I <sup>2</sup> C-bus clock line input                                                  |  |  |  |  |  |  |  |  |
| 40      | input/output                                                                                                     | I <sup>2</sup> C-bus data line input/output                                            |  |  |  |  |  |  |  |  |
|         | Pin           1 to 32           33           34           35           36           37           38           39 | PinType1 to 32outputs33input/output34input/output35supply36input37input38supply39input |  |  |  |  |  |  |  |  |

# 6.2 Pin description

Pin description

Table 4.

# 7. Functional description

# 7.1 Hardware subaddress lines A0, A1, and A2

The hardware subaddress lines A0, A1, and A2 are used to program the device subaddress for each PCF8577C connected to the I<sup>2</sup>C-bus. Lines A0 and A2 are shared with OSC and BP2 respectively to reduce pinout requirements.

- 1. Line A0 is defined as LOW (logic 0) when this pin is used for the local oscillator or when connected to  $V_{SS}$ . Line A0 is defined as HIGH (logic 1) when connected to  $V_{DD}$ .
- 2. Line A1 must be defined as LOW (logic 0) or as HIGH (logic 1) by connection to  $V_{SS}$  or  $V_{DD}$  respectively.
- 3. In the direct drive mode, the second backplane signal BP2 is not used and the A2/BP2 pin is exclusively the A2 input. Line A2 is defined as LOW (logic 0) when connected to  $V_{SS}$  or, if this is not possible, by leaving it unconnected (internal pull-down). Line A2 is defined as HIGH (logic 1) when connected to  $V_{DD}$ .
- 4. In the duplex drive mode, the second backplane signal BP2 is required and the A2 signal is undefined. In this mode, device selection is made exclusively from lines A0 and A1.

# 7.2 Oscillator A0/OSC

The PCF8577C has a single-pin built-in oscillator which provides the modulation for the LCD segment driver outputs. One external resistor and one external capacitor are connected to the A0/OSC pin to form the oscillator (see Figure 13 and Figure 14). For correct start-up of the oscillator after power-on, the resistor and capacitor must be connected to the same  $V_{SS}/V_{DD}$  as the chip. In an expanded system containing more than one PCF8577C the backplane signals are usually common to all devices and only one oscillator is required. The devices which are not used for the oscillator are put into the required state for A0. In the cascade mode, each PCF8577C is synchronized from the backplane signals.

# 7.3 User-accessible registers

There are nine user-accessible 1-byte registers. The first is a control register which is used to control the loading of data into the segment byte registers and to select display options. The other eight are segment byte registers, split into two banks of storage, which store the segment data. The set of even-numbered segment byte registers is called BANK A. Odd-numbered segment byte registers are called BANK B.

There is one slave address for the PCF8577C (see <u>Table 7</u>). All addressed devices load the second byte into the control register and each device maintains an identical copy of the control byte in the control register always (see  $I^2$ C-bus protocol, <u>Figure 10</u>), i.e. all addressed devices respond to control commands sent on the  $I^2$ C-bus.

The control register is shown in more detail in <u>Figure 3</u>. The least-significant bits select which device and which segment byte register is loaded next. This part of the register is therefore called the Segment Byte Vector (SBV).



The upper three bits of the SBV (V5 to V3) are compared with the hardware subaddress input signals A2, A1 and A0. If they are the same, then the device is enabled for loading, if not the device ignores incoming data but remains active.

The three least-significant bits of the SBV (V2 to V0) address one of the segment byte registers within the enabled chip for loading segment data.

PCF8577C

The control register also has two display control bits. These bits are named MODE and BANK. The MODE bit selects whether the display outputs are configured for direct or duplex drive displays. The BANK bit allows the user to display BANK A or BANK B.

# 7.4 Auto-incremented loading

After each segment byte is loaded, the SBV is incremented automatically. Thus auto-incremented loading occurs if more than one segment byte is received in a data transfer.

Since the SBV addresses both device and segment registers in all addressed chips, auto-incremented loading may proceed across device boundaries if the hardware subaddresses are arranged contiguously.

# 7.5 Direct drive mode

The PCF8577C is set to the direct drive mode by loading the MODE control bit with logic 0. In this mode, only four bytes are required to store the data for the 32 segment drivers. Setting the BANK bit to logic 0 selects even bytes (BANK A), setting the BANK bit to logic 1 selects odd bytes (BANK B).

In the direct drive mode, the SBV is auto-incremented by two after the loading of each segment byte register. This means, that auto-incremented loading of BANK A or BANK B is possible. Either bank may be completely or partially loaded irrespective of which bank is being displayed. Direct drive output waveforms are shown in Figure 4.



# 7.6 Duplex mode

The PCF8577C is set to the duplex mode by loading the MODE bit with logic 1. In this mode, a second backplane signal (BP2) is needed and pin A2/BP2 is used for this; therefore A2 and its equivalent SBV bit V5 are undefined. The SBV auto-increments by one between loaded bytes.

All of the segment bytes are required to store data for the 32 segment drivers and the BANK bit is ignored.

PCF8577C

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface



Duplex mode output waveforms are shown in Figure 5.

# 7.7 Display memory mapping

The mapping between the eight segment registers and the segment outputs S1 to S32 is given in <u>Table 5</u> and <u>Table 6</u>.

Since only one register bit per segment is needed in the direct drive mode, the BANK bit allows swapping of display information. If BANK is set to logic 0, even bytes (BANK A) are displayed; if BANK is set to logic 1 odd bytes (BANK B) are displayed. BP1 is always used for the backplane output in the direct drive mode. In duplex mode, even bytes (BANK A) correspond to backplane 1 (BP1) and odd bytes (BANK B) correspond to backplane 2 (BP2).

| Mode | Bank | V2 | V1 | V0 | Segment/<br>Bit/<br>Register | 7<br>MSB | 6   | 5   | 4   | 3   | 2   | 1   | 0<br>LSB | Backplane |
|------|------|----|----|----|------------------------------|----------|-----|-----|-----|-----|-----|-----|----------|-----------|
| 0    | 0    | 0  | 0  | 0  | 0                            | S8       | S7  | S6  | S5  | S4  | S3  | S2  | S1       | BP1       |
| 0    | 1    | 0  | 0  | 1  | 1                            | S8       | S7  | S6  | S5  | S4  | S3  | S2  | S1       | BP1       |
| 0    | 0    | 0  | 1  | 0  | 2                            | S16      | S15 | S14 | S13 | S12 | S11 | S10 | S9       | BP1       |
| 0    | 1    | 0  | 1  | 1  | 3                            | S16      | S15 | S14 | S13 | S12 | S11 | S10 | S9       | BP1       |
| 0    | 0    | 1  | 0  | 0  | 4                            | S24      | S23 | S22 | S21 | S20 | S19 | S18 | S17      | BP1       |
| 0    | 1    | 1  | 0  | 1  | 5                            | S24      | S23 | S22 | S21 | S20 | S19 | S18 | S17      | BP1       |
| 0    | 0    | 1  | 1  | 0  | 6                            | S32      | S31 | S30 | S29 | S28 | S27 | S26 | S25      | BP1       |
| 0    | 1    | 1  | 1  | 1  | 7                            | S32      | S31 | S30 | S29 | S28 | S27 | S26 | S25      | BP1       |

### Table 5. Segment byte-segment driver mapping in direct drive mode

Mapping example: bit 0 of register 7 controls the LCD segment S25 if BANK bit is a logic 1.

# Table 6. Segment byte-segment driver mapping in duplex mode

| Mode | Bank               | V2 | V1 | V0 | Segment/<br>Bit/<br>Register | 7<br>MSB | 6   | 5   | 4   | 3   | 2   | 1   | 0<br>LSB | Backplane |
|------|--------------------|----|----|----|------------------------------|----------|-----|-----|-----|-----|-----|-----|----------|-----------|
| 1    | X[1]               | 0  | 0  | 0  | 0                            | S8       | S7  | S6  | S5  | S4  | S3  | S2  | S1       | BP1       |
| 1    | X[1]               | 0  | 0  | 1  | 1                            | S8       | S7  | S6  | S5  | S4  | S3  | S2  | S1       | BP2       |
| 1    | X[1]               | 0  | 1  | 0  | 2                            | S16      | S15 | S14 | S13 | S12 | S11 | S10 | S9       | BP1       |
| 1    | X <mark>[1]</mark> | 0  | 1  | 1  | 3                            | S16      | S15 | S14 | S13 | S12 | S11 | S10 | S9       | BP2       |
| 1    | X <mark>[1]</mark> | 1  | 0  | 0  | 4                            | S24      | S23 | S22 | S21 | S20 | S19 | S18 | S17      | BP1       |
| 1    | X[1]               | 1  | 0  | 1  | 5                            | S24      | S23 | S22 | S21 | S20 | S19 | S18 | S17      | BP2       |
| 1    | X <mark>[1]</mark> | 1  | 1  | 0  | 6                            | S32      | S31 | S30 | S29 | S28 | S27 | S26 | S25      | BP1       |
| 1    | X[1]               | 1  | 1  | 1  | 7                            | S32      | S31 | S30 | S29 | S28 | S27 | S26 | S25      | BP2       |

[1] Don't care.

Mapping example: bit 7 of register 5 controls the LCD segment S24/BP2.

# 7.8 Power-on reset

At power-on reset the PCF8577C resets to a defined starting condition as follows:

- 1. Both backplane outputs are set to V<sub>SS</sub> in master mode; to 3-state in cascade mode
- 2. All segment outputs are set to V<sub>SS</sub>
- 3. The segment byte registers and control register are cleared
- 4. The I<sup>2</sup>C-bus interface is initialized.

# 8. I<sup>2</sup>C-bus interface

# 8.1 Characteristics of the I<sup>2</sup>C-Bus

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the I<sup>2</sup>C-bus is not busy.

# 8.1.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as control signals.



# 8.1.2 START and STOP conditions

Both data and clock lines remain HIGH when the I<sup>2</sup>C-bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P).



# 8.1.3 System configuration

A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'.

LCD direct/duplex driver with I<sup>2</sup>C-bus interface



# 8.1.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the I<sup>2</sup>C-bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



# 8.2 Slave address

The PCF8577C slave address is shown in Table 7.

### Table 7. I<sup>2</sup>C slave address byte

|     | Slave address |   |   |   |   |   |   | R/W      |
|-----|---------------|---|---|---|---|---|---|----------|
| Bit | 7<br>MSB      | 6 | 5 | 4 | 3 | 2 | 1 | 0<br>LSB |
|     | 0             | 1 | 1 | 1 | 0 | 1 | 0 | 0        |

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

PCF8577C

# 8.3 I<sup>2</sup>C-bus protocol

The PCF8577C I<sup>2</sup>C-bus protocol is shown in Figure 10.

The PCF8577C is a slave receiver and has a fixed slave address (see <u>Table 7</u>). All PCF8577Cs with the same slave address acknowledge the slave address in parallel.

The second byte is always the control byte and is loaded into the control register of each PCF8577C connected to the I<sup>2</sup>C-bus. All addressed devices acknowledge the control byte. Subsequent data bytes are loaded into the segment registers of the selected device. Any number of data bytes may be loaded in one transfer and in an expanded system rollover of the SBV from 111 111 to 000 000 is allowed. If a STOP (P) condition is given after the control byte acknowledge, the segment data remains unchanged. This allows the BANK bit to be toggled without changing the segment register contents. During loading of segment data, only the selected PCF8577C gives an acknowledge. Loading is terminated by generating a STOP (P) condition.



# 9. Safety notes

# CAUTION This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices. Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards. CAUTION Image: Static voltages across the liquid crystal display can build up when the LCD supply voltage (V<sub>LCD</sub>) is on while the IC supply voltage (V<sub>DD</sub>) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, V<sub>LCD</sub> and V<sub>DD</sub> must be applied or removed together. CAUTION CAUTION Static voltages across the liquid crystal display can build up when the LCD supply voltage (V<sub>LCD</sub>) is on while the IC supply voltage (V<sub>DD</sub>) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, V<sub>LCD</sub> and V<sub>DD</sub> must be applied or removed together. CAUTION Semiconductors are light sensitive. Exposure to light sources can cause the IC to

Semiconductors are light sensitive. Exposure to light sources can cause the IC to malfunction. The IC must be protected against light. The protection must be applied to all sides of the IC.

PCF8577C Product data sheet

# **10. Limiting values**

# Table 8. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter               | Conditions                                           | Min                   | Max                   | Unit |
|----------------------|-------------------------|------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>      | supply voltage          |                                                      | -0.5                  | +8.0                  | V    |
| V <sub>LCD</sub>     | LCD supply voltage      | <u>[1</u> ]                                          | V <sub>DD</sub> - 8.0 | V <sub>DD</sub>       | V    |
| VI                   | input voltage           |                                                      | -0.5                  | V <sub>DD</sub> + 0.5 | V    |
| Vo                   | output voltage          | on each of the pins [1]<br>S1 to S32 and BP1 and BP2 | -0.5                  | +8.0                  | V    |
| l <sub>l</sub>       | input current           |                                                      | -20                   | +20                   | mA   |
| lo                   | output current          |                                                      | -25                   | +25                   | mA   |
| I <sub>DD</sub>      | supply current          |                                                      | -50                   | +50                   | mA   |
| I <sub>SS</sub>      | ground supply current   |                                                      | -50                   | +50                   | mA   |
| I <sub>DD(LCD)</sub> | LCD supply current      |                                                      | -50                   | +50                   | mA   |
| P <sub>tot</sub>     | total power dissipation |                                                      | -                     | 500                   | mW   |
| Po                   | output power            |                                                      | -                     | 100                   | mW   |
| V <sub>ESD</sub>     | electrostatic discharge | HBM                                                  | L -                   | ±2000                 | V    |
|                      | voltage                 | MM                                                   | L -                   | ±200                  | V    |
| l <sub>lu</sub>      | latch-up current        | [4]                                                  | L -                   | 100                   | mA   |
| T <sub>stg</sub>     | storage temperature     | [5]                                                  | -65                   | +150                  | °C   |
| T <sub>amb</sub>     | ambient temperature     | operating device                                     | -40                   | +85                   | °C   |

[1] Values with respect to V<sub>DD</sub>.

[2] Pass level; Human Body Model (HBM), according to Ref. 6 "JESD22-A114".

[3] Pass level; Machine Model (MM), according to Ref. 7 "JESD22-A115".

[4] Pass level; latch-up testing according to Ref. 8 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[5] According to the store and transport requirements (see <u>Ref. 12 "UM10569"</u>) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

# **11. Static characteristics**

# Table 9. Static characteristics

 $V_{DD}$  = 2.5 V to 6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to 85 °C; unless otherwise specified.

| Symbol               | Parameter                | Conditions                                                                                  |            | Min                  | Тур  | Мах                | Unit |
|----------------------|--------------------------|---------------------------------------------------------------------------------------------|------------|----------------------|------|--------------------|------|
| Supplies             |                          | ·                                                                                           |            |                      |      |                    |      |
| V <sub>DD</sub>      | supply voltage           |                                                                                             |            | 2.5                  | -    | 6                  | V    |
| I <sub>DD</sub>      | supply current           | no load;<br>R <sub>OSC</sub> = 1 M $\Omega$ ;<br>C <sub>OSC</sub> = 680 pF                  | [1]        |                      |      |                    |      |
|                      |                          | f <sub>SCL</sub> = 100 kHz                                                                  | [1]        | -                    | 50   | 125                | μA   |
|                      |                          | f <sub>SCL</sub> = 0 Hz                                                                     | [1]        | -                    | 25   | 75                 | μA   |
|                      |                          | V <sub>DD</sub> = 5 V;<br>T <sub>amb</sub> = 25 °C                                          | <u>[1]</u> | -                    | 25   | 40                 | μA   |
|                      |                          | no load;<br>$f_{SCL} = 0 Hz;$<br>$A0/OSC = V_{DD};$<br>$V_{DD} = 5 V;$<br>$T_{amb} = 25 °C$ | [1]        | -                    | 10   | 20                 | μA   |
| V <sub>POR</sub>     | power-on reset voltage   |                                                                                             | [2]        | -                    | 1.1  | 2.0                | V    |
| Logic                | 1                        |                                                                                             |            |                      |      |                    |      |
| V <sub>IL</sub>      | LOW-level input voltage  | on pin A0                                                                                   |            | 0                    | -    | 0.05               | V    |
|                      |                          | on pins A1, SCL, SDA                                                                        |            | 0                    | -    | 0.3V <sub>DD</sub> | V    |
|                      |                          | on pin A2                                                                                   |            | 0                    | -    | 0.1                | V    |
| V <sub>IH</sub>      | HIGH-level input voltage | on pin A0                                                                                   |            | $V_{\text{DD}}-0.05$ | -    | V <sub>DD</sub>    | V    |
|                      |                          | on pin A1                                                                                   |            | 0.7V <sub>DD</sub>   | -    | V <sub>DD</sub>    | V    |
|                      |                          | on pin A2                                                                                   |            | $V_{\text{DD}}-0.1$  | -    | $V_{DD}$           | V    |
|                      |                          | on pins SCL, SDA                                                                            |            | $0.7V_{DD}$          | -    | 6                  | V    |
| CI                   | input capacitance        |                                                                                             | [3]        | -                    | -    | 7                  | pF   |
| I <sub>OL</sub>      | LOW-level output current | output sink current;<br>on pin SDA;<br>$V_{OL} = 0.4 V;$<br>$V_{DD} = 5 V;$                 |            | 3                    | -    | -                  | mA   |
| ۱ <sub>L</sub>       | leakage current          | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                         |            |                      |      |                    |      |
|                      |                          | on pins A1, SCL, SDA                                                                        |            | -1                   | -    | +1                 | μA   |
|                      |                          | on pins A2/BP2, BP1                                                                         |            | -5                   | -    | +5                 | μA   |
|                      |                          | V <sub>I</sub> = V <sub>DD</sub> ;<br>on pin A0/OSC                                         |            | -1                   | -    | -                  | μA   |
| I <sub>pd</sub>      | pull-down current        | $V_I = V_{DD};$<br>on pin A2/BP2                                                            |            | -5                   | -1.5 | -                  | μA   |
| I <sub>startup</sub> | startup current          | oscillator;<br>$V_I = V_{SS}$                                                               |            | -                    | 1.2  | 5                  | μA   |

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface

| Symbol          | Parameter                  | Conditions                                                                                          |             | Min | Тур | Max  | Unit |
|-----------------|----------------------------|-----------------------------------------------------------------------------------------------------|-------------|-----|-----|------|------|
| LCD outp        | uts                        |                                                                                                     |             |     | _   |      |      |
| V <sub>DC</sub> | DC component of LCD driver |                                                                                                     |             | -   | ±20 | -    | mV   |
| I <sub>OL</sub> | LOW-level output current   | on pins S1 to S32; $V_{DD} = 5 V$ ; $V_{OL} = 0.8 V$                                                | [ <u>4]</u> | 0.3 | -   | -    | mA   |
| I <sub>OH</sub> | HIGH-level output current  | on pins S1 to S32;<br>$V_{DD} = 5 V$ ;<br>$V_{OH} = V_{DD} - 0.8 V$                                 | [4]         | -   | -   | -0.3 | mA   |
| R <sub>o</sub>  | output resistance          | on pins BP1, BP2;<br>$V_o = V_{SS} \text{ or } V_{DD} \text{ or}$<br>$\frac{1}{2}(V_{SS} + V_{DD})$ | 5]          | -   | 0.4 | 5    | kΩ   |

# Table 9. Static characteristics ...continued

 $V_{DD}$  = 2.5 V to 6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to 85 °C; unless otherwise specified.

 $[1] \quad \text{Inputs at } V_{\text{SS}} \text{ or } V_{\text{DD}}.$ 

[2] Resets all logic when  $V_{DD} < V_{POR}$ .

[3] Periodically sampled, not 100 % tested.

[4] Outputs measured one at a time.

[5] Outputs measured one at a time;  $V_{DD} = 5 \text{ V}$ ;  $I_{load} = 100 \text{ }\mu\text{A}$ .

# **12. Dynamic characteristics**

# Table 10. Dynamic characteristics

 $V_{DD}$  = 2.5 V to 6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to 85 °C; unless otherwise specified. All the timing values are valid within the operating supply voltage and ambient temperature range and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

| Symbol               | Parameter                                              | Conditions                                                                                    |            | Min | Typ <mark>[1]</mark> | Мах | Unit |
|----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----|----------------------|-----|------|
| f <sub>LCD</sub>     | display frequency                                      | $\begin{array}{l} R_{\mathrm{OSC}} = 1 \ M\Omega; \\ C_{\mathrm{OSC}} = 680 \ pF \end{array}$ |            | 65  | 90                   | 120 | Hz   |
| t <sub>BS</sub>      | driver delays with test loads                          | V <sub>DD</sub> = 5 V                                                                         | <u>[2]</u> | -   | 20                   | 100 | μS   |
| l <sup>2</sup> C-bus |                                                        | 1                                                                                             |            |     |                      |     |      |
| f <sub>SCL</sub>     | SCL clock frequency                                    |                                                                                               |            | -   | -                    | 100 | kHz  |
| t <sub>SW</sub>      | tolerable spike width on I <sup>2</sup> C-bus          | T <sub>amb</sub> = 25 °C                                                                      |            | -   | -                    | 100 | ns   |
| t <sub>BUF</sub>     | bus free time between a<br>STOP and START<br>condition |                                                                                               |            | 4.7 | -                    | -   | μs   |
| t <sub>SU;STA</sub>  | set-up time for a repeated START condition             |                                                                                               |            | 4.0 | -                    | -   | μS   |
| t <sub>HD;STA</sub>  | hold time (repeated)<br>START condition                |                                                                                               |            | 4.0 | -                    | -   | μS   |
| t <sub>LOW</sub>     | LOW period of the SCL clock                            |                                                                                               |            | 4.7 | -                    | -   | μS   |
| t <sub>HIGH</sub>    | HIGH period of the SCL clock                           |                                                                                               |            | 4.0 | -                    | -   | μS   |
| t <sub>r</sub>       | rise time of both SDA and SCL signals                  |                                                                                               |            | -   | -                    | 1.0 | μS   |
| t <sub>f</sub>       | fall time of both SDA and SCL signals                  |                                                                                               |            | -   | -                    | 0.3 | μS   |
| t <sub>SU;DAT</sub>  | data set-up time                                       |                                                                                               |            | 250 | -                    | -   | ns   |
| t <sub>HD;DAT</sub>  | data hold time                                         |                                                                                               |            | 0   | -                    | -   | ns   |
| t <sub>SU;STO</sub>  | set-up time for STOP condition                         |                                                                                               |            | 4.0 | -                    | -   | μS   |
|                      |                                                        |                                                                                               |            |     |                      |     |      |

[1] Typical conditions:  $V_{DD} = 5 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ .

[2] Test loads:.

SCL, SDA \_\_\_\_\_\_ V<sub>DD</sub>

S32 to S1 (pins 1 to 32)  $\xrightarrow{6.8 \text{ k}\Omega}$  (V<sub>DD</sub> + V<sub>SS</sub>) / 2

aaa-015184

# **NXP Semiconductors**

# **PCF8577C**

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface









Fig 13. Direct display driver; expansion to 256 segments using eight PCF8577Cs

Product data sheet

All information provided in this document is subject to legal disclaimers
Rev. 5 — 10 October 2014

© NXP Semiconductors N.V. 2014. All rights reserved. 17 of 33

DUPLEX LCD DISPLAY 32 33 64 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . S2 S2 S2 S1 S1 S1 BP1 BP1 BP1 A2 A2 A2 BP2 BP2 BP2 V<sub>DD</sub> -VDD VDD VDD cosc = A1 A1 A1 R<sub>OSC</sub> ' A0 osċ A0 A0 OSC osc  $V_{SS}$ Vss Vss Vss SCL S31 SCL SCL SCL S31-PCF8577C S32 PCF8577C PCF8577C SDA SDA S32 SDA SDA device subaddress device subaddress device subaddress A1.A0 = 00 A1.A0 = 01 A1.A0 = 11 Fig 14. Duplex display; expansion to  $2 \times 128$  segments using four PCF8577Cs

BP2

BP1

128

S31

S32

aaa-015187

LCD direct/duplex driver with I<sup>2</sup>C-bus interface **PCF8577C** 

© NXP Semiconductors N.V. 2014. All rights reserved. 18 of 33

PCF8577C

All information provided in this document is subject to legal disclaimers

Rev. 5

Т

10 October 2014

Product data sheet

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface



LCD direct/duplex driver with I<sup>2</sup>C-bus interface

# 14. Package outline



Fig 16. Package outline SOT158-1 (VSO40) of PCF8577CT

All information provided in this document is subject to legal disclaimers.

PCF8577C

# **15. Packing information**

# 15.1 Tape and reel information

For tape and reel packing information, see Ref. 10 "SOT158-1\_118" on page 27.

# 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

# 16.3 Wave soldering

Key characteristics in wave soldering are:

PCF8577C

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

# 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 17</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 11</u> and <u>12</u>

# Table 11. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |  |

# Table 12. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |  |  |  |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|--|--|--|--|
|                        |                                                              |             |        |  |  |  |  |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |  |  |  |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |  |  |  |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |  |  |  |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 17.

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# **17. Footprint information**

# **NXP Semiconductors**

# **PCF8577C**

# LCD direct/duplex driver with I<sup>2</sup>C-bus interface



# LCD direct/duplex driver with I<sup>2</sup>C-bus interface

# **18.1 LCD segment driver selection**

# Table 13. Selection of LCD segment drivers

| Type name  | Nun | Number of elements at MUX |     |     |     |     |     | V <sub>DD</sub> (V) | V <sub>LCD</sub> (V) | f <sub>fr</sub> (Hz)   | V <sub>LCD</sub> (V) | V <sub>LCD</sub> (V)      | T <sub>amb</sub> (°C) | Interface              | Package  | AEC- |
|------------|-----|---------------------------|-----|-----|-----|-----|-----|---------------------|----------------------|------------------------|----------------------|---------------------------|-----------------------|------------------------|----------|------|
|            | 1:1 | 1:2                       | 1:3 | 1:4 | 1:6 | 1:8 | 1:9 |                     |                      |                        | charge<br>pump       | temperature<br>compensat. |                       |                        |          | Q100 |
| PCA8553DTT | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5          | 1.8 to 5.5           | 32 to 256[1]           | N                    | N                         | -40 to 105            | I <sup>2</sup> C / SPI | TSSOP56  | Y    |
| PCA8546ATT | -   | -                         | -   | 176 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 95             | I <sup>2</sup> C       | TSSOP56  | Y    |
| PCA8546BTT | -   | -                         | -   | 176 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 95             | SPI                    | TSSOP56  | Y    |
| PCA8547AHT | 44  | 88                        | -   | 176 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 95             | I <sup>2</sup> C       | TQFP64   | Y    |
| PCA8547BHT | 44  | 88                        | -   | 176 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 95             | SPI                    | TQFP64   | Y    |
| PCF85134HL | 60  | 120                       | 180 | 240 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 6.5           | 82                     | Ν                    | N                         | -40 to 85             | I <sup>2</sup> C       | LQFP80   | Ν    |
| PCA85134H  | 60  | 120                       | 180 | 240 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 8             | 82                     | Ν                    | N                         | -40 to 95             | I <sup>2</sup> C       | LQFP80   | Y    |
| PCA8543AHL | 60  | 120                       | -   | 240 | -   | -   | -   | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 105            | I <sup>2</sup> C       | LQFP80   | Y    |
| PCF8545ATT | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 5.5           | 60 to 300[1]           | Ν                    | Ν                         | -40 to 85             | I <sup>2</sup> C       | TSSOP56  | N    |
| PCF8545BTT | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 5.5           | 60 to 300[1]           | Ν                    | N                         | -40 to 85             | SPI                    | TSSOP56  | Ν    |
| PCF8536AT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 85             | I <sup>2</sup> C       | TSSOP56  | Ν    |
| PCF8536BT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 85             | SPI                    | TSSOP56  | Ν    |
| PCA8536AT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 95             | I <sup>2</sup> C       | TSSOP56  | Y    |
| PCA8536BT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Ν                    | N                         | -40 to 95             | SPI                    | TSSOP56  | Y    |
| PCF8537AH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 85             | I <sup>2</sup> C       | TQFP64   | Ν    |
| PCF8537BH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 85             | SPI                    | TQFP64   | Ν    |
| PCA8537AH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 95             | I <sup>2</sup> C       | TQFP64   | Y    |
| PCA8537BH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 95             | SPI                    | TQFP64   | Y    |
| PCA9620H   | 60  | 120                       | -   | 240 | 320 | 480 | -   | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 105            | I <sup>2</sup> C       | LQFP80   | Y    |
| PCA9620U   | 60  | 120                       | -   | 240 | 320 | 480 | -   | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]           | Y                    | Y                         | -40 to 105            | I <sup>2</sup> C       | Bare die | Y    |
| PCF8576DU  | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 6.5           | 77                     | N                    | N                         | -40 to 85             | I <sup>2</sup> C       | Bare die | Ν    |
| PCF8576EUG | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 6.5           | 77                     | N                    | N                         | -40 to 85             | I <sup>2</sup> C       | Bare die | Ν    |
| PCA8576FUG | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 8             | 200                    | N                    | N                         | -40 to 105            | I <sup>2</sup> C       | Bare die | Y    |
| PCF85133U  | 80  | 160                       | 240 | 320 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 6.5           | 82, 110 <mark>2</mark> | N                    | N                         | -40 to 85             | I <sup>2</sup> C       | Bare die | N    |
| PCA85133U  | 80  | 160                       | 240 | 320 | -   | -   | -   | 1.8 to 5.5          | 2.5 to 8             | 82, 110 <mark>2</mark> | N                    | N                         | -40 to 95             | I <sup>2</sup> C       | Bare die | Y    |

Product data sheet PCF8577C 18. Appendix